Linux Audio

Check our new training course

Loading...
v3.1
   1/*****************************************************************************/
   2/* ips.c -- driver for the Adaptec / IBM ServeRAID controller                */
   3/*                                                                           */
   4/* Written By: Keith Mitchell, IBM Corporation                               */
   5/*             Jack Hammer, Adaptec, Inc.                                    */
   6/*             David Jeffery, Adaptec, Inc.                                  */
   7/*                                                                           */
   8/* Copyright (C) 2000 IBM Corporation                                        */
   9/* Copyright (C) 2002,2003 Adaptec, Inc.                                     */
  10/*                                                                           */
  11/* This program is free software; you can redistribute it and/or modify      */
  12/* it under the terms of the GNU General Public License as published by      */
  13/* the Free Software Foundation; either version 2 of the License, or         */
  14/* (at your option) any later version.                                       */
  15/*                                                                           */
  16/* This program is distributed in the hope that it will be useful,           */
  17/* but WITHOUT ANY WARRANTY; without even the implied warranty of            */
  18/* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the             */
  19/* GNU General Public License for more details.                              */
  20/*                                                                           */
  21/* NO WARRANTY                                                               */
  22/* THE PROGRAM IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR        */
  23/* CONDITIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED INCLUDING, WITHOUT      */
  24/* LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT,      */
  25/* MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Each Recipient is    */
  26/* solely responsible for determining the appropriateness of using and       */
  27/* distributing the Program and assumes all risks associated with its        */
  28/* exercise of rights under this Agreement, including but not limited to     */
  29/* the risks and costs of program errors, damage to or loss of data,         */
  30/* programs or equipment, and unavailability or interruption of operations.  */
  31/*                                                                           */
  32/* DISCLAIMER OF LIABILITY                                                   */
  33/* NEITHER RECIPIENT NOR ANY CONTRIBUTORS SHALL HAVE ANY LIABILITY FOR ANY   */
  34/* DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL        */
  35/* DAMAGES (INCLUDING WITHOUT LIMITATION LOST PROFITS), HOWEVER CAUSED AND   */
  36/* ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR     */
  37/* TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE    */
  38/* USE OR DISTRIBUTION OF THE PROGRAM OR THE EXERCISE OF ANY RIGHTS GRANTED  */
  39/* HEREUNDER, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES             */
  40/*                                                                           */
  41/* You should have received a copy of the GNU General Public License         */
  42/* along with this program; if not, write to the Free Software               */
  43/* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA */
  44/*                                                                           */
  45/* Bugs/Comments/Suggestions about this driver should be mailed to:          */
  46/*      ipslinux@adaptec.com        	                                     */
  47/*                                                                           */
  48/* For system support issues, contact your local IBM Customer support.       */
  49/* Directions to find IBM Customer Support for each country can be found at: */
  50/*      http://www.ibm.com/planetwide/                                       */
  51/*                                                                           */
  52/*****************************************************************************/
  53
  54/*****************************************************************************/
  55/* Change Log                                                                */
  56/*                                                                           */
  57/* 0.99.02  - Breakup commands that are bigger than 8 * the stripe size      */
  58/* 0.99.03  - Make interrupt routine handle all completed request on the     */
  59/*            adapter not just the first one                                 */
  60/*          - Make sure passthru commands get woken up if we run out of      */
  61/*            SCBs                                                           */
  62/*          - Send all of the commands on the queue at once rather than      */
  63/*            one at a time since the card will support it.                  */
  64/* 0.99.04  - Fix race condition in the passthru mechanism -- this required  */
  65/*            the interface to the utilities to change                       */
  66/*          - Fix error recovery code                                        */
  67/* 0.99.05  - Fix an oops when we get certain passthru commands              */
  68/* 1.00.00  - Initial Public Release                                         */
  69/*            Functionally equivalent to 0.99.05                             */
  70/* 3.60.00  - Bump max commands to 128 for use with firmware 3.60            */
  71/*          - Change version to 3.60 to coincide with release numbering.     */
  72/* 3.60.01  - Remove bogus error check in passthru routine                   */
  73/* 3.60.02  - Make DCDB direction based on lookup table                      */
  74/*          - Only allow one DCDB command to a SCSI ID at a time             */
  75/* 4.00.00  - Add support for ServeRAID 4                                    */
  76/* 4.00.01  - Add support for First Failure Data Capture                     */
  77/* 4.00.02  - Fix problem with PT DCDB with no buffer                        */
  78/* 4.00.03  - Add alternative passthru interface                             */
  79/*          - Add ability to flash BIOS                                      */
  80/* 4.00.04  - Rename structures/constants to be prefixed with IPS_           */
  81/* 4.00.05  - Remove wish_block from init routine                            */
  82/*          - Use linux/spinlock.h instead of asm/spinlock.h for kernels     */
  83/*            2.3.18 and later                                               */
  84/*          - Sync with other changes from the 2.3 kernels                   */
  85/* 4.00.06  - Fix timeout with initial FFDC command                          */
  86/* 4.00.06a - Port to 2.4 (trivial) -- Christoph Hellwig <hch@infradead.org> */
  87/* 4.10.00  - Add support for ServeRAID 4M/4L                                */
  88/* 4.10.13  - Fix for dynamic unload and proc file system                    */
  89/* 4.20.03  - Rename version to coincide with new release schedules          */
  90/*            Performance fixes                                              */
  91/*            Fix truncation of /proc files with cat                         */
  92/*            Merge in changes through kernel 2.4.0test1ac21                 */
  93/* 4.20.13  - Fix some failure cases / reset code                            */
  94/*          - Hook into the reboot_notifier to flush the controller cache    */
  95/* 4.50.01  - Fix problem when there is a hole in logical drive numbering    */
  96/* 4.70.09  - Use a Common ( Large Buffer ) for Flashing from the JCRM CD    */
  97/*          - Add IPSSEND Flash Support                                      */
  98/*          - Set Sense Data for Unknown SCSI Command                        */
  99/*          - Use Slot Number from NVRAM Page 5                              */
 100/*          - Restore caller's DCDB Structure                                */
 101/* 4.70.12  - Corrective actions for bad controller ( during initialization )*/
 102/* 4.70.13  - Don't Send CDB's if we already know the device is not present  */
 103/*          - Don't release HA Lock in ips_next() until SC taken off queue   */
 104/*          - Unregister SCSI device in ips_release()                        */
 105/* 4.70.15  - Fix Breakup for very large ( non-SG ) requests in ips_done()   */
 106/* 4.71.00  - Change all memory allocations to not use GFP_DMA flag          */
 107/*            Code Clean-Up for 2.4.x kernel                                 */
 108/* 4.72.00  - Allow for a Scatter-Gather Element to exceed MAX_XFER Size     */
 109/* 4.72.01  - I/O Mapped Memory release ( so "insmod ips" does not Fail )    */
 110/*          - Don't Issue Internal FFDC Command if there are Active Commands */
 111/*          - Close Window for getting too many IOCTL's active               */
 112/* 4.80.00  - Make ia64 Safe                                                 */
 113/* 4.80.04  - Eliminate calls to strtok() if 2.4.x or greater                */
 114/*          - Adjustments to Device Queue Depth                              */
 115/* 4.80.14  - Take all semaphores off stack                                  */
 116/*          - Clean Up New_IOCTL path                                        */
 117/* 4.80.20  - Set max_sectors in Scsi_Host structure ( if >= 2.4.7 kernel )  */
 118/*          - 5 second delay needed after resetting an i960 adapter          */
 119/* 4.80.26  - Clean up potential code problems ( Arjan's recommendations )   */
 120/* 4.90.01  - Version Matching for FirmWare, BIOS, and Driver                */
 121/* 4.90.05  - Use New PCI Architecture to facilitate Hot Plug Development    */
 122/* 4.90.08  - Increase Delays in Flashing ( Trombone Only - 4H )             */
 123/* 4.90.08  - Data Corruption if First Scatter Gather Element is > 64K       */
 124/* 4.90.11  - Don't actually RESET unless it's physically required           */
 125/*          - Remove unused compile options                                  */
 126/* 5.00.01  - Sarasota ( 5i ) adapters must always be scanned first          */
 127/*          - Get rid on IOCTL_NEW_COMMAND code                              */
 128/*          - Add Extended DCDB Commands for Tape Support in 5I              */
 129/* 5.10.12  - use pci_dma interfaces, update for 2.5 kernel changes          */
 130/* 5.10.15  - remove unused code (sem, macros, etc.)                         */
 131/* 5.30.00  - use __devexit_p()                                              */
 132/* 6.00.00  - Add 6x Adapters and Battery Flash                              */
 133/* 6.10.00  - Remove 1G Addressing Limitations                               */
 134/* 6.11.xx  - Get VersionInfo buffer off the stack !              DDTS 60401 */
 135/* 6.11.xx  - Make Logical Drive Info structure safe for DMA      DDTS 60639 */
 136/* 7.10.18  - Add highmem_io flag in SCSI Templete for 2.4 kernels           */
 137/*          - Fix path/name for scsi_hosts.h include for 2.6 kernels         */
 138/*          - Fix sort order of 7k                                           */
 139/*          - Remove 3 unused "inline" functions                             */
 140/* 7.12.xx  - Use STATIC functions wherever possible                        */
 141/*          - Clean up deprecated MODULE_PARM calls                          */
 142/* 7.12.05  - Remove Version Matching per IBM request                        */
 143/*****************************************************************************/
 144
 145/*
 146 * Conditional Compilation directives for this driver:
 147 *
 148 * IPS_DEBUG            - Turn on debugging info
 149 *
 150 * Parameters:
 151 *
 152 * debug:<number>       - Set debug level to <number>
 153 *                        NOTE: only works when IPS_DEBUG compile directive is used.
 154 *       1              - Normal debug messages
 155 *       2              - Verbose debug messages
 156 *       11             - Method trace (non interrupt)
 157 *       12             - Method trace (includes interrupt)
 158 *
 159 * noi2o                - Don't use I2O Queues (ServeRAID 4 only)
 160 * nommap               - Don't use memory mapped I/O
 161 * ioctlsize            - Initial size of the IOCTL buffer
 162 */
 163
 164#include <asm/io.h>
 165#include <asm/byteorder.h>
 166#include <asm/page.h>
 167#include <linux/stddef.h>
 168#include <linux/string.h>
 169#include <linux/errno.h>
 170#include <linux/kernel.h>
 171#include <linux/ioport.h>
 172#include <linux/slab.h>
 173#include <linux/delay.h>
 174#include <linux/pci.h>
 175#include <linux/proc_fs.h>
 176#include <linux/reboot.h>
 177#include <linux/interrupt.h>
 178
 179#include <linux/blkdev.h>
 180#include <linux/types.h>
 181#include <linux/dma-mapping.h>
 182
 183#include <scsi/sg.h>
 184#include "scsi.h"
 
 
 185#include <scsi/scsi_host.h>
 
 
 186
 187#include "ips.h"
 188
 189#include <linux/module.h>
 190
 191#include <linux/stat.h>
 192
 193#include <linux/spinlock.h>
 194#include <linux/init.h>
 195
 196#include <linux/smp.h>
 197
 198#ifdef MODULE
 199static char *ips = NULL;
 200module_param(ips, charp, 0);
 201#endif
 202
 203/*
 204 * DRIVER_VER
 205 */
 206#define IPS_VERSION_HIGH        IPS_VER_MAJOR_STRING "." IPS_VER_MINOR_STRING
 207#define IPS_VERSION_LOW         "." IPS_VER_BUILD_STRING " "
 208
 209#if !defined(__i386__) && !defined(__ia64__) && !defined(__x86_64__)
 210#warning "This driver has only been tested on the x86/ia64/x86_64 platforms"
 211#endif
 212
 213#define IPS_DMA_DIR(scb) ((!scb->scsi_cmd || ips_is_passthru(scb->scsi_cmd) || \
 214                         DMA_NONE == scb->scsi_cmd->sc_data_direction) ? \
 215                         PCI_DMA_BIDIRECTIONAL : \
 216                         scb->scsi_cmd->sc_data_direction)
 217
 218#ifdef IPS_DEBUG
 219#define METHOD_TRACE(s, i)    if (ips_debug >= (i+10)) printk(KERN_NOTICE s "\n");
 220#define DEBUG(i, s)           if (ips_debug >= i) printk(KERN_NOTICE s "\n");
 221#define DEBUG_VAR(i, s, v...) if (ips_debug >= i) printk(KERN_NOTICE s "\n", v);
 222#else
 223#define METHOD_TRACE(s, i)
 224#define DEBUG(i, s)
 225#define DEBUG_VAR(i, s, v...)
 226#endif
 227
 228/*
 229 * Function prototypes
 230 */
 231static int ips_detect(struct scsi_host_template *);
 232static int ips_release(struct Scsi_Host *);
 233static int ips_eh_abort(struct scsi_cmnd *);
 234static int ips_eh_reset(struct scsi_cmnd *);
 235static int ips_queue(struct Scsi_Host *, struct scsi_cmnd *);
 236static const char *ips_info(struct Scsi_Host *);
 237static irqreturn_t do_ipsintr(int, void *);
 238static int ips_hainit(ips_ha_t *);
 239static int ips_map_status(ips_ha_t *, ips_scb_t *, ips_stat_t *);
 240static int ips_send_wait(ips_ha_t *, ips_scb_t *, int, int);
 241static int ips_send_cmd(ips_ha_t *, ips_scb_t *);
 242static int ips_online(ips_ha_t *, ips_scb_t *);
 243static int ips_inquiry(ips_ha_t *, ips_scb_t *);
 244static int ips_rdcap(ips_ha_t *, ips_scb_t *);
 245static int ips_msense(ips_ha_t *, ips_scb_t *);
 246static int ips_reqsen(ips_ha_t *, ips_scb_t *);
 247static int ips_deallocatescbs(ips_ha_t *, int);
 248static int ips_allocatescbs(ips_ha_t *);
 249static int ips_reset_copperhead(ips_ha_t *);
 250static int ips_reset_copperhead_memio(ips_ha_t *);
 251static int ips_reset_morpheus(ips_ha_t *);
 252static int ips_issue_copperhead(ips_ha_t *, ips_scb_t *);
 253static int ips_issue_copperhead_memio(ips_ha_t *, ips_scb_t *);
 254static int ips_issue_i2o(ips_ha_t *, ips_scb_t *);
 255static int ips_issue_i2o_memio(ips_ha_t *, ips_scb_t *);
 256static int ips_isintr_copperhead(ips_ha_t *);
 257static int ips_isintr_copperhead_memio(ips_ha_t *);
 258static int ips_isintr_morpheus(ips_ha_t *);
 259static int ips_wait(ips_ha_t *, int, int);
 260static int ips_write_driver_status(ips_ha_t *, int);
 261static int ips_read_adapter_status(ips_ha_t *, int);
 262static int ips_read_subsystem_parameters(ips_ha_t *, int);
 263static int ips_read_config(ips_ha_t *, int);
 264static int ips_clear_adapter(ips_ha_t *, int);
 265static int ips_readwrite_page5(ips_ha_t *, int, int);
 266static int ips_init_copperhead(ips_ha_t *);
 267static int ips_init_copperhead_memio(ips_ha_t *);
 268static int ips_init_morpheus(ips_ha_t *);
 269static int ips_isinit_copperhead(ips_ha_t *);
 270static int ips_isinit_copperhead_memio(ips_ha_t *);
 271static int ips_isinit_morpheus(ips_ha_t *);
 272static int ips_erase_bios(ips_ha_t *);
 273static int ips_program_bios(ips_ha_t *, char *, uint32_t, uint32_t);
 274static int ips_verify_bios(ips_ha_t *, char *, uint32_t, uint32_t);
 275static int ips_erase_bios_memio(ips_ha_t *);
 276static int ips_program_bios_memio(ips_ha_t *, char *, uint32_t, uint32_t);
 277static int ips_verify_bios_memio(ips_ha_t *, char *, uint32_t, uint32_t);
 278static int ips_flash_copperhead(ips_ha_t *, ips_passthru_t *, ips_scb_t *);
 279static int ips_flash_bios(ips_ha_t *, ips_passthru_t *, ips_scb_t *);
 280static int ips_flash_firmware(ips_ha_t *, ips_passthru_t *, ips_scb_t *);
 281static void ips_free_flash_copperhead(ips_ha_t * ha);
 282static void ips_get_bios_version(ips_ha_t *, int);
 283static void ips_identify_controller(ips_ha_t *);
 284static void ips_chkstatus(ips_ha_t *, IPS_STATUS *);
 285static void ips_enable_int_copperhead(ips_ha_t *);
 286static void ips_enable_int_copperhead_memio(ips_ha_t *);
 287static void ips_enable_int_morpheus(ips_ha_t *);
 288static int ips_intr_copperhead(ips_ha_t *);
 289static int ips_intr_morpheus(ips_ha_t *);
 290static void ips_next(ips_ha_t *, int);
 291static void ipsintr_blocking(ips_ha_t *, struct ips_scb *);
 292static void ipsintr_done(ips_ha_t *, struct ips_scb *);
 293static void ips_done(ips_ha_t *, ips_scb_t *);
 294static void ips_free(ips_ha_t *);
 295static void ips_init_scb(ips_ha_t *, ips_scb_t *);
 296static void ips_freescb(ips_ha_t *, ips_scb_t *);
 297static void ips_setup_funclist(ips_ha_t *);
 298static void ips_statinit(ips_ha_t *);
 299static void ips_statinit_memio(ips_ha_t *);
 300static void ips_fix_ffdc_time(ips_ha_t *, ips_scb_t *, time_t);
 301static void ips_ffdc_reset(ips_ha_t *, int);
 302static void ips_ffdc_time(ips_ha_t *);
 303static uint32_t ips_statupd_copperhead(ips_ha_t *);
 304static uint32_t ips_statupd_copperhead_memio(ips_ha_t *);
 305static uint32_t ips_statupd_morpheus(ips_ha_t *);
 306static ips_scb_t *ips_getscb(ips_ha_t *);
 307static void ips_putq_scb_head(ips_scb_queue_t *, ips_scb_t *);
 308static void ips_putq_wait_tail(ips_wait_queue_t *, struct scsi_cmnd *);
 309static void ips_putq_copp_tail(ips_copp_queue_t *,
 310				      ips_copp_wait_item_t *);
 311static ips_scb_t *ips_removeq_scb_head(ips_scb_queue_t *);
 312static ips_scb_t *ips_removeq_scb(ips_scb_queue_t *, ips_scb_t *);
 313static struct scsi_cmnd *ips_removeq_wait_head(ips_wait_queue_t *);
 314static struct scsi_cmnd *ips_removeq_wait(ips_wait_queue_t *,
 315					  struct scsi_cmnd *);
 316static ips_copp_wait_item_t *ips_removeq_copp(ips_copp_queue_t *,
 317						     ips_copp_wait_item_t *);
 318static ips_copp_wait_item_t *ips_removeq_copp_head(ips_copp_queue_t *);
 319
 320static int ips_is_passthru(struct scsi_cmnd *);
 321static int ips_make_passthru(ips_ha_t *, struct scsi_cmnd *, ips_scb_t *, int);
 322static int ips_usrcmd(ips_ha_t *, ips_passthru_t *, ips_scb_t *);
 323static void ips_cleanup_passthru(ips_ha_t *, ips_scb_t *);
 324static void ips_scmd_buf_write(struct scsi_cmnd * scmd, void *data,
 325			       unsigned int count);
 326static void ips_scmd_buf_read(struct scsi_cmnd * scmd, void *data,
 327			      unsigned int count);
 328
 329static int ips_proc_info(struct Scsi_Host *, char *, char **, off_t, int, int);
 330static int ips_host_info(ips_ha_t *, char *, off_t, int);
 331static void copy_mem_info(IPS_INFOSTR *, char *, int);
 332static int copy_info(IPS_INFOSTR *, char *, ...);
 333static int ips_abort_init(ips_ha_t * ha, int index);
 334static int ips_init_phase2(int index);
 335
 336static int ips_init_phase1(struct pci_dev *pci_dev, int *indexPtr);
 337static int ips_register_scsi(int index);
 338
 339static int  ips_poll_for_flush_complete(ips_ha_t * ha);
 340static void ips_flush_and_reset(ips_ha_t *ha);
 341
 342/*
 343 * global variables
 344 */
 345static const char ips_name[] = "ips";
 346static struct Scsi_Host *ips_sh[IPS_MAX_ADAPTERS];	/* Array of host controller structures */
 347static ips_ha_t *ips_ha[IPS_MAX_ADAPTERS];	/* Array of HA structures */
 348static unsigned int ips_next_controller;
 349static unsigned int ips_num_controllers;
 350static unsigned int ips_released_controllers;
 351static int ips_hotplug;
 352static int ips_cmd_timeout = 60;
 353static int ips_reset_timeout = 60 * 5;
 354static int ips_force_memio = 1;		/* Always use Memory Mapped I/O    */
 355static int ips_force_i2o = 1;	/* Always use I2O command delivery */
 356static int ips_ioctlsize = IPS_IOCTL_SIZE;	/* Size of the ioctl buffer        */
 357static int ips_cd_boot;			/* Booting from Manager CD         */
 358static char *ips_FlashData = NULL;	/* CD Boot - Flash Data Buffer      */
 359static dma_addr_t ips_flashbusaddr;
 360static long ips_FlashDataInUse;		/* CD Boot - Flash Data In Use Flag */
 361static uint32_t MaxLiteCmds = 32;	/* Max Active Cmds for a Lite Adapter */
 362static struct scsi_host_template ips_driver_template = {
 363	.detect			= ips_detect,
 364	.release		= ips_release,
 365	.info			= ips_info,
 366	.queuecommand		= ips_queue,
 367	.eh_abort_handler	= ips_eh_abort,
 368	.eh_host_reset_handler	= ips_eh_reset,
 369	.proc_name		= "ips",
 370	.proc_info		= ips_proc_info,
 
 371	.slave_configure	= ips_slave_configure,
 372	.bios_param		= ips_biosparam,
 373	.this_id		= -1,
 374	.sg_tablesize		= IPS_MAX_SG,
 375	.cmd_per_lun		= 3,
 376	.use_clustering		= ENABLE_CLUSTERING,
 377};
 378
 379
 380/* This table describes all ServeRAID Adapters */
 381static struct  pci_device_id  ips_pci_table[] = {
 382	{ 0x1014, 0x002E, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
 383	{ 0x1014, 0x01BD, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
 384	{ 0x9005, 0x0250, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
 385	{ 0, }
 386};
 387
 388MODULE_DEVICE_TABLE( pci, ips_pci_table );
 389
 390static char ips_hot_plug_name[] = "ips";
 391
 392static int __devinit  ips_insert_device(struct pci_dev *pci_dev, const struct pci_device_id *ent);
 393static void __devexit ips_remove_device(struct pci_dev *pci_dev);
 394
 395static struct pci_driver ips_pci_driver = {
 396	.name		= ips_hot_plug_name,
 397	.id_table	= ips_pci_table,
 398	.probe		= ips_insert_device,
 399	.remove		= __devexit_p(ips_remove_device),
 400};
 401
 402
 403/*
 404 * Necessary forward function protoypes
 405 */
 406static int ips_halt(struct notifier_block *nb, ulong event, void *buf);
 407
 408#define MAX_ADAPTER_NAME 15
 409
 410static char ips_adapter_name[][30] = {
 411	"ServeRAID",
 412	"ServeRAID II",
 413	"ServeRAID on motherboard",
 414	"ServeRAID on motherboard",
 415	"ServeRAID 3H",
 416	"ServeRAID 3L",
 417	"ServeRAID 4H",
 418	"ServeRAID 4M",
 419	"ServeRAID 4L",
 420	"ServeRAID 4Mx",
 421	"ServeRAID 4Lx",
 422	"ServeRAID 5i",
 423	"ServeRAID 5i",
 424	"ServeRAID 6M",
 425	"ServeRAID 6i",
 426	"ServeRAID 7t",
 427	"ServeRAID 7k",
 428	"ServeRAID 7M"
 429};
 430
 431static struct notifier_block ips_notifier = {
 432	ips_halt, NULL, 0
 433};
 434
 435/*
 436 * Direction table
 437 */
 438static char ips_command_direction[] = {
 439	IPS_DATA_NONE, IPS_DATA_NONE, IPS_DATA_IN, IPS_DATA_IN, IPS_DATA_OUT,
 440	IPS_DATA_IN, IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_IN, IPS_DATA_UNK,
 441	IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 442	IPS_DATA_IN, IPS_DATA_NONE, IPS_DATA_NONE, IPS_DATA_IN, IPS_DATA_OUT,
 443	IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_NONE, IPS_DATA_NONE, IPS_DATA_OUT,
 444	IPS_DATA_NONE, IPS_DATA_IN, IPS_DATA_NONE, IPS_DATA_IN, IPS_DATA_OUT,
 445	IPS_DATA_NONE, IPS_DATA_UNK, IPS_DATA_IN, IPS_DATA_UNK, IPS_DATA_IN,
 446	IPS_DATA_UNK, IPS_DATA_OUT, IPS_DATA_IN, IPS_DATA_UNK, IPS_DATA_UNK,
 447	IPS_DATA_IN, IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_NONE, IPS_DATA_UNK,
 448	IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_OUT,
 449	IPS_DATA_OUT, IPS_DATA_NONE, IPS_DATA_IN, IPS_DATA_NONE, IPS_DATA_NONE,
 450	IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_OUT,
 451	IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_OUT,
 452	IPS_DATA_OUT, IPS_DATA_IN, IPS_DATA_IN, IPS_DATA_IN, IPS_DATA_NONE,
 453	IPS_DATA_UNK, IPS_DATA_NONE, IPS_DATA_NONE, IPS_DATA_NONE, IPS_DATA_UNK,
 454	IPS_DATA_NONE, IPS_DATA_OUT, IPS_DATA_IN, IPS_DATA_UNK, IPS_DATA_UNK,
 455	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 456	IPS_DATA_OUT, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 457	IPS_DATA_IN, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 458	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 459	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 460	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 461	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 462	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 463	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 464	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 465	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 466	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 467	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 468	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 469	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 470	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 471	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 472	IPS_DATA_NONE, IPS_DATA_NONE, IPS_DATA_UNK, IPS_DATA_IN, IPS_DATA_NONE,
 473	IPS_DATA_OUT, IPS_DATA_UNK, IPS_DATA_NONE, IPS_DATA_UNK, IPS_DATA_OUT,
 474	IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_NONE,
 475	IPS_DATA_UNK, IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_IN, IPS_DATA_IN,
 476	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 477	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 478	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 479	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 480	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 481	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 482	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 483	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 484	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 485	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_OUT,
 486	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 487	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 488	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 489	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK
 490};
 491
 492
 493/****************************************************************************/
 494/*                                                                          */
 495/* Routine Name: ips_setup                                                  */
 496/*                                                                          */
 497/* Routine Description:                                                     */
 498/*                                                                          */
 499/*   setup parameters to the driver                                         */
 500/*                                                                          */
 501/****************************************************************************/
 502static int
 503ips_setup(char *ips_str)
 504{
 505
 506	int i;
 507	char *key;
 508	char *value;
 509	IPS_OPTION options[] = {
 510		{"noi2o", &ips_force_i2o, 0},
 511		{"nommap", &ips_force_memio, 0},
 512		{"ioctlsize", &ips_ioctlsize, IPS_IOCTL_SIZE},
 513		{"cdboot", &ips_cd_boot, 0},
 514		{"maxcmds", &MaxLiteCmds, 32},
 515	};
 516
 517	/* Don't use strtok() anymore ( if 2.4 Kernel or beyond ) */
 518	/* Search for value */
 519	while ((key = strsep(&ips_str, ",."))) {
 520		if (!*key)
 521			continue;
 522		value = strchr(key, ':');
 523		if (value)
 524			*value++ = '\0';
 525		/*
 526		 * We now have key/value pairs.
 527		 * Update the variables
 528		 */
 529		for (i = 0; i < ARRAY_SIZE(options); i++) {
 530			if (strnicmp
 531			    (key, options[i].option_name,
 532			     strlen(options[i].option_name)) == 0) {
 533				if (value)
 534					*options[i].option_flag =
 535					    simple_strtoul(value, NULL, 0);
 536				else
 537					*options[i].option_flag =
 538					    options[i].option_value;
 539				break;
 540			}
 541		}
 542	}
 543
 544	return (1);
 545}
 546
 547__setup("ips=", ips_setup);
 548
 549/****************************************************************************/
 550/*                                                                          */
 551/* Routine Name: ips_detect                                                 */
 552/*                                                                          */
 553/* Routine Description:                                                     */
 554/*                                                                          */
 555/*   Detect and initialize the driver                                       */
 556/*                                                                          */
 557/* NOTE: this routine is called under the io_request_lock spinlock          */
 558/*                                                                          */
 559/****************************************************************************/
 560static int
 561ips_detect(struct scsi_host_template * SHT)
 562{
 563	int i;
 564
 565	METHOD_TRACE("ips_detect", 1);
 566
 567#ifdef MODULE
 568	if (ips)
 569		ips_setup(ips);
 570#endif
 571
 572	for (i = 0; i < ips_num_controllers; i++) {
 573		if (ips_register_scsi(i))
 574			ips_free(ips_ha[i]);
 575		ips_released_controllers++;
 576	}
 577	ips_hotplug = 1;
 578	return (ips_num_controllers);
 579}
 580
 581/****************************************************************************/
 582/*   configure the function pointers to use the functions that will work    */
 583/*   with the found version of the adapter                                  */
 584/****************************************************************************/
 585static void
 586ips_setup_funclist(ips_ha_t * ha)
 587{
 588
 589	/*
 590	 * Setup Functions
 591	 */
 592	if (IPS_IS_MORPHEUS(ha) || IPS_IS_MARCO(ha)) {
 593		/* morpheus / marco / sebring */
 594		ha->func.isintr = ips_isintr_morpheus;
 595		ha->func.isinit = ips_isinit_morpheus;
 596		ha->func.issue = ips_issue_i2o_memio;
 597		ha->func.init = ips_init_morpheus;
 598		ha->func.statupd = ips_statupd_morpheus;
 599		ha->func.reset = ips_reset_morpheus;
 600		ha->func.intr = ips_intr_morpheus;
 601		ha->func.enableint = ips_enable_int_morpheus;
 602	} else if (IPS_USE_MEMIO(ha)) {
 603		/* copperhead w/MEMIO */
 604		ha->func.isintr = ips_isintr_copperhead_memio;
 605		ha->func.isinit = ips_isinit_copperhead_memio;
 606		ha->func.init = ips_init_copperhead_memio;
 607		ha->func.statupd = ips_statupd_copperhead_memio;
 608		ha->func.statinit = ips_statinit_memio;
 609		ha->func.reset = ips_reset_copperhead_memio;
 610		ha->func.intr = ips_intr_copperhead;
 611		ha->func.erasebios = ips_erase_bios_memio;
 612		ha->func.programbios = ips_program_bios_memio;
 613		ha->func.verifybios = ips_verify_bios_memio;
 614		ha->func.enableint = ips_enable_int_copperhead_memio;
 615		if (IPS_USE_I2O_DELIVER(ha))
 616			ha->func.issue = ips_issue_i2o_memio;
 617		else
 618			ha->func.issue = ips_issue_copperhead_memio;
 619	} else {
 620		/* copperhead */
 621		ha->func.isintr = ips_isintr_copperhead;
 622		ha->func.isinit = ips_isinit_copperhead;
 623		ha->func.init = ips_init_copperhead;
 624		ha->func.statupd = ips_statupd_copperhead;
 625		ha->func.statinit = ips_statinit;
 626		ha->func.reset = ips_reset_copperhead;
 627		ha->func.intr = ips_intr_copperhead;
 628		ha->func.erasebios = ips_erase_bios;
 629		ha->func.programbios = ips_program_bios;
 630		ha->func.verifybios = ips_verify_bios;
 631		ha->func.enableint = ips_enable_int_copperhead;
 632
 633		if (IPS_USE_I2O_DELIVER(ha))
 634			ha->func.issue = ips_issue_i2o;
 635		else
 636			ha->func.issue = ips_issue_copperhead;
 637	}
 638}
 639
 640/****************************************************************************/
 641/*                                                                          */
 642/* Routine Name: ips_release                                                */
 643/*                                                                          */
 644/* Routine Description:                                                     */
 645/*                                                                          */
 646/*   Remove a driver                                                        */
 647/*                                                                          */
 648/****************************************************************************/
 649static int
 650ips_release(struct Scsi_Host *sh)
 651{
 652	ips_scb_t *scb;
 653	ips_ha_t *ha;
 654	int i;
 655
 656	METHOD_TRACE("ips_release", 1);
 657
 658	scsi_remove_host(sh);
 659
 660	for (i = 0; i < IPS_MAX_ADAPTERS && ips_sh[i] != sh; i++) ;
 661
 662	if (i == IPS_MAX_ADAPTERS) {
 663		printk(KERN_WARNING
 664		       "(%s) release, invalid Scsi_Host pointer.\n", ips_name);
 665		BUG();
 666		return (FALSE);
 667	}
 668
 669	ha = IPS_HA(sh);
 670
 671	if (!ha)
 672		return (FALSE);
 673
 674	/* flush the cache on the controller */
 675	scb = &ha->scbs[ha->max_cmds - 1];
 676
 677	ips_init_scb(ha, scb);
 678
 679	scb->timeout = ips_cmd_timeout;
 680	scb->cdb[0] = IPS_CMD_FLUSH;
 681
 682	scb->cmd.flush_cache.op_code = IPS_CMD_FLUSH;
 683	scb->cmd.flush_cache.command_id = IPS_COMMAND_ID(ha, scb);
 684	scb->cmd.flush_cache.state = IPS_NORM_STATE;
 685	scb->cmd.flush_cache.reserved = 0;
 686	scb->cmd.flush_cache.reserved2 = 0;
 687	scb->cmd.flush_cache.reserved3 = 0;
 688	scb->cmd.flush_cache.reserved4 = 0;
 689
 690	IPS_PRINTK(KERN_WARNING, ha->pcidev, "Flushing Cache.\n");
 691
 692	/* send command */
 693	if (ips_send_wait(ha, scb, ips_cmd_timeout, IPS_INTR_ON) == IPS_FAILURE)
 694		IPS_PRINTK(KERN_WARNING, ha->pcidev, "Incomplete Flush.\n");
 695
 696	IPS_PRINTK(KERN_WARNING, ha->pcidev, "Flushing Complete.\n");
 697
 698	ips_sh[i] = NULL;
 699	ips_ha[i] = NULL;
 700
 701	/* free extra memory */
 702	ips_free(ha);
 703
 704	/* free IRQ */
 705	free_irq(ha->pcidev->irq, ha);
 706
 707	scsi_host_put(sh);
 708
 709	ips_released_controllers++;
 710
 711	return (FALSE);
 712}
 713
 714/****************************************************************************/
 715/*                                                                          */
 716/* Routine Name: ips_halt                                                   */
 717/*                                                                          */
 718/* Routine Description:                                                     */
 719/*                                                                          */
 720/*   Perform cleanup when the system reboots                                */
 721/*                                                                          */
 722/****************************************************************************/
 723static int
 724ips_halt(struct notifier_block *nb, ulong event, void *buf)
 725{
 726	ips_scb_t *scb;
 727	ips_ha_t *ha;
 728	int i;
 729
 730	if ((event != SYS_RESTART) && (event != SYS_HALT) &&
 731	    (event != SYS_POWER_OFF))
 732		return (NOTIFY_DONE);
 733
 734	for (i = 0; i < ips_next_controller; i++) {
 735		ha = (ips_ha_t *) ips_ha[i];
 736
 737		if (!ha)
 738			continue;
 739
 740		if (!ha->active)
 741			continue;
 742
 743		/* flush the cache on the controller */
 744		scb = &ha->scbs[ha->max_cmds - 1];
 745
 746		ips_init_scb(ha, scb);
 747
 748		scb->timeout = ips_cmd_timeout;
 749		scb->cdb[0] = IPS_CMD_FLUSH;
 750
 751		scb->cmd.flush_cache.op_code = IPS_CMD_FLUSH;
 752		scb->cmd.flush_cache.command_id = IPS_COMMAND_ID(ha, scb);
 753		scb->cmd.flush_cache.state = IPS_NORM_STATE;
 754		scb->cmd.flush_cache.reserved = 0;
 755		scb->cmd.flush_cache.reserved2 = 0;
 756		scb->cmd.flush_cache.reserved3 = 0;
 757		scb->cmd.flush_cache.reserved4 = 0;
 758
 759		IPS_PRINTK(KERN_WARNING, ha->pcidev, "Flushing Cache.\n");
 760
 761		/* send command */
 762		if (ips_send_wait(ha, scb, ips_cmd_timeout, IPS_INTR_ON) ==
 763		    IPS_FAILURE)
 764			IPS_PRINTK(KERN_WARNING, ha->pcidev,
 765				   "Incomplete Flush.\n");
 766		else
 767			IPS_PRINTK(KERN_WARNING, ha->pcidev,
 768				   "Flushing Complete.\n");
 769	}
 770
 771	return (NOTIFY_OK);
 772}
 773
 774/****************************************************************************/
 775/*                                                                          */
 776/* Routine Name: ips_eh_abort                                               */
 777/*                                                                          */
 778/* Routine Description:                                                     */
 779/*                                                                          */
 780/*   Abort a command (using the new error code stuff)                       */
 781/* Note: this routine is called under the io_request_lock                   */
 782/****************************************************************************/
 783int ips_eh_abort(struct scsi_cmnd *SC)
 784{
 785	ips_ha_t *ha;
 786	ips_copp_wait_item_t *item;
 787	int ret;
 788	struct Scsi_Host *host;
 789
 790	METHOD_TRACE("ips_eh_abort", 1);
 791
 792	if (!SC)
 793		return (FAILED);
 794
 795	host = SC->device->host;
 796	ha = (ips_ha_t *) SC->device->host->hostdata;
 797
 798	if (!ha)
 799		return (FAILED);
 800
 801	if (!ha->active)
 802		return (FAILED);
 803
 804	spin_lock(host->host_lock);
 805
 806	/* See if the command is on the copp queue */
 807	item = ha->copp_waitlist.head;
 808	while ((item) && (item->scsi_cmd != SC))
 809		item = item->next;
 810
 811	if (item) {
 812		/* Found it */
 813		ips_removeq_copp(&ha->copp_waitlist, item);
 814		ret = (SUCCESS);
 815
 816		/* See if the command is on the wait queue */
 817	} else if (ips_removeq_wait(&ha->scb_waitlist, SC)) {
 818		/* command not sent yet */
 819		ret = (SUCCESS);
 820	} else {
 821		/* command must have already been sent */
 822		ret = (FAILED);
 823	}
 824
 825	spin_unlock(host->host_lock);
 826	return ret;
 827}
 828
 829/****************************************************************************/
 830/*                                                                          */
 831/* Routine Name: ips_eh_reset                                               */
 832/*                                                                          */
 833/* Routine Description:                                                     */
 834/*                                                                          */
 835/*   Reset the controller (with new eh error code)                          */
 836/*                                                                          */
 837/* NOTE: this routine is called under the io_request_lock spinlock          */
 838/*                                                                          */
 839/****************************************************************************/
 840static int __ips_eh_reset(struct scsi_cmnd *SC)
 841{
 842	int ret;
 843	int i;
 844	ips_ha_t *ha;
 845	ips_scb_t *scb;
 846	ips_copp_wait_item_t *item;
 847
 848	METHOD_TRACE("ips_eh_reset", 1);
 849
 850#ifdef NO_IPS_RESET
 851	return (FAILED);
 852#else
 853
 854	if (!SC) {
 855		DEBUG(1, "Reset called with NULL scsi command");
 856
 857		return (FAILED);
 858	}
 859
 860	ha = (ips_ha_t *) SC->device->host->hostdata;
 861
 862	if (!ha) {
 863		DEBUG(1, "Reset called with NULL ha struct");
 864
 865		return (FAILED);
 866	}
 867
 868	if (!ha->active)
 869		return (FAILED);
 870
 871	/* See if the command is on the copp queue */
 872	item = ha->copp_waitlist.head;
 873	while ((item) && (item->scsi_cmd != SC))
 874		item = item->next;
 875
 876	if (item) {
 877		/* Found it */
 878		ips_removeq_copp(&ha->copp_waitlist, item);
 879		return (SUCCESS);
 880	}
 881
 882	/* See if the command is on the wait queue */
 883	if (ips_removeq_wait(&ha->scb_waitlist, SC)) {
 884		/* command not sent yet */
 885		return (SUCCESS);
 886	}
 887
 888	/* An explanation for the casual observer:                              */
 889	/* Part of the function of a RAID controller is automatic error         */
 890	/* detection and recovery.  As such, the only problem that physically   */
 891	/* resetting an adapter will ever fix is when, for some reason,         */
 892	/* the driver is not successfully communicating with the adapter.       */
 893	/* Therefore, we will attempt to flush this adapter.  If that succeeds, */
 894	/* then there's no real purpose in a physical reset. This will complete */
 895	/* much faster and avoids any problems that might be caused by a        */
 896	/* physical reset ( such as having to fail all the outstanding I/O's ). */
 897
 898	if (ha->ioctl_reset == 0) {	/* IF Not an IOCTL Requested Reset */
 899		scb = &ha->scbs[ha->max_cmds - 1];
 900
 901		ips_init_scb(ha, scb);
 902
 903		scb->timeout = ips_cmd_timeout;
 904		scb->cdb[0] = IPS_CMD_FLUSH;
 905
 906		scb->cmd.flush_cache.op_code = IPS_CMD_FLUSH;
 907		scb->cmd.flush_cache.command_id = IPS_COMMAND_ID(ha, scb);
 908		scb->cmd.flush_cache.state = IPS_NORM_STATE;
 909		scb->cmd.flush_cache.reserved = 0;
 910		scb->cmd.flush_cache.reserved2 = 0;
 911		scb->cmd.flush_cache.reserved3 = 0;
 912		scb->cmd.flush_cache.reserved4 = 0;
 913
 914		/* Attempt the flush command */
 915		ret = ips_send_wait(ha, scb, ips_cmd_timeout, IPS_INTR_IORL);
 916		if (ret == IPS_SUCCESS) {
 917			IPS_PRINTK(KERN_NOTICE, ha->pcidev,
 918				   "Reset Request - Flushed Cache\n");
 919			return (SUCCESS);
 920		}
 921	}
 922
 923	/* Either we can't communicate with the adapter or it's an IOCTL request */
 924	/* from a utility.  A physical reset is needed at this point.            */
 925
 926	ha->ioctl_reset = 0;	/* Reset the IOCTL Requested Reset Flag */
 927
 928	/*
 929	 * command must have already been sent
 930	 * reset the controller
 931	 */
 932	IPS_PRINTK(KERN_NOTICE, ha->pcidev, "Resetting controller.\n");
 933	ret = (*ha->func.reset) (ha);
 934
 935	if (!ret) {
 936		struct scsi_cmnd *scsi_cmd;
 937
 938		IPS_PRINTK(KERN_NOTICE, ha->pcidev,
 939			   "Controller reset failed - controller now offline.\n");
 940
 941		/* Now fail all of the active commands */
 942		DEBUG_VAR(1, "(%s%d) Failing active commands",
 943			  ips_name, ha->host_num);
 944
 945		while ((scb = ips_removeq_scb_head(&ha->scb_activelist))) {
 946			scb->scsi_cmd->result = DID_ERROR << 16;
 947			scb->scsi_cmd->scsi_done(scb->scsi_cmd);
 948			ips_freescb(ha, scb);
 949		}
 950
 951		/* Now fail all of the pending commands */
 952		DEBUG_VAR(1, "(%s%d) Failing pending commands",
 953			  ips_name, ha->host_num);
 954
 955		while ((scsi_cmd = ips_removeq_wait_head(&ha->scb_waitlist))) {
 956			scsi_cmd->result = DID_ERROR;
 957			scsi_cmd->scsi_done(scsi_cmd);
 958		}
 959
 960		ha->active = FALSE;
 961		return (FAILED);
 962	}
 963
 964	if (!ips_clear_adapter(ha, IPS_INTR_IORL)) {
 965		struct scsi_cmnd *scsi_cmd;
 966
 967		IPS_PRINTK(KERN_NOTICE, ha->pcidev,
 968			   "Controller reset failed - controller now offline.\n");
 969
 970		/* Now fail all of the active commands */
 971		DEBUG_VAR(1, "(%s%d) Failing active commands",
 972			  ips_name, ha->host_num);
 973
 974		while ((scb = ips_removeq_scb_head(&ha->scb_activelist))) {
 975			scb->scsi_cmd->result = DID_ERROR << 16;
 976			scb->scsi_cmd->scsi_done(scb->scsi_cmd);
 977			ips_freescb(ha, scb);
 978		}
 979
 980		/* Now fail all of the pending commands */
 981		DEBUG_VAR(1, "(%s%d) Failing pending commands",
 982			  ips_name, ha->host_num);
 983
 984		while ((scsi_cmd = ips_removeq_wait_head(&ha->scb_waitlist))) {
 985			scsi_cmd->result = DID_ERROR << 16;
 986			scsi_cmd->scsi_done(scsi_cmd);
 987		}
 988
 989		ha->active = FALSE;
 990		return (FAILED);
 991	}
 992
 993	/* FFDC */
 994	if (le32_to_cpu(ha->subsys->param[3]) & 0x300000) {
 995		struct timeval tv;
 996
 997		do_gettimeofday(&tv);
 998		ha->last_ffdc = tv.tv_sec;
 999		ha->reset_count++;
1000		ips_ffdc_reset(ha, IPS_INTR_IORL);
1001	}
1002
1003	/* Now fail all of the active commands */
1004	DEBUG_VAR(1, "(%s%d) Failing active commands", ips_name, ha->host_num);
1005
1006	while ((scb = ips_removeq_scb_head(&ha->scb_activelist))) {
1007		scb->scsi_cmd->result = DID_RESET << 16;
1008		scb->scsi_cmd->scsi_done(scb->scsi_cmd);
1009		ips_freescb(ha, scb);
1010	}
1011
1012	/* Reset DCDB active command bits */
1013	for (i = 1; i < ha->nbus; i++)
1014		ha->dcdb_active[i - 1] = 0;
1015
1016	/* Reset the number of active IOCTLs */
1017	ha->num_ioctl = 0;
1018
1019	ips_next(ha, IPS_INTR_IORL);
1020
1021	return (SUCCESS);
1022#endif				/* NO_IPS_RESET */
1023
1024}
1025
1026static int ips_eh_reset(struct scsi_cmnd *SC)
1027{
1028	int rc;
1029
1030	spin_lock_irq(SC->device->host->host_lock);
1031	rc = __ips_eh_reset(SC);
1032	spin_unlock_irq(SC->device->host->host_lock);
1033
1034	return rc;
1035}
1036
1037/****************************************************************************/
1038/*                                                                          */
1039/* Routine Name: ips_queue                                                  */
1040/*                                                                          */
1041/* Routine Description:                                                     */
1042/*                                                                          */
1043/*   Send a command to the controller                                       */
1044/*                                                                          */
1045/* NOTE:                                                                    */
1046/*    Linux obtains io_request_lock before calling this function            */
1047/*                                                                          */
1048/****************************************************************************/
1049static int ips_queue_lck(struct scsi_cmnd *SC, void (*done) (struct scsi_cmnd *))
1050{
 
1051	ips_ha_t *ha;
1052	ips_passthru_t *pt;
1053
1054	METHOD_TRACE("ips_queue", 1);
1055
1056	ha = (ips_ha_t *) SC->device->host->hostdata;
1057
1058	if (!ha)
1059		return (1);
1060
1061	if (!ha->active)
1062		return (DID_ERROR);
1063
1064	if (ips_is_passthru(SC)) {
1065		if (ha->copp_waitlist.count == IPS_MAX_IOCTL_QUEUE) {
1066			SC->result = DID_BUS_BUSY << 16;
1067			done(SC);
1068
1069			return (0);
1070		}
1071	} else if (ha->scb_waitlist.count == IPS_MAX_QUEUE) {
1072		SC->result = DID_BUS_BUSY << 16;
1073		done(SC);
1074
1075		return (0);
1076	}
1077
1078	SC->scsi_done = done;
1079
1080	DEBUG_VAR(2, "(%s%d): ips_queue: cmd 0x%X (%d %d %d)",
1081		  ips_name,
1082		  ha->host_num,
1083		  SC->cmnd[0],
1084		  SC->device->channel, SC->device->id, SC->device->lun);
1085
1086	/* Check for command to initiator IDs */
1087	if ((scmd_channel(SC) > 0)
1088	    && (scmd_id(SC) == ha->ha_id[scmd_channel(SC)])) {
1089		SC->result = DID_NO_CONNECT << 16;
1090		done(SC);
1091
1092		return (0);
1093	}
1094
1095	if (ips_is_passthru(SC)) {
1096
1097		ips_copp_wait_item_t *scratch;
1098
1099		/* A Reset IOCTL is only sent by the boot CD in extreme cases.           */
1100		/* There can never be any system activity ( network or disk ), but check */
1101		/* anyway just as a good practice.                                       */
1102		pt = (ips_passthru_t *) scsi_sglist(SC);
1103		if ((pt->CoppCP.cmd.reset.op_code == IPS_CMD_RESET_CHANNEL) &&
1104		    (pt->CoppCP.cmd.reset.adapter_flag == 1)) {
1105			if (ha->scb_activelist.count != 0) {
1106				SC->result = DID_BUS_BUSY << 16;
1107				done(SC);
1108				return (0);
1109			}
1110			ha->ioctl_reset = 1;	/* This reset request is from an IOCTL */
1111			__ips_eh_reset(SC);
1112			SC->result = DID_OK << 16;
1113			SC->scsi_done(SC);
1114			return (0);
1115		}
1116
1117		/* allocate space for the scribble */
1118		scratch = kmalloc(sizeof (ips_copp_wait_item_t), GFP_ATOMIC);
1119
1120		if (!scratch) {
1121			SC->result = DID_ERROR << 16;
1122			done(SC);
1123
1124			return (0);
1125		}
1126
1127		scratch->scsi_cmd = SC;
1128		scratch->next = NULL;
1129
1130		ips_putq_copp_tail(&ha->copp_waitlist, scratch);
1131	} else {
1132		ips_putq_wait_tail(&ha->scb_waitlist, SC);
1133	}
1134
1135	ips_next(ha, IPS_INTR_IORL);
1136
1137	return (0);
 
 
 
 
 
1138}
1139
1140static DEF_SCSI_QCMD(ips_queue)
1141
1142/****************************************************************************/
1143/*                                                                          */
1144/* Routine Name: ips_biosparam                                              */
1145/*                                                                          */
1146/* Routine Description:                                                     */
1147/*                                                                          */
1148/*   Set bios geometry for the controller                                   */
1149/*                                                                          */
1150/****************************************************************************/
1151static int ips_biosparam(struct scsi_device *sdev, struct block_device *bdev,
1152			 sector_t capacity, int geom[])
1153{
1154	ips_ha_t *ha = (ips_ha_t *) sdev->host->hostdata;
1155	int heads;
1156	int sectors;
1157	int cylinders;
1158
1159	METHOD_TRACE("ips_biosparam", 1);
1160
1161	if (!ha)
1162		/* ?!?! host adater info invalid */
1163		return (0);
1164
1165	if (!ha->active)
1166		return (0);
1167
1168	if (!ips_read_adapter_status(ha, IPS_INTR_ON))
1169		/* ?!?! Enquiry command failed */
1170		return (0);
1171
1172	if ((capacity > 0x400000) && ((ha->enq->ucMiscFlag & 0x8) == 0)) {
1173		heads = IPS_NORM_HEADS;
1174		sectors = IPS_NORM_SECTORS;
1175	} else {
1176		heads = IPS_COMP_HEADS;
1177		sectors = IPS_COMP_SECTORS;
1178	}
1179
1180	cylinders = (unsigned long) capacity / (heads * sectors);
1181
1182	DEBUG_VAR(2, "Geometry: heads: %d, sectors: %d, cylinders: %d",
1183		  heads, sectors, cylinders);
1184
1185	geom[0] = heads;
1186	geom[1] = sectors;
1187	geom[2] = cylinders;
1188
1189	return (0);
1190}
1191
1192/****************************************************************************/
1193/*                                                                          */
1194/* Routine Name: ips_slave_configure                                        */
1195/*                                                                          */
1196/* Routine Description:                                                     */
1197/*                                                                          */
1198/*   Set queue depths on devices once scan is complete                      */
1199/*                                                                          */
1200/****************************************************************************/
1201static int
1202ips_slave_configure(struct scsi_device * SDptr)
1203{
1204	ips_ha_t *ha;
1205	int min;
1206
1207	ha = IPS_HA(SDptr->host);
1208	if (SDptr->tagged_supported && SDptr->type == TYPE_DISK) {
1209		min = ha->max_cmds / 2;
1210		if (ha->enq->ucLogDriveCount <= 2)
1211			min = ha->max_cmds - 1;
1212		scsi_adjust_queue_depth(SDptr, MSG_ORDERED_TAG, min);
1213	}
1214
1215	SDptr->skip_ms_page_8 = 1;
1216	SDptr->skip_ms_page_3f = 1;
1217	return 0;
1218}
1219
1220/****************************************************************************/
1221/*                                                                          */
1222/* Routine Name: do_ipsintr                                                 */
1223/*                                                                          */
1224/* Routine Description:                                                     */
1225/*                                                                          */
1226/*   Wrapper for the interrupt handler                                      */
1227/*                                                                          */
1228/****************************************************************************/
1229static irqreturn_t
1230do_ipsintr(int irq, void *dev_id)
1231{
1232	ips_ha_t *ha;
1233	struct Scsi_Host *host;
1234	int irqstatus;
1235
1236	METHOD_TRACE("do_ipsintr", 2);
1237
1238	ha = (ips_ha_t *) dev_id;
1239	if (!ha)
1240		return IRQ_NONE;
1241	host = ips_sh[ha->host_num];
1242	/* interrupt during initialization */
1243	if (!host) {
1244		(*ha->func.intr) (ha);
1245		return IRQ_HANDLED;
1246	}
1247
1248	spin_lock(host->host_lock);
1249
1250	if (!ha->active) {
1251		spin_unlock(host->host_lock);
1252		return IRQ_HANDLED;
1253	}
1254
1255	irqstatus = (*ha->func.intr) (ha);
1256
1257	spin_unlock(host->host_lock);
1258
1259	/* start the next command */
1260	ips_next(ha, IPS_INTR_ON);
1261	return IRQ_RETVAL(irqstatus);
1262}
1263
1264/****************************************************************************/
1265/*                                                                          */
1266/* Routine Name: ips_intr_copperhead                                        */
1267/*                                                                          */
1268/* Routine Description:                                                     */
1269/*                                                                          */
1270/*   Polling interrupt handler                                              */
1271/*                                                                          */
1272/*   ASSUMES interrupts are disabled                                        */
1273/*                                                                          */
1274/****************************************************************************/
1275int
1276ips_intr_copperhead(ips_ha_t * ha)
1277{
1278	ips_stat_t *sp;
1279	ips_scb_t *scb;
1280	IPS_STATUS cstatus;
1281	int intrstatus;
1282
1283	METHOD_TRACE("ips_intr", 2);
1284
1285	if (!ha)
1286		return 0;
1287
1288	if (!ha->active)
1289		return 0;
1290
1291	intrstatus = (*ha->func.isintr) (ha);
1292
1293	if (!intrstatus) {
1294		/*
1295		 * Unexpected/Shared interrupt
1296		 */
1297
1298		return 0;
1299	}
1300
1301	while (TRUE) {
1302		sp = &ha->sp;
1303
1304		intrstatus = (*ha->func.isintr) (ha);
1305
1306		if (!intrstatus)
1307			break;
1308		else
1309			cstatus.value = (*ha->func.statupd) (ha);
1310
1311		if (cstatus.fields.command_id > (IPS_MAX_CMDS - 1)) {
1312			/* Spurious Interrupt ? */
1313			continue;
1314		}
1315
1316		ips_chkstatus(ha, &cstatus);
1317		scb = (ips_scb_t *) sp->scb_addr;
1318
1319		/*
1320		 * use the callback function to finish things up
1321		 * NOTE: interrupts are OFF for this
1322		 */
1323		(*scb->callback) (ha, scb);
1324	}			/* end while */
1325	return 1;
1326}
1327
1328/****************************************************************************/
1329/*                                                                          */
1330/* Routine Name: ips_intr_morpheus                                          */
1331/*                                                                          */
1332/* Routine Description:                                                     */
1333/*                                                                          */
1334/*   Polling interrupt handler                                              */
1335/*                                                                          */
1336/*   ASSUMES interrupts are disabled                                        */
1337/*                                                                          */
1338/****************************************************************************/
1339int
1340ips_intr_morpheus(ips_ha_t * ha)
1341{
1342	ips_stat_t *sp;
1343	ips_scb_t *scb;
1344	IPS_STATUS cstatus;
1345	int intrstatus;
1346
1347	METHOD_TRACE("ips_intr_morpheus", 2);
1348
1349	if (!ha)
1350		return 0;
1351
1352	if (!ha->active)
1353		return 0;
1354
1355	intrstatus = (*ha->func.isintr) (ha);
1356
1357	if (!intrstatus) {
1358		/*
1359		 * Unexpected/Shared interrupt
1360		 */
1361
1362		return 0;
1363	}
1364
1365	while (TRUE) {
1366		sp = &ha->sp;
1367
1368		intrstatus = (*ha->func.isintr) (ha);
1369
1370		if (!intrstatus)
1371			break;
1372		else
1373			cstatus.value = (*ha->func.statupd) (ha);
1374
1375		if (cstatus.value == 0xffffffff)
1376			/* No more to process */
1377			break;
1378
1379		if (cstatus.fields.command_id > (IPS_MAX_CMDS - 1)) {
1380			IPS_PRINTK(KERN_WARNING, ha->pcidev,
1381				   "Spurious interrupt; no ccb.\n");
1382
1383			continue;
1384		}
1385
1386		ips_chkstatus(ha, &cstatus);
1387		scb = (ips_scb_t *) sp->scb_addr;
1388
1389		/*
1390		 * use the callback function to finish things up
1391		 * NOTE: interrupts are OFF for this
1392		 */
1393		(*scb->callback) (ha, scb);
1394	}			/* end while */
1395	return 1;
1396}
1397
1398/****************************************************************************/
1399/*                                                                          */
1400/* Routine Name: ips_info                                                   */
1401/*                                                                          */
1402/* Routine Description:                                                     */
1403/*                                                                          */
1404/*   Return info about the driver                                           */
1405/*                                                                          */
1406/****************************************************************************/
1407static const char *
1408ips_info(struct Scsi_Host *SH)
1409{
1410	static char buffer[256];
1411	char *bp;
1412	ips_ha_t *ha;
1413
1414	METHOD_TRACE("ips_info", 1);
1415
1416	ha = IPS_HA(SH);
1417
1418	if (!ha)
1419		return (NULL);
1420
1421	bp = &buffer[0];
1422	memset(bp, 0, sizeof (buffer));
1423
1424	sprintf(bp, "%s%s%s Build %d", "IBM PCI ServeRAID ",
1425		IPS_VERSION_HIGH, IPS_VERSION_LOW, IPS_BUILD_IDENT);
1426
1427	if (ha->ad_type > 0 && ha->ad_type <= MAX_ADAPTER_NAME) {
1428		strcat(bp, " <");
1429		strcat(bp, ips_adapter_name[ha->ad_type - 1]);
1430		strcat(bp, ">");
1431	}
1432
1433	return (bp);
1434}
1435
1436/****************************************************************************/
1437/*                                                                          */
1438/* Routine Name: ips_proc_info                                              */
1439/*                                                                          */
1440/* Routine Description:                                                     */
1441/*                                                                          */
1442/*   The passthru interface for the driver                                  */
1443/*                                                                          */
1444/****************************************************************************/
1445static int
1446ips_proc_info(struct Scsi_Host *host, char *buffer, char **start, off_t offset,
1447	      int length, int func)
1448{
1449	int i;
1450	int ret;
1451	ips_ha_t *ha = NULL;
1452
1453	METHOD_TRACE("ips_proc_info", 1);
1454
1455	/* Find our host structure */
1456	for (i = 0; i < ips_next_controller; i++) {
1457		if (ips_sh[i]) {
1458			if (ips_sh[i] == host) {
1459				ha = (ips_ha_t *) ips_sh[i]->hostdata;
1460				break;
1461			}
1462		}
1463	}
1464
1465	if (!ha)
1466		return (-EINVAL);
1467
1468	if (func) {
1469		/* write */
1470		return (0);
1471	} else {
1472		/* read */
1473		if (start)
1474			*start = buffer;
1475
1476		ret = ips_host_info(ha, buffer, offset, length);
 
 
 
 
1477
1478		return (ret);
 
 
 
 
 
 
 
1479	}
 
 
 
 
 
1480}
1481
1482/*--------------------------------------------------------------------------*/
1483/* Helper Functions                                                         */
1484/*--------------------------------------------------------------------------*/
1485
1486/****************************************************************************/
1487/*                                                                          */
1488/* Routine Name: ips_is_passthru                                            */
1489/*                                                                          */
1490/* Routine Description:                                                     */
1491/*                                                                          */
1492/*   Determine if the specified SCSI command is really a passthru command   */
1493/*                                                                          */
1494/****************************************************************************/
1495static int ips_is_passthru(struct scsi_cmnd *SC)
1496{
1497	unsigned long flags;
1498
1499	METHOD_TRACE("ips_is_passthru", 1);
1500
1501	if (!SC)
1502		return (0);
1503
1504	if ((SC->cmnd[0] == IPS_IOCTL_COMMAND) &&
1505	    (SC->device->channel == 0) &&
1506	    (SC->device->id == IPS_ADAPTER_ID) &&
1507	    (SC->device->lun == 0) && scsi_sglist(SC)) {
1508                struct scatterlist *sg = scsi_sglist(SC);
1509                char  *buffer;
1510
1511                /* kmap_atomic() ensures addressability of the user buffer.*/
1512                /* local_irq_save() protects the KM_IRQ0 address slot.     */
1513                local_irq_save(flags);
1514                buffer = kmap_atomic(sg_page(sg), KM_IRQ0) + sg->offset;
1515                if (buffer && buffer[0] == 'C' && buffer[1] == 'O' &&
1516                    buffer[2] == 'P' && buffer[3] == 'P') {
1517                        kunmap_atomic(buffer - sg->offset, KM_IRQ0);
1518                        local_irq_restore(flags);
1519                        return 1;
1520                }
1521                kunmap_atomic(buffer - sg->offset, KM_IRQ0);
1522                local_irq_restore(flags);
1523	}
1524	return 0;
1525}
1526
1527/****************************************************************************/
1528/*                                                                          */
1529/* Routine Name: ips_alloc_passthru_buffer                                  */
1530/*                                                                          */
1531/* Routine Description:                                                     */
1532/*   allocate a buffer large enough for the ioctl data if the ioctl buffer  */
1533/*   is too small or doesn't exist                                          */
1534/****************************************************************************/
1535static int
1536ips_alloc_passthru_buffer(ips_ha_t * ha, int length)
1537{
1538	void *bigger_buf;
1539	dma_addr_t dma_busaddr;
1540
1541	if (ha->ioctl_data && length <= ha->ioctl_len)
1542		return 0;
1543	/* there is no buffer or it's not big enough, allocate a new one */
1544	bigger_buf = pci_alloc_consistent(ha->pcidev, length, &dma_busaddr);
 
1545	if (bigger_buf) {
1546		/* free the old memory */
1547		pci_free_consistent(ha->pcidev, ha->ioctl_len, ha->ioctl_data,
1548				    ha->ioctl_busaddr);
1549		/* use the new memory */
1550		ha->ioctl_data = (char *) bigger_buf;
1551		ha->ioctl_len = length;
1552		ha->ioctl_busaddr = dma_busaddr;
1553	} else {
1554		return -1;
1555	}
1556	return 0;
1557}
1558
1559/****************************************************************************/
1560/*                                                                          */
1561/* Routine Name: ips_make_passthru                                          */
1562/*                                                                          */
1563/* Routine Description:                                                     */
1564/*                                                                          */
1565/*   Make a passthru command out of the info in the Scsi block              */
1566/*                                                                          */
1567/****************************************************************************/
1568static int
1569ips_make_passthru(ips_ha_t *ha, struct scsi_cmnd *SC, ips_scb_t *scb, int intr)
1570{
1571	ips_passthru_t *pt;
1572	int length = 0;
1573	int i, ret;
1574        struct scatterlist *sg = scsi_sglist(SC);
1575
1576	METHOD_TRACE("ips_make_passthru", 1);
1577
1578        scsi_for_each_sg(SC, sg, scsi_sg_count(SC), i)
1579		length += sg->length;
1580
1581	if (length < sizeof (ips_passthru_t)) {
1582		/* wrong size */
1583		DEBUG_VAR(1, "(%s%d) Passthru structure wrong size",
1584			  ips_name, ha->host_num);
1585		return (IPS_FAILURE);
1586	}
1587	if (ips_alloc_passthru_buffer(ha, length)) {
1588		/* allocation failure!  If ha->ioctl_data exists, use it to return
1589		   some error codes.  Return a failed command to the scsi layer. */
1590		if (ha->ioctl_data) {
1591			pt = (ips_passthru_t *) ha->ioctl_data;
1592			ips_scmd_buf_read(SC, pt, sizeof (ips_passthru_t));
1593			pt->BasicStatus = 0x0B;
1594			pt->ExtendedStatus = 0x00;
1595			ips_scmd_buf_write(SC, pt, sizeof (ips_passthru_t));
1596		}
1597		return IPS_FAILURE;
1598	}
1599	ha->ioctl_datasize = length;
1600
1601	ips_scmd_buf_read(SC, ha->ioctl_data, ha->ioctl_datasize);
1602	pt = (ips_passthru_t *) ha->ioctl_data;
1603
1604	/*
1605	 * Some notes about the passthru interface used
1606	 *
1607	 * IF the scsi op_code == 0x0d then we assume
1608	 * that the data came along with/goes with the
1609	 * packet we received from the sg driver. In this
1610	 * case the CmdBSize field of the pt structure is
1611	 * used for the size of the buffer.
1612	 */
1613
1614	switch (pt->CoppCmd) {
1615	case IPS_NUMCTRLS:
1616		memcpy(ha->ioctl_data + sizeof (ips_passthru_t),
1617		       &ips_num_controllers, sizeof (int));
1618		ips_scmd_buf_write(SC, ha->ioctl_data,
1619				   sizeof (ips_passthru_t) + sizeof (int));
1620		SC->result = DID_OK << 16;
1621
1622		return (IPS_SUCCESS_IMM);
1623
1624	case IPS_COPPUSRCMD:
1625	case IPS_COPPIOCCMD:
1626		if (SC->cmnd[0] == IPS_IOCTL_COMMAND) {
1627			if (length < (sizeof (ips_passthru_t) + pt->CmdBSize)) {
1628				/* wrong size */
1629				DEBUG_VAR(1,
1630					  "(%s%d) Passthru structure wrong size",
1631					  ips_name, ha->host_num);
1632
1633				return (IPS_FAILURE);
1634			}
1635
1636			if (ha->pcidev->device == IPS_DEVICEID_COPPERHEAD &&
1637			    pt->CoppCP.cmd.flashfw.op_code ==
1638			    IPS_CMD_RW_BIOSFW) {
1639				ret = ips_flash_copperhead(ha, pt, scb);
1640				ips_scmd_buf_write(SC, ha->ioctl_data,
1641						   sizeof (ips_passthru_t));
1642				return ret;
1643			}
1644			if (ips_usrcmd(ha, pt, scb))
1645				return (IPS_SUCCESS);
1646			else
1647				return (IPS_FAILURE);
1648		}
1649
1650		break;
1651
1652	}			/* end switch */
1653
1654	return (IPS_FAILURE);
1655}
1656
1657/****************************************************************************/
1658/* Routine Name: ips_flash_copperhead                                       */
1659/* Routine Description:                                                     */
1660/*   Flash the BIOS/FW on a Copperhead style controller                     */
1661/****************************************************************************/
1662static int
1663ips_flash_copperhead(ips_ha_t * ha, ips_passthru_t * pt, ips_scb_t * scb)
1664{
1665	int datasize;
1666
1667	/* Trombone is the only copperhead that can do packet flash, but only
1668	 * for firmware. No one said it had to make sense. */
1669	if (IPS_IS_TROMBONE(ha) && pt->CoppCP.cmd.flashfw.type == IPS_FW_IMAGE) {
1670		if (ips_usrcmd(ha, pt, scb))
1671			return IPS_SUCCESS;
1672		else
1673			return IPS_FAILURE;
1674	}
1675	pt->BasicStatus = 0x0B;
1676	pt->ExtendedStatus = 0;
1677	scb->scsi_cmd->result = DID_OK << 16;
1678	/* IF it's OK to Use the "CD BOOT" Flash Buffer, then you can     */
1679	/* avoid allocating a huge buffer per adapter ( which can fail ). */
1680	if (pt->CoppCP.cmd.flashfw.type == IPS_BIOS_IMAGE &&
1681	    pt->CoppCP.cmd.flashfw.direction == IPS_ERASE_BIOS) {
1682		pt->BasicStatus = 0;
1683		return ips_flash_bios(ha, pt, scb);
1684	} else if (pt->CoppCP.cmd.flashfw.packet_num == 0) {
1685		if (ips_FlashData && !test_and_set_bit(0, &ips_FlashDataInUse)){
1686			ha->flash_data = ips_FlashData;
1687			ha->flash_busaddr = ips_flashbusaddr;
1688			ha->flash_len = PAGE_SIZE << 7;
1689			ha->flash_datasize = 0;
1690		} else if (!ha->flash_data) {
1691			datasize = pt->CoppCP.cmd.flashfw.total_packets *
1692			    pt->CoppCP.cmd.flashfw.count;
1693			ha->flash_data = pci_alloc_consistent(ha->pcidev,
1694					                      datasize,
1695							      &ha->flash_busaddr);
1696			if (!ha->flash_data){
1697				printk(KERN_WARNING "Unable to allocate a flash buffer\n");
1698				return IPS_FAILURE;
1699			}
1700			ha->flash_datasize = 0;
1701			ha->flash_len = datasize;
1702		} else
1703			return IPS_FAILURE;
1704	} else {
1705		if (pt->CoppCP.cmd.flashfw.count + ha->flash_datasize >
1706		    ha->flash_len) {
1707			ips_free_flash_copperhead(ha);
1708			IPS_PRINTK(KERN_WARNING, ha->pcidev,
1709				   "failed size sanity check\n");
1710			return IPS_FAILURE;
1711		}
1712	}
1713	if (!ha->flash_data)
1714		return IPS_FAILURE;
1715	pt->BasicStatus = 0;
1716	memcpy(&ha->flash_data[ha->flash_datasize], pt + 1,
1717	       pt->CoppCP.cmd.flashfw.count);
1718	ha->flash_datasize += pt->CoppCP.cmd.flashfw.count;
1719	if (pt->CoppCP.cmd.flashfw.packet_num ==
1720	    pt->CoppCP.cmd.flashfw.total_packets - 1) {
1721		if (pt->CoppCP.cmd.flashfw.type == IPS_BIOS_IMAGE)
1722			return ips_flash_bios(ha, pt, scb);
1723		else if (pt->CoppCP.cmd.flashfw.type == IPS_FW_IMAGE)
1724			return ips_flash_firmware(ha, pt, scb);
1725	}
1726	return IPS_SUCCESS_IMM;
1727}
1728
1729/****************************************************************************/
1730/* Routine Name: ips_flash_bios                                             */
1731/* Routine Description:                                                     */
1732/*   flashes the bios of a copperhead adapter                               */
1733/****************************************************************************/
1734static int
1735ips_flash_bios(ips_ha_t * ha, ips_passthru_t * pt, ips_scb_t * scb)
1736{
1737
1738	if (pt->CoppCP.cmd.flashfw.type == IPS_BIOS_IMAGE &&
1739	    pt->CoppCP.cmd.flashfw.direction == IPS_WRITE_BIOS) {
1740		if ((!ha->func.programbios) || (!ha->func.erasebios) ||
1741		    (!ha->func.verifybios))
1742			goto error;
1743		if ((*ha->func.erasebios) (ha)) {
1744			DEBUG_VAR(1,
1745				  "(%s%d) flash bios failed - unable to erase flash",
1746				  ips_name, ha->host_num);
1747			goto error;
1748		} else
1749		    if ((*ha->func.programbios) (ha,
1750						 ha->flash_data +
1751						 IPS_BIOS_HEADER,
1752						 ha->flash_datasize -
1753						 IPS_BIOS_HEADER, 0)) {
1754			DEBUG_VAR(1,
1755				  "(%s%d) flash bios failed - unable to flash",
1756				  ips_name, ha->host_num);
1757			goto error;
1758		} else
1759		    if ((*ha->func.verifybios) (ha,
1760						ha->flash_data +
1761						IPS_BIOS_HEADER,
1762						ha->flash_datasize -
1763						IPS_BIOS_HEADER, 0)) {
1764			DEBUG_VAR(1,
1765				  "(%s%d) flash bios failed - unable to verify flash",
1766				  ips_name, ha->host_num);
1767			goto error;
1768		}
1769		ips_free_flash_copperhead(ha);
1770		return IPS_SUCCESS_IMM;
1771	} else if (pt->CoppCP.cmd.flashfw.type == IPS_BIOS_IMAGE &&
1772		   pt->CoppCP.cmd.flashfw.direction == IPS_ERASE_BIOS) {
1773		if (!ha->func.erasebios)
1774			goto error;
1775		if ((*ha->func.erasebios) (ha)) {
1776			DEBUG_VAR(1,
1777				  "(%s%d) flash bios failed - unable to erase flash",
1778				  ips_name, ha->host_num);
1779			goto error;
1780		}
1781		return IPS_SUCCESS_IMM;
1782	}
1783      error:
1784	pt->BasicStatus = 0x0B;
1785	pt->ExtendedStatus = 0x00;
1786	ips_free_flash_copperhead(ha);
1787	return IPS_FAILURE;
1788}
1789
1790/****************************************************************************/
1791/*                                                                          */
1792/* Routine Name: ips_fill_scb_sg_single                                     */
1793/*                                                                          */
1794/* Routine Description:                                                     */
1795/*   Fill in a single scb sg_list element from an address                   */
1796/*   return a -1 if a breakup occurred                                      */
1797/****************************************************************************/
1798static int
1799ips_fill_scb_sg_single(ips_ha_t * ha, dma_addr_t busaddr,
1800		       ips_scb_t * scb, int indx, unsigned int e_len)
1801{
1802
1803	int ret_val = 0;
1804
1805	if ((scb->data_len + e_len) > ha->max_xfer) {
1806		e_len = ha->max_xfer - scb->data_len;
1807		scb->breakup = indx;
1808		++scb->sg_break;
1809		ret_val = -1;
1810	} else {
1811		scb->breakup = 0;
1812		scb->sg_break = 0;
1813	}
1814	if (IPS_USE_ENH_SGLIST(ha)) {
1815		scb->sg_list.enh_list[indx].address_lo =
1816		    cpu_to_le32(pci_dma_lo32(busaddr));
1817		scb->sg_list.enh_list[indx].address_hi =
1818		    cpu_to_le32(pci_dma_hi32(busaddr));
1819		scb->sg_list.enh_list[indx].length = cpu_to_le32(e_len);
1820	} else {
1821		scb->sg_list.std_list[indx].address =
1822		    cpu_to_le32(pci_dma_lo32(busaddr));
1823		scb->sg_list.std_list[indx].length = cpu_to_le32(e_len);
1824	}
1825
1826	++scb->sg_len;
1827	scb->data_len += e_len;
1828	return ret_val;
1829}
1830
1831/****************************************************************************/
1832/* Routine Name: ips_flash_firmware                                         */
1833/* Routine Description:                                                     */
1834/*   flashes the firmware of a copperhead adapter                           */
1835/****************************************************************************/
1836static int
1837ips_flash_firmware(ips_ha_t * ha, ips_passthru_t * pt, ips_scb_t * scb)
1838{
1839	IPS_SG_LIST sg_list;
1840	uint32_t cmd_busaddr;
1841
1842	if (pt->CoppCP.cmd.flashfw.type == IPS_FW_IMAGE &&
1843	    pt->CoppCP.cmd.flashfw.direction == IPS_WRITE_FW) {
1844		memset(&pt->CoppCP.cmd, 0, sizeof (IPS_HOST_COMMAND));
1845		pt->CoppCP.cmd.flashfw.op_code = IPS_CMD_DOWNLOAD;
1846		pt->CoppCP.cmd.flashfw.count = cpu_to_le32(ha->flash_datasize);
1847	} else {
1848		pt->BasicStatus = 0x0B;
1849		pt->ExtendedStatus = 0x00;
1850		ips_free_flash_copperhead(ha);
1851		return IPS_FAILURE;
1852	}
1853	/* Save the S/G list pointer so it doesn't get clobbered */
1854	sg_list.list = scb->sg_list.list;
1855	cmd_busaddr = scb->scb_busaddr;
1856	/* copy in the CP */
1857	memcpy(&scb->cmd, &pt->CoppCP.cmd, sizeof (IPS_IOCTL_CMD));
1858	/* FIX stuff that might be wrong */
1859	scb->sg_list.list = sg_list.list;
1860	scb->scb_busaddr = cmd_busaddr;
1861	scb->bus = scb->scsi_cmd->device->channel;
1862	scb->target_id = scb->scsi_cmd->device->id;
1863	scb->lun = scb->scsi_cmd->device->lun;
1864	scb->sg_len = 0;
1865	scb->data_len = 0;
1866	scb->flags = 0;
1867	scb->op_code = 0;
1868	scb->callback = ipsintr_done;
1869	scb->timeout = ips_cmd_timeout;
1870
1871	scb->data_len = ha->flash_datasize;
1872	scb->data_busaddr =
1873	    pci_map_single(ha->pcidev, ha->flash_data, scb->data_len,
1874			   IPS_DMA_DIR(scb));
1875	scb->flags |= IPS_SCB_MAP_SINGLE;
1876	scb->cmd.flashfw.command_id = IPS_COMMAND_ID(ha, scb);
1877	scb->cmd.flashfw.buffer_addr = cpu_to_le32(scb->data_busaddr);
1878	if (pt->TimeOut)
1879		scb->timeout = pt->TimeOut;
1880	scb->scsi_cmd->result = DID_OK << 16;
1881	return IPS_SUCCESS;
1882}
1883
1884/****************************************************************************/
1885/* Routine Name: ips_free_flash_copperhead                                  */
1886/* Routine Description:                                                     */
1887/*   release the memory resources used to hold the flash image              */
1888/****************************************************************************/
1889static void
1890ips_free_flash_copperhead(ips_ha_t * ha)
1891{
1892	if (ha->flash_data == ips_FlashData)
1893		test_and_clear_bit(0, &ips_FlashDataInUse);
1894	else if (ha->flash_data)
1895		pci_free_consistent(ha->pcidev, ha->flash_len, ha->flash_data,
1896				    ha->flash_busaddr);
1897	ha->flash_data = NULL;
1898}
1899
1900/****************************************************************************/
1901/*                                                                          */
1902/* Routine Name: ips_usrcmd                                                 */
1903/*                                                                          */
1904/* Routine Description:                                                     */
1905/*                                                                          */
1906/*   Process a user command and make it ready to send                       */
1907/*                                                                          */
1908/****************************************************************************/
1909static int
1910ips_usrcmd(ips_ha_t * ha, ips_passthru_t * pt, ips_scb_t * scb)
1911{
1912	IPS_SG_LIST sg_list;
1913	uint32_t cmd_busaddr;
1914
1915	METHOD_TRACE("ips_usrcmd", 1);
1916
1917	if ((!scb) || (!pt) || (!ha))
1918		return (0);
1919
1920	/* Save the S/G list pointer so it doesn't get clobbered */
1921	sg_list.list = scb->sg_list.list;
1922	cmd_busaddr = scb->scb_busaddr;
1923	/* copy in the CP */
1924	memcpy(&scb->cmd, &pt->CoppCP.cmd, sizeof (IPS_IOCTL_CMD));
1925	memcpy(&scb->dcdb, &pt->CoppCP.dcdb, sizeof (IPS_DCDB_TABLE));
1926
1927	/* FIX stuff that might be wrong */
1928	scb->sg_list.list = sg_list.list;
1929	scb->scb_busaddr = cmd_busaddr;
1930	scb->bus = scb->scsi_cmd->device->channel;
1931	scb->target_id = scb->scsi_cmd->device->id;
1932	scb->lun = scb->scsi_cmd->device->lun;
1933	scb->sg_len = 0;
1934	scb->data_len = 0;
1935	scb->flags = 0;
1936	scb->op_code = 0;
1937	scb->callback = ipsintr_done;
1938	scb->timeout = ips_cmd_timeout;
1939	scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
1940
1941	/* we don't support DCDB/READ/WRITE Scatter Gather */
1942	if ((scb->cmd.basic_io.op_code == IPS_CMD_READ_SG) ||
1943	    (scb->cmd.basic_io.op_code == IPS_CMD_WRITE_SG) ||
1944	    (scb->cmd.basic_io.op_code == IPS_CMD_DCDB_SG))
1945		return (0);
1946
1947	if (pt->CmdBSize) {
1948		scb->data_len = pt->CmdBSize;
1949		scb->data_busaddr = ha->ioctl_busaddr + sizeof (ips_passthru_t);
1950	} else {
1951		scb->data_busaddr = 0L;
1952	}
1953
1954	if (scb->cmd.dcdb.op_code == IPS_CMD_DCDB)
1955		scb->cmd.dcdb.dcdb_address = cpu_to_le32(scb->scb_busaddr +
1956							 (unsigned long) &scb->
1957							 dcdb -
1958							 (unsigned long) scb);
1959
1960	if (pt->CmdBSize) {
1961		if (scb->cmd.dcdb.op_code == IPS_CMD_DCDB)
1962			scb->dcdb.buffer_pointer =
1963			    cpu_to_le32(scb->data_busaddr);
1964		else
1965			scb->cmd.basic_io.sg_addr =
1966			    cpu_to_le32(scb->data_busaddr);
1967	}
1968
1969	/* set timeouts */
1970	if (pt->TimeOut) {
1971		scb->timeout = pt->TimeOut;
1972
1973		if (pt->TimeOut <= 10)
1974			scb->dcdb.cmd_attribute |= IPS_TIMEOUT10;
1975		else if (pt->TimeOut <= 60)
1976			scb->dcdb.cmd_attribute |= IPS_TIMEOUT60;
1977		else
1978			scb->dcdb.cmd_attribute |= IPS_TIMEOUT20M;
1979	}
1980
1981	/* assume success */
1982	scb->scsi_cmd->result = DID_OK << 16;
1983
1984	/* success */
1985	return (1);
1986}
1987
1988/****************************************************************************/
1989/*                                                                          */
1990/* Routine Name: ips_cleanup_passthru                                       */
1991/*                                                                          */
1992/* Routine Description:                                                     */
1993/*                                                                          */
1994/*   Cleanup after a passthru command                                       */
1995/*                                                                          */
1996/****************************************************************************/
1997static void
1998ips_cleanup_passthru(ips_ha_t * ha, ips_scb_t * scb)
1999{
2000	ips_passthru_t *pt;
2001
2002	METHOD_TRACE("ips_cleanup_passthru", 1);
2003
2004	if ((!scb) || (!scb->scsi_cmd) || (!scsi_sglist(scb->scsi_cmd))) {
2005		DEBUG_VAR(1, "(%s%d) couldn't cleanup after passthru",
2006			  ips_name, ha->host_num);
2007
2008		return;
2009	}
2010	pt = (ips_passthru_t *) ha->ioctl_data;
2011
2012	/* Copy data back to the user */
2013	if (scb->cmd.dcdb.op_code == IPS_CMD_DCDB)	/* Copy DCDB Back to Caller's Area */
2014		memcpy(&pt->CoppCP.dcdb, &scb->dcdb, sizeof (IPS_DCDB_TABLE));
2015
2016	pt->BasicStatus = scb->basic_status;
2017	pt->ExtendedStatus = scb->extended_status;
2018	pt->AdapterType = ha->ad_type;
2019
2020	if (ha->pcidev->device == IPS_DEVICEID_COPPERHEAD &&
2021	    (scb->cmd.flashfw.op_code == IPS_CMD_DOWNLOAD ||
2022	     scb->cmd.flashfw.op_code == IPS_CMD_RW_BIOSFW))
2023		ips_free_flash_copperhead(ha);
2024
2025	ips_scmd_buf_write(scb->scsi_cmd, ha->ioctl_data, ha->ioctl_datasize);
2026}
2027
2028/****************************************************************************/
2029/*                                                                          */
2030/* Routine Name: ips_host_info                                              */
2031/*                                                                          */
2032/* Routine Description:                                                     */
2033/*                                                                          */
2034/*   The passthru interface for the driver                                  */
2035/*                                                                          */
2036/****************************************************************************/
2037static int
2038ips_host_info(ips_ha_t * ha, char *ptr, off_t offset, int len)
2039{
2040	IPS_INFOSTR info;
2041
2042	METHOD_TRACE("ips_host_info", 1);
2043
2044	info.buffer = ptr;
2045	info.length = len;
2046	info.offset = offset;
2047	info.pos = 0;
2048	info.localpos = 0;
2049
2050	copy_info(&info, "\nIBM ServeRAID General Information:\n\n");
2051
2052	if ((le32_to_cpu(ha->nvram->signature) == IPS_NVRAM_P5_SIG) &&
2053	    (le16_to_cpu(ha->nvram->adapter_type) != 0))
2054		copy_info(&info, "\tController Type                   : %s\n",
2055			  ips_adapter_name[ha->ad_type - 1]);
2056	else
2057		copy_info(&info,
2058			  "\tController Type                   : Unknown\n");
2059
2060	if (ha->io_addr)
2061		copy_info(&info,
2062			  "\tIO region                         : 0x%lx (%d bytes)\n",
2063			  ha->io_addr, ha->io_len);
2064
2065	if (ha->mem_addr) {
2066		copy_info(&info,
2067			  "\tMemory region                     : 0x%lx (%d bytes)\n",
2068			  ha->mem_addr, ha->mem_len);
2069		copy_info(&info,
2070			  "\tShared memory address             : 0x%lx\n",
2071			  ha->mem_ptr);
2072	}
2073
2074	copy_info(&info, "\tIRQ number                        : %d\n", ha->pcidev->irq);
2075
2076    /* For the Next 3 lines Check for Binary 0 at the end and don't include it if it's there. */
2077    /* That keeps everything happy for "text" operations on the proc file.                    */
2078
2079	if (le32_to_cpu(ha->nvram->signature) == IPS_NVRAM_P5_SIG) {
2080	if (ha->nvram->bios_low[3] == 0) {
2081            copy_info(&info,
2082			          "\tBIOS Version                      : %c%c%c%c%c%c%c\n",
2083			          ha->nvram->bios_high[0], ha->nvram->bios_high[1],
2084			          ha->nvram->bios_high[2], ha->nvram->bios_high[3],
2085			          ha->nvram->bios_low[0], ha->nvram->bios_low[1],
2086			          ha->nvram->bios_low[2]);
2087
2088        } else {
2089		    copy_info(&info,
2090			          "\tBIOS Version                      : %c%c%c%c%c%c%c%c\n",
2091			          ha->nvram->bios_high[0], ha->nvram->bios_high[1],
2092			          ha->nvram->bios_high[2], ha->nvram->bios_high[3],
2093			          ha->nvram->bios_low[0], ha->nvram->bios_low[1],
2094			          ha->nvram->bios_low[2], ha->nvram->bios_low[3]);
2095        }
2096
2097    }
2098
2099    if (ha->enq->CodeBlkVersion[7] == 0) {
2100        copy_info(&info,
2101		          "\tFirmware Version                  : %c%c%c%c%c%c%c\n",
2102		          ha->enq->CodeBlkVersion[0], ha->enq->CodeBlkVersion[1],
2103		          ha->enq->CodeBlkVersion[2], ha->enq->CodeBlkVersion[3],
2104		          ha->enq->CodeBlkVersion[4], ha->enq->CodeBlkVersion[5],
2105		          ha->enq->CodeBlkVersion[6]);
2106    } else {
2107        copy_info(&info,
2108		          "\tFirmware Version                  : %c%c%c%c%c%c%c%c\n",
2109		          ha->enq->CodeBlkVersion[0], ha->enq->CodeBlkVersion[1],
2110		          ha->enq->CodeBlkVersion[2], ha->enq->CodeBlkVersion[3],
2111		          ha->enq->CodeBlkVersion[4], ha->enq->CodeBlkVersion[5],
2112		          ha->enq->CodeBlkVersion[6], ha->enq->CodeBlkVersion[7]);
2113    }
2114
2115    if (ha->enq->BootBlkVersion[7] == 0) {
2116        copy_info(&info,
2117		          "\tBoot Block Version                : %c%c%c%c%c%c%c\n",
2118		          ha->enq->BootBlkVersion[0], ha->enq->BootBlkVersion[1],
2119		          ha->enq->BootBlkVersion[2], ha->enq->BootBlkVersion[3],
2120		          ha->enq->BootBlkVersion[4], ha->enq->BootBlkVersion[5],
2121		          ha->enq->BootBlkVersion[6]);
2122    } else {
2123        copy_info(&info,
2124		          "\tBoot Block Version                : %c%c%c%c%c%c%c%c\n",
2125		          ha->enq->BootBlkVersion[0], ha->enq->BootBlkVersion[1],
2126		          ha->enq->BootBlkVersion[2], ha->enq->BootBlkVersion[3],
2127		          ha->enq->BootBlkVersion[4], ha->enq->BootBlkVersion[5],
2128		          ha->enq->BootBlkVersion[6], ha->enq->BootBlkVersion[7]);
2129    }
2130
2131	copy_info(&info, "\tDriver Version                    : %s%s\n",
2132		  IPS_VERSION_HIGH, IPS_VERSION_LOW);
2133
2134	copy_info(&info, "\tDriver Build                      : %d\n",
2135		  IPS_BUILD_IDENT);
2136
2137	copy_info(&info, "\tMax Physical Devices              : %d\n",
2138		  ha->enq->ucMaxPhysicalDevices);
2139	copy_info(&info, "\tMax Active Commands               : %d\n",
2140		  ha->max_cmds);
2141	copy_info(&info, "\tCurrent Queued Commands           : %d\n",
2142		  ha->scb_waitlist.count);
2143	copy_info(&info, "\tCurrent Active Commands           : %d\n",
2144		  ha->scb_activelist.count - ha->num_ioctl);
2145	copy_info(&info, "\tCurrent Queued PT Commands        : %d\n",
2146		  ha->copp_waitlist.count);
2147	copy_info(&info, "\tCurrent Active PT Commands        : %d\n",
2148		  ha->num_ioctl);
2149
2150	copy_info(&info, "\n");
2151
2152	return (info.localpos);
2153}
2154
2155/****************************************************************************/
2156/*                                                                          */
2157/* Routine Name: copy_mem_info                                              */
2158/*                                                                          */
2159/* Routine Description:                                                     */
2160/*                                                                          */
2161/*   Copy data into an IPS_INFOSTR structure                                */
2162/*                                                                          */
2163/****************************************************************************/
2164static void
2165copy_mem_info(IPS_INFOSTR * info, char *data, int len)
2166{
2167	METHOD_TRACE("copy_mem_info", 1);
2168
2169	if (info->pos + len < info->offset) {
2170		info->pos += len;
2171		return;
2172	}
2173
2174	if (info->pos < info->offset) {
2175		data += (info->offset - info->pos);
2176		len -= (info->offset - info->pos);
2177		info->pos += (info->offset - info->pos);
2178	}
2179
2180	if (info->localpos + len > info->length)
2181		len = info->length - info->localpos;
2182
2183	if (len > 0) {
2184		memcpy(info->buffer + info->localpos, data, len);
2185		info->pos += len;
2186		info->localpos += len;
2187	}
2188}
2189
2190/****************************************************************************/
2191/*                                                                          */
2192/* Routine Name: copy_info                                                  */
2193/*                                                                          */
2194/* Routine Description:                                                     */
2195/*                                                                          */
2196/*   printf style wrapper for an info structure                             */
2197/*                                                                          */
2198/****************************************************************************/
2199static int
2200copy_info(IPS_INFOSTR * info, char *fmt, ...)
2201{
2202	va_list args;
2203	char buf[128];
2204	int len;
2205
2206	METHOD_TRACE("copy_info", 1);
2207
2208	va_start(args, fmt);
2209	len = vsprintf(buf, fmt, args);
2210	va_end(args);
2211
2212	copy_mem_info(info, buf, len);
2213
2214	return (len);
2215}
2216
2217/****************************************************************************/
2218/*                                                                          */
2219/* Routine Name: ips_identify_controller                                    */
2220/*                                                                          */
2221/* Routine Description:                                                     */
2222/*                                                                          */
2223/*   Identify this controller                                               */
2224/*                                                                          */
2225/****************************************************************************/
2226static void
2227ips_identify_controller(ips_ha_t * ha)
2228{
2229	METHOD_TRACE("ips_identify_controller", 1);
2230
2231	switch (ha->pcidev->device) {
2232	case IPS_DEVICEID_COPPERHEAD:
2233		if (ha->pcidev->revision <= IPS_REVID_SERVERAID) {
2234			ha->ad_type = IPS_ADTYPE_SERVERAID;
2235		} else if (ha->pcidev->revision == IPS_REVID_SERVERAID2) {
2236			ha->ad_type = IPS_ADTYPE_SERVERAID2;
2237		} else if (ha->pcidev->revision == IPS_REVID_NAVAJO) {
2238			ha->ad_type = IPS_ADTYPE_NAVAJO;
2239		} else if ((ha->pcidev->revision == IPS_REVID_SERVERAID2)
2240			   && (ha->slot_num == 0)) {
2241			ha->ad_type = IPS_ADTYPE_KIOWA;
2242		} else if ((ha->pcidev->revision >= IPS_REVID_CLARINETP1) &&
2243			   (ha->pcidev->revision <= IPS_REVID_CLARINETP3)) {
2244			if (ha->enq->ucMaxPhysicalDevices == 15)
2245				ha->ad_type = IPS_ADTYPE_SERVERAID3L;
2246			else
2247				ha->ad_type = IPS_ADTYPE_SERVERAID3;
2248		} else if ((ha->pcidev->revision >= IPS_REVID_TROMBONE32) &&
2249			   (ha->pcidev->revision <= IPS_REVID_TROMBONE64)) {
2250			ha->ad_type = IPS_ADTYPE_SERVERAID4H;
2251		}
2252		break;
2253
2254	case IPS_DEVICEID_MORPHEUS:
2255		switch (ha->pcidev->subsystem_device) {
2256		case IPS_SUBDEVICEID_4L:
2257			ha->ad_type = IPS_ADTYPE_SERVERAID4L;
2258			break;
2259
2260		case IPS_SUBDEVICEID_4M:
2261			ha->ad_type = IPS_ADTYPE_SERVERAID4M;
2262			break;
2263
2264		case IPS_SUBDEVICEID_4MX:
2265			ha->ad_type = IPS_ADTYPE_SERVERAID4MX;
2266			break;
2267
2268		case IPS_SUBDEVICEID_4LX:
2269			ha->ad_type = IPS_ADTYPE_SERVERAID4LX;
2270			break;
2271
2272		case IPS_SUBDEVICEID_5I2:
2273			ha->ad_type = IPS_ADTYPE_SERVERAID5I2;
2274			break;
2275
2276		case IPS_SUBDEVICEID_5I1:
2277			ha->ad_type = IPS_ADTYPE_SERVERAID5I1;
2278			break;
2279		}
2280
2281		break;
2282
2283	case IPS_DEVICEID_MARCO:
2284		switch (ha->pcidev->subsystem_device) {
2285		case IPS_SUBDEVICEID_6M:
2286			ha->ad_type = IPS_ADTYPE_SERVERAID6M;
2287			break;
2288		case IPS_SUBDEVICEID_6I:
2289			ha->ad_type = IPS_ADTYPE_SERVERAID6I;
2290			break;
2291		case IPS_SUBDEVICEID_7k:
2292			ha->ad_type = IPS_ADTYPE_SERVERAID7k;
2293			break;
2294		case IPS_SUBDEVICEID_7M:
2295			ha->ad_type = IPS_ADTYPE_SERVERAID7M;
2296			break;
2297		}
2298		break;
2299	}
2300}
2301
2302/****************************************************************************/
2303/*                                                                          */
2304/* Routine Name: ips_get_bios_version                                       */
2305/*                                                                          */
2306/* Routine Description:                                                     */
2307/*                                                                          */
2308/*   Get the BIOS revision number                                           */
2309/*                                                                          */
2310/****************************************************************************/
2311static void
2312ips_get_bios_version(ips_ha_t * ha, int intr)
2313{
2314	ips_scb_t *scb;
2315	int ret;
2316	uint8_t major;
2317	uint8_t minor;
2318	uint8_t subminor;
2319	uint8_t *buffer;
2320	char hexDigits[] =
2321	    { '0', '1', '2', '3', '4', '5', '6', '7', '8', '9', 'A', 'B', 'C',
2322     'D', 'E', 'F' };
2323
2324	METHOD_TRACE("ips_get_bios_version", 1);
2325
2326	major = 0;
2327	minor = 0;
2328
2329	strncpy(ha->bios_version, "       ?", 8);
2330
2331	if (ha->pcidev->device == IPS_DEVICEID_COPPERHEAD) {
2332		if (IPS_USE_MEMIO(ha)) {
2333			/* Memory Mapped I/O */
2334
2335			/* test 1st byte */
2336			writel(0, ha->mem_ptr + IPS_REG_FLAP);
2337			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2338				udelay(25);	/* 25 us */
2339
2340			if (readb(ha->mem_ptr + IPS_REG_FLDP) != 0x55)
2341				return;
2342
2343			writel(1, ha->mem_ptr + IPS_REG_FLAP);
2344			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2345				udelay(25);	/* 25 us */
2346
2347			if (readb(ha->mem_ptr + IPS_REG_FLDP) != 0xAA)
2348				return;
2349
2350			/* Get Major version */
2351			writel(0x1FF, ha->mem_ptr + IPS_REG_FLAP);
2352			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2353				udelay(25);	/* 25 us */
2354
2355			major = readb(ha->mem_ptr + IPS_REG_FLDP);
2356
2357			/* Get Minor version */
2358			writel(0x1FE, ha->mem_ptr + IPS_REG_FLAP);
2359			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2360				udelay(25);	/* 25 us */
2361			minor = readb(ha->mem_ptr + IPS_REG_FLDP);
2362
2363			/* Get SubMinor version */
2364			writel(0x1FD, ha->mem_ptr + IPS_REG_FLAP);
2365			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2366				udelay(25);	/* 25 us */
2367			subminor = readb(ha->mem_ptr + IPS_REG_FLDP);
2368
2369		} else {
2370			/* Programmed I/O */
2371
2372			/* test 1st byte */
2373			outl(0, ha->io_addr + IPS_REG_FLAP);
2374			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2375				udelay(25);	/* 25 us */
2376
2377			if (inb(ha->io_addr + IPS_REG_FLDP) != 0x55)
2378				return;
2379
2380			outl(1, ha->io_addr + IPS_REG_FLAP);
2381			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2382				udelay(25);	/* 25 us */
2383
2384			if (inb(ha->io_addr + IPS_REG_FLDP) != 0xAA)
2385				return;
2386
2387			/* Get Major version */
2388			outl(0x1FF, ha->io_addr + IPS_REG_FLAP);
2389			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2390				udelay(25);	/* 25 us */
2391
2392			major = inb(ha->io_addr + IPS_REG_FLDP);
2393
2394			/* Get Minor version */
2395			outl(0x1FE, ha->io_addr + IPS_REG_FLAP);
2396			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2397				udelay(25);	/* 25 us */
2398
2399			minor = inb(ha->io_addr + IPS_REG_FLDP);
2400
2401			/* Get SubMinor version */
2402			outl(0x1FD, ha->io_addr + IPS_REG_FLAP);
2403			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2404				udelay(25);	/* 25 us */
2405
2406			subminor = inb(ha->io_addr + IPS_REG_FLDP);
2407
2408		}
2409	} else {
2410		/* Morpheus Family - Send Command to the card */
2411
2412		buffer = ha->ioctl_data;
2413
2414		memset(buffer, 0, 0x1000);
2415
2416		scb = &ha->scbs[ha->max_cmds - 1];
2417
2418		ips_init_scb(ha, scb);
2419
2420		scb->timeout = ips_cmd_timeout;
2421		scb->cdb[0] = IPS_CMD_RW_BIOSFW;
2422
2423		scb->cmd.flashfw.op_code = IPS_CMD_RW_BIOSFW;
2424		scb->cmd.flashfw.command_id = IPS_COMMAND_ID(ha, scb);
2425		scb->cmd.flashfw.type = 1;
2426		scb->cmd.flashfw.direction = 0;
2427		scb->cmd.flashfw.count = cpu_to_le32(0x800);
2428		scb->cmd.flashfw.total_packets = 1;
2429		scb->cmd.flashfw.packet_num = 0;
2430		scb->data_len = 0x1000;
2431		scb->cmd.flashfw.buffer_addr = ha->ioctl_busaddr;
2432
2433		/* issue the command */
2434		if (((ret =
2435		      ips_send_wait(ha, scb, ips_cmd_timeout,
2436				    intr)) == IPS_FAILURE)
2437		    || (ret == IPS_SUCCESS_IMM)
2438		    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1)) {
2439			/* Error occurred */
2440
2441			return;
2442		}
2443
2444		if ((buffer[0xC0] == 0x55) && (buffer[0xC1] == 0xAA)) {
2445			major = buffer[0x1ff + 0xC0];	/* Offset 0x1ff after the header (0xc0) */
2446			minor = buffer[0x1fe + 0xC0];	/* Offset 0x1fe after the header (0xc0) */
2447			subminor = buffer[0x1fd + 0xC0];	/* Offset 0x1fd after the header (0xc0) */
2448		} else {
2449			return;
2450		}
2451	}
2452
2453	ha->bios_version[0] = hexDigits[(major & 0xF0) >> 4];
2454	ha->bios_version[1] = '.';
2455	ha->bios_version[2] = hexDigits[major & 0x0F];
2456	ha->bios_version[3] = hexDigits[subminor];
2457	ha->bios_version[4] = '.';
2458	ha->bios_version[5] = hexDigits[(minor & 0xF0) >> 4];
2459	ha->bios_version[6] = hexDigits[minor & 0x0F];
2460	ha->bios_version[7] = 0;
2461}
2462
2463/****************************************************************************/
2464/*                                                                          */
2465/* Routine Name: ips_hainit                                                 */
2466/*                                                                          */
2467/* Routine Description:                                                     */
2468/*                                                                          */
2469/*   Initialize the controller                                              */
2470/*                                                                          */
2471/* NOTE: Assumes to be called from with a lock                              */
2472/*                                                                          */
2473/****************************************************************************/
2474static int
2475ips_hainit(ips_ha_t * ha)
2476{
2477	int i;
2478	struct timeval tv;
2479
2480	METHOD_TRACE("ips_hainit", 1);
2481
2482	if (!ha)
2483		return (0);
2484
2485	if (ha->func.statinit)
2486		(*ha->func.statinit) (ha);
2487
2488	if (ha->func.enableint)
2489		(*ha->func.enableint) (ha);
2490
2491	/* Send FFDC */
2492	ha->reset_count = 1;
2493	do_gettimeofday(&tv);
2494	ha->last_ffdc = tv.tv_sec;
2495	ips_ffdc_reset(ha, IPS_INTR_IORL);
2496
2497	if (!ips_read_config(ha, IPS_INTR_IORL)) {
2498		IPS_PRINTK(KERN_WARNING, ha->pcidev,
2499			   "unable to read config from controller.\n");
2500
2501		return (0);
2502	}
2503	/* end if */
2504	if (!ips_read_adapter_status(ha, IPS_INTR_IORL)) {
2505		IPS_PRINTK(KERN_WARNING, ha->pcidev,
2506			   "unable to read controller status.\n");
2507
2508		return (0);
2509	}
2510
2511	/* Identify this controller */
2512	ips_identify_controller(ha);
2513
2514	if (!ips_read_subsystem_parameters(ha, IPS_INTR_IORL)) {
2515		IPS_PRINTK(KERN_WARNING, ha->pcidev,
2516			   "unable to read subsystem parameters.\n");
2517
2518		return (0);
2519	}
2520
2521	/* write nvram user page 5 */
2522	if (!ips_write_driver_status(ha, IPS_INTR_IORL)) {
2523		IPS_PRINTK(KERN_WARNING, ha->pcidev,
2524			   "unable to write driver info to controller.\n");
2525
2526		return (0);
2527	}
2528
2529	/* If there are Logical Drives and a Reset Occurred, then an EraseStripeLock is Needed */
2530	if ((ha->conf->ucLogDriveCount > 0) && (ha->requires_esl == 1))
2531		ips_clear_adapter(ha, IPS_INTR_IORL);
2532
2533	/* set limits on SID, LUN, BUS */
2534	ha->ntargets = IPS_MAX_TARGETS + 1;
2535	ha->nlun = 1;
2536	ha->nbus = (ha->enq->ucMaxPhysicalDevices / IPS_MAX_TARGETS) + 1;
2537
2538	switch (ha->conf->logical_drive[0].ucStripeSize) {
2539	case 4:
2540		ha->max_xfer = 0x10000;
2541		break;
2542
2543	case 5:
2544		ha->max_xfer = 0x20000;
2545		break;
2546
2547	case 6:
2548		ha->max_xfer = 0x40000;
2549		break;
2550
2551	case 7:
2552	default:
2553		ha->max_xfer = 0x80000;
2554		break;
2555	}
2556
2557	/* setup max concurrent commands */
2558	if (le32_to_cpu(ha->subsys->param[4]) & 0x1) {
2559		/* Use the new method */
2560		ha->max_cmds = ha->enq->ucConcurrentCmdCount;
2561	} else {
2562		/* use the old method */
2563		switch (ha->conf->logical_drive[0].ucStripeSize) {
2564		case 4:
2565			ha->max_cmds = 32;
2566			break;
2567
2568		case 5:
2569			ha->max_cmds = 16;
2570			break;
2571
2572		case 6:
2573			ha->max_cmds = 8;
2574			break;
2575
2576		case 7:
2577		default:
2578			ha->max_cmds = 4;
2579			break;
2580		}
2581	}
2582
2583	/* Limit the Active Commands on a Lite Adapter */
2584	if ((ha->ad_type == IPS_ADTYPE_SERVERAID3L) ||
2585	    (ha->ad_type == IPS_ADTYPE_SERVERAID4L) ||
2586	    (ha->ad_type == IPS_ADTYPE_SERVERAID4LX)) {
2587		if ((ha->max_cmds > MaxLiteCmds) && (MaxLiteCmds))
2588			ha->max_cmds = MaxLiteCmds;
2589	}
2590
2591	/* set controller IDs */
2592	ha->ha_id[0] = IPS_ADAPTER_ID;
2593	for (i = 1; i < ha->nbus; i++) {
2594		ha->ha_id[i] = ha->conf->init_id[i - 1] & 0x1f;
2595		ha->dcdb_active[i - 1] = 0;
2596	}
2597
2598	return (1);
2599}
2600
2601/****************************************************************************/
2602/*                                                                          */
2603/* Routine Name: ips_next                                                   */
2604/*                                                                          */
2605/* Routine Description:                                                     */
2606/*                                                                          */
2607/*   Take the next command off the queue and send it to the controller      */
2608/*                                                                          */
2609/****************************************************************************/
2610static void
2611ips_next(ips_ha_t * ha, int intr)
2612{
2613	ips_scb_t *scb;
2614	struct scsi_cmnd *SC;
2615	struct scsi_cmnd *p;
2616	struct scsi_cmnd *q;
2617	ips_copp_wait_item_t *item;
2618	int ret;
2619	struct Scsi_Host *host;
2620	METHOD_TRACE("ips_next", 1);
2621
2622	if (!ha)
2623		return;
2624	host = ips_sh[ha->host_num];
2625	/*
2626	 * Block access to the queue function so
2627	 * this command won't time out
2628	 */
2629	if (intr == IPS_INTR_ON)
2630		spin_lock(host->host_lock);
2631
2632	if ((ha->subsys->param[3] & 0x300000)
2633	    && (ha->scb_activelist.count == 0)) {
2634		struct timeval tv;
2635
2636		do_gettimeofday(&tv);
2637
2638		if (tv.tv_sec - ha->last_ffdc > IPS_SECS_8HOURS) {
2639			ha->last_ffdc = tv.tv_sec;
2640			ips_ffdc_time(ha);
2641		}
2642	}
2643
2644	/*
2645	 * Send passthru commands
2646	 * These have priority over normal I/O
2647	 * but shouldn't affect performance too much
2648	 * since we limit the number that can be active
2649	 * on the card at any one time
2650	 */
2651	while ((ha->num_ioctl < IPS_MAX_IOCTL) &&
2652	       (ha->copp_waitlist.head) && (scb = ips_getscb(ha))) {
2653
2654		item = ips_removeq_copp_head(&ha->copp_waitlist);
2655		ha->num_ioctl++;
2656		if (intr == IPS_INTR_ON)
2657			spin_unlock(host->host_lock);
2658		scb->scsi_cmd = item->scsi_cmd;
2659		kfree(item);
2660
2661		ret = ips_make_passthru(ha, scb->scsi_cmd, scb, intr);
2662
2663		if (intr == IPS_INTR_ON)
2664			spin_lock(host->host_lock);
2665		switch (ret) {
2666		case IPS_FAILURE:
2667			if (scb->scsi_cmd) {
2668				scb->scsi_cmd->result = DID_ERROR << 16;
2669				scb->scsi_cmd->scsi_done(scb->scsi_cmd);
2670			}
2671
2672			ips_freescb(ha, scb);
2673			break;
2674		case IPS_SUCCESS_IMM:
2675			if (scb->scsi_cmd) {
2676				scb->scsi_cmd->result = DID_OK << 16;
2677				scb->scsi_cmd->scsi_done(scb->scsi_cmd);
2678			}
2679
2680			ips_freescb(ha, scb);
2681			break;
2682		default:
2683			break;
2684		}		/* end case */
2685
2686		if (ret != IPS_SUCCESS) {
2687			ha->num_ioctl--;
2688			continue;
2689		}
2690
2691		ret = ips_send_cmd(ha, scb);
2692
2693		if (ret == IPS_SUCCESS)
2694			ips_putq_scb_head(&ha->scb_activelist, scb);
2695		else
2696			ha->num_ioctl--;
2697
2698		switch (ret) {
2699		case IPS_FAILURE:
2700			if (scb->scsi_cmd) {
2701				scb->scsi_cmd->result = DID_ERROR << 16;
2702			}
2703
2704			ips_freescb(ha, scb);
2705			break;
2706		case IPS_SUCCESS_IMM:
2707			ips_freescb(ha, scb);
2708			break;
2709		default:
2710			break;
2711		}		/* end case */
2712
2713	}
2714
2715	/*
2716	 * Send "Normal" I/O commands
2717	 */
2718
2719	p = ha->scb_waitlist.head;
2720	while ((p) && (scb = ips_getscb(ha))) {
2721		if ((scmd_channel(p) > 0)
2722		    && (ha->
2723			dcdb_active[scmd_channel(p) -
2724				    1] & (1 << scmd_id(p)))) {
2725			ips_freescb(ha, scb);
2726			p = (struct scsi_cmnd *) p->host_scribble;
2727			continue;
2728		}
2729
2730		q = p;
2731		SC = ips_removeq_wait(&ha->scb_waitlist, q);
2732
2733		if (intr == IPS_INTR_ON)
2734			spin_unlock(host->host_lock);	/* Unlock HA after command is taken off queue */
2735
2736		SC->result = DID_OK;
2737		SC->host_scribble = NULL;
2738
2739		scb->target_id = SC->device->id;
2740		scb->lun = SC->device->lun;
2741		scb->bus = SC->device->channel;
2742		scb->scsi_cmd = SC;
2743		scb->breakup = 0;
2744		scb->data_len = 0;
2745		scb->callback = ipsintr_done;
2746		scb->timeout = ips_cmd_timeout;
2747		memset(&scb->cmd, 0, 16);
2748
2749		/* copy in the CDB */
2750		memcpy(scb->cdb, SC->cmnd, SC->cmd_len);
2751
2752                scb->sg_count = scsi_dma_map(SC);
2753                BUG_ON(scb->sg_count < 0);
2754		if (scb->sg_count) {
2755			struct scatterlist *sg;
2756			int i;
2757
2758			scb->flags |= IPS_SCB_MAP_SG;
2759
2760                        scsi_for_each_sg(SC, sg, scb->sg_count, i) {
2761				if (ips_fill_scb_sg_single
2762				    (ha, sg_dma_address(sg), scb, i,
2763				     sg_dma_len(sg)) < 0)
2764					break;
2765			}
2766			scb->dcdb.transfer_length = scb->data_len;
2767		} else {
2768                        scb->data_busaddr = 0L;
2769                        scb->sg_len = 0;
2770                        scb->data_len = 0;
2771                        scb->dcdb.transfer_length = 0;
2772		}
2773
2774		scb->dcdb.cmd_attribute =
2775		    ips_command_direction[scb->scsi_cmd->cmnd[0]];
2776
2777		/* Allow a WRITE BUFFER Command to Have no Data */
2778		/* This is Used by Tape Flash Utilites          */
2779		if ((scb->scsi_cmd->cmnd[0] == WRITE_BUFFER) &&
2780				(scb->data_len == 0))
2781			scb->dcdb.cmd_attribute = 0;
2782
2783		if (!(scb->dcdb.cmd_attribute & 0x3))
2784			scb->dcdb.transfer_length = 0;
2785
2786		if (scb->data_len >= IPS_MAX_XFER) {
2787			scb->dcdb.cmd_attribute |= IPS_TRANSFER64K;
2788			scb->dcdb.transfer_length = 0;
2789		}
2790		if (intr == IPS_INTR_ON)
2791			spin_lock(host->host_lock);
2792
2793		ret = ips_send_cmd(ha, scb);
2794
2795		switch (ret) {
2796		case IPS_SUCCESS:
2797			ips_putq_scb_head(&ha->scb_activelist, scb);
2798			break;
2799		case IPS_FAILURE:
2800			if (scb->scsi_cmd) {
2801				scb->scsi_cmd->result = DID_ERROR << 16;
2802				scb->scsi_cmd->scsi_done(scb->scsi_cmd);
2803			}
2804
2805			if (scb->bus)
2806				ha->dcdb_active[scb->bus - 1] &=
2807				    ~(1 << scb->target_id);
2808
2809			ips_freescb(ha, scb);
2810			break;
2811		case IPS_SUCCESS_IMM:
2812			if (scb->scsi_cmd)
2813				scb->scsi_cmd->scsi_done(scb->scsi_cmd);
2814
2815			if (scb->bus)
2816				ha->dcdb_active[scb->bus - 1] &=
2817				    ~(1 << scb->target_id);
2818
2819			ips_freescb(ha, scb);
2820			break;
2821		default:
2822			break;
2823		}		/* end case */
2824
2825		p = (struct scsi_cmnd *) p->host_scribble;
2826
2827	}			/* end while */
2828
2829	if (intr == IPS_INTR_ON)
2830		spin_unlock(host->host_lock);
2831}
2832
2833/****************************************************************************/
2834/*                                                                          */
2835/* Routine Name: ips_putq_scb_head                                          */
2836/*                                                                          */
2837/* Routine Description:                                                     */
2838/*                                                                          */
2839/*   Add an item to the head of the queue                                   */
2840/*                                                                          */
2841/* ASSUMED to be called from within the HA lock                             */
2842/*                                                                          */
2843/****************************************************************************/
2844static void
2845ips_putq_scb_head(ips_scb_queue_t * queue, ips_scb_t * item)
2846{
2847	METHOD_TRACE("ips_putq_scb_head", 1);
2848
2849	if (!item)
2850		return;
2851
2852	item->q_next = queue->head;
2853	queue->head = item;
2854
2855	if (!queue->tail)
2856		queue->tail = item;
2857
2858	queue->count++;
2859}
2860
2861/****************************************************************************/
2862/*                                                                          */
2863/* Routine Name: ips_removeq_scb_head                                       */
2864/*                                                                          */
2865/* Routine Description:                                                     */
2866/*                                                                          */
2867/*   Remove the head of the queue                                           */
2868/*                                                                          */
2869/* ASSUMED to be called from within the HA lock                             */
2870/*                                                                          */
2871/****************************************************************************/
2872static ips_scb_t *
2873ips_removeq_scb_head(ips_scb_queue_t * queue)
2874{
2875	ips_scb_t *item;
2876
2877	METHOD_TRACE("ips_removeq_scb_head", 1);
2878
2879	item = queue->head;
2880
2881	if (!item) {
2882		return (NULL);
2883	}
2884
2885	queue->head = item->q_next;
2886	item->q_next = NULL;
2887
2888	if (queue->tail == item)
2889		queue->tail = NULL;
2890
2891	queue->count--;
2892
2893	return (item);
2894}
2895
2896/****************************************************************************/
2897/*                                                                          */
2898/* Routine Name: ips_removeq_scb                                            */
2899/*                                                                          */
2900/* Routine Description:                                                     */
2901/*                                                                          */
2902/*   Remove an item from a queue                                            */
2903/*                                                                          */
2904/* ASSUMED to be called from within the HA lock                             */
2905/*                                                                          */
2906/****************************************************************************/
2907static ips_scb_t *
2908ips_removeq_scb(ips_scb_queue_t * queue, ips_scb_t * item)
2909{
2910	ips_scb_t *p;
2911
2912	METHOD_TRACE("ips_removeq_scb", 1);
2913
2914	if (!item)
2915		return (NULL);
2916
2917	if (item == queue->head) {
2918		return (ips_removeq_scb_head(queue));
2919	}
2920
2921	p = queue->head;
2922
2923	while ((p) && (item != p->q_next))
2924		p = p->q_next;
2925
2926	if (p) {
2927		/* found a match */
2928		p->q_next = item->q_next;
2929
2930		if (!item->q_next)
2931			queue->tail = p;
2932
2933		item->q_next = NULL;
2934		queue->count--;
2935
2936		return (item);
2937	}
2938
2939	return (NULL);
2940}
2941
2942/****************************************************************************/
2943/*                                                                          */
2944/* Routine Name: ips_putq_wait_tail                                         */
2945/*                                                                          */
2946/* Routine Description:                                                     */
2947/*                                                                          */
2948/*   Add an item to the tail of the queue                                   */
2949/*                                                                          */
2950/* ASSUMED to be called from within the HA lock                             */
2951/*                                                                          */
2952/****************************************************************************/
2953static void ips_putq_wait_tail(ips_wait_queue_t *queue, struct scsi_cmnd *item)
2954{
2955	METHOD_TRACE("ips_putq_wait_tail", 1);
2956
2957	if (!item)
2958		return;
2959
2960	item->host_scribble = NULL;
2961
2962	if (queue->tail)
2963		queue->tail->host_scribble = (char *) item;
2964
2965	queue->tail = item;
2966
2967	if (!queue->head)
2968		queue->head = item;
2969
2970	queue->count++;
2971}
2972
2973/****************************************************************************/
2974/*                                                                          */
2975/* Routine Name: ips_removeq_wait_head                                      */
2976/*                                                                          */
2977/* Routine Description:                                                     */
2978/*                                                                          */
2979/*   Remove the head of the queue                                           */
2980/*                                                                          */
2981/* ASSUMED to be called from within the HA lock                             */
2982/*                                                                          */
2983/****************************************************************************/
2984static struct scsi_cmnd *ips_removeq_wait_head(ips_wait_queue_t *queue)
2985{
2986	struct scsi_cmnd *item;
2987
2988	METHOD_TRACE("ips_removeq_wait_head", 1);
2989
2990	item = queue->head;
2991
2992	if (!item) {
2993		return (NULL);
2994	}
2995
2996	queue->head = (struct scsi_cmnd *) item->host_scribble;
2997	item->host_scribble = NULL;
2998
2999	if (queue->tail == item)
3000		queue->tail = NULL;
3001
3002	queue->count--;
3003
3004	return (item);
3005}
3006
3007/****************************************************************************/
3008/*                                                                          */
3009/* Routine Name: ips_removeq_wait                                           */
3010/*                                                                          */
3011/* Routine Description:                                                     */
3012/*                                                                          */
3013/*   Remove an item from a queue                                            */
3014/*                                                                          */
3015/* ASSUMED to be called from within the HA lock                             */
3016/*                                                                          */
3017/****************************************************************************/
3018static struct scsi_cmnd *ips_removeq_wait(ips_wait_queue_t *queue,
3019					  struct scsi_cmnd *item)
3020{
3021	struct scsi_cmnd *p;
3022
3023	METHOD_TRACE("ips_removeq_wait", 1);
3024
3025	if (!item)
3026		return (NULL);
3027
3028	if (item == queue->head) {
3029		return (ips_removeq_wait_head(queue));
3030	}
3031
3032	p = queue->head;
3033
3034	while ((p) && (item != (struct scsi_cmnd *) p->host_scribble))
3035		p = (struct scsi_cmnd *) p->host_scribble;
3036
3037	if (p) {
3038		/* found a match */
3039		p->host_scribble = item->host_scribble;
3040
3041		if (!item->host_scribble)
3042			queue->tail = p;
3043
3044		item->host_scribble = NULL;
3045		queue->count--;
3046
3047		return (item);
3048	}
3049
3050	return (NULL);
3051}
3052
3053/****************************************************************************/
3054/*                                                                          */
3055/* Routine Name: ips_putq_copp_tail                                         */
3056/*                                                                          */
3057/* Routine Description:                                                     */
3058/*                                                                          */
3059/*   Add an item to the tail of the queue                                   */
3060/*                                                                          */
3061/* ASSUMED to be called from within the HA lock                             */
3062/*                                                                          */
3063/****************************************************************************/
3064static void
3065ips_putq_copp_tail(ips_copp_queue_t * queue, ips_copp_wait_item_t * item)
3066{
3067	METHOD_TRACE("ips_putq_copp_tail", 1);
3068
3069	if (!item)
3070		return;
3071
3072	item->next = NULL;
3073
3074	if (queue->tail)
3075		queue->tail->next = item;
3076
3077	queue->tail = item;
3078
3079	if (!queue->head)
3080		queue->head = item;
3081
3082	queue->count++;
3083}
3084
3085/****************************************************************************/
3086/*                                                                          */
3087/* Routine Name: ips_removeq_copp_head                                      */
3088/*                                                                          */
3089/* Routine Description:                                                     */
3090/*                                                                          */
3091/*   Remove the head of the queue                                           */
3092/*                                                                          */
3093/* ASSUMED to be called from within the HA lock                             */
3094/*                                                                          */
3095/****************************************************************************/
3096static ips_copp_wait_item_t *
3097ips_removeq_copp_head(ips_copp_queue_t * queue)
3098{
3099	ips_copp_wait_item_t *item;
3100
3101	METHOD_TRACE("ips_removeq_copp_head", 1);
3102
3103	item = queue->head;
3104
3105	if (!item) {
3106		return (NULL);
3107	}
3108
3109	queue->head = item->next;
3110	item->next = NULL;
3111
3112	if (queue->tail == item)
3113		queue->tail = NULL;
3114
3115	queue->count--;
3116
3117	return (item);
3118}
3119
3120/****************************************************************************/
3121/*                                                                          */
3122/* Routine Name: ips_removeq_copp                                           */
3123/*                                                                          */
3124/* Routine Description:                                                     */
3125/*                                                                          */
3126/*   Remove an item from a queue                                            */
3127/*                                                                          */
3128/* ASSUMED to be called from within the HA lock                             */
3129/*                                                                          */
3130/****************************************************************************/
3131static ips_copp_wait_item_t *
3132ips_removeq_copp(ips_copp_queue_t * queue, ips_copp_wait_item_t * item)
3133{
3134	ips_copp_wait_item_t *p;
3135
3136	METHOD_TRACE("ips_removeq_copp", 1);
3137
3138	if (!item)
3139		return (NULL);
3140
3141	if (item == queue->head) {
3142		return (ips_removeq_copp_head(queue));
3143	}
3144
3145	p = queue->head;
3146
3147	while ((p) && (item != p->next))
3148		p = p->next;
3149
3150	if (p) {
3151		/* found a match */
3152		p->next = item->next;
3153
3154		if (!item->next)
3155			queue->tail = p;
3156
3157		item->next = NULL;
3158		queue->count--;
3159
3160		return (item);
3161	}
3162
3163	return (NULL);
3164}
3165
3166/****************************************************************************/
3167/*                                                                          */
3168/* Routine Name: ipsintr_blocking                                           */
3169/*                                                                          */
3170/* Routine Description:                                                     */
3171/*                                                                          */
3172/*   Finalize an interrupt for internal commands                            */
3173/*                                                                          */
3174/****************************************************************************/
3175static void
3176ipsintr_blocking(ips_ha_t * ha, ips_scb_t * scb)
3177{
3178	METHOD_TRACE("ipsintr_blocking", 2);
3179
3180	ips_freescb(ha, scb);
3181	if ((ha->waitflag == TRUE) && (ha->cmd_in_progress == scb->cdb[0])) {
3182		ha->waitflag = FALSE;
3183
3184		return;
3185	}
3186}
3187
3188/****************************************************************************/
3189/*                                                                          */
3190/* Routine Name: ipsintr_done                                               */
3191/*                                                                          */
3192/* Routine Description:                                                     */
3193/*                                                                          */
3194/*   Finalize an interrupt for non-internal commands                        */
3195/*                                                                          */
3196/****************************************************************************/
3197static void
3198ipsintr_done(ips_ha_t * ha, ips_scb_t * scb)
3199{
3200	METHOD_TRACE("ipsintr_done", 2);
3201
3202	if (!scb) {
3203		IPS_PRINTK(KERN_WARNING, ha->pcidev,
3204			   "Spurious interrupt; scb NULL.\n");
3205
3206		return;
3207	}
3208
3209	if (scb->scsi_cmd == NULL) {
3210		/* unexpected interrupt */
3211		IPS_PRINTK(KERN_WARNING, ha->pcidev,
3212			   "Spurious interrupt; scsi_cmd not set.\n");
3213
3214		return;
3215	}
3216
3217	ips_done(ha, scb);
3218}
3219
3220/****************************************************************************/
3221/*                                                                          */
3222/* Routine Name: ips_done                                                   */
3223/*                                                                          */
3224/* Routine Description:                                                     */
3225/*                                                                          */
3226/*   Do housekeeping on completed commands                                  */
3227/*  ASSUMED to be called form within the request lock                       */
3228/****************************************************************************/
3229static void
3230ips_done(ips_ha_t * ha, ips_scb_t * scb)
3231{
3232	int ret;
3233
3234	METHOD_TRACE("ips_done", 1);
3235
3236	if (!scb)
3237		return;
3238
3239	if ((scb->scsi_cmd) && (ips_is_passthru(scb->scsi_cmd))) {
3240		ips_cleanup_passthru(ha, scb);
3241		ha->num_ioctl--;
3242	} else {
3243		/*
3244		 * Check to see if this command had too much
3245		 * data and had to be broke up.  If so, queue
3246		 * the rest of the data and continue.
3247		 */
3248		if ((scb->breakup) || (scb->sg_break)) {
3249                        struct scatterlist *sg;
3250                        int i, sg_dma_index, ips_sg_index = 0;
3251
3252			/* we had a data breakup */
3253			scb->data_len = 0;
3254
3255                        sg = scsi_sglist(scb->scsi_cmd);
3256
3257                        /* Spin forward to last dma chunk */
3258                        sg_dma_index = scb->breakup;
3259                        for (i = 0; i < scb->breakup; i++)
3260                                sg = sg_next(sg);
3261
3262			/* Take care of possible partial on last chunk */
3263                        ips_fill_scb_sg_single(ha,
3264                                               sg_dma_address(sg),
3265                                               scb, ips_sg_index++,
3266                                               sg_dma_len(sg));
3267
3268                        for (; sg_dma_index < scsi_sg_count(scb->scsi_cmd);
3269                             sg_dma_index++, sg = sg_next(sg)) {
3270                                if (ips_fill_scb_sg_single
3271                                    (ha,
3272                                     sg_dma_address(sg),
3273                                     scb, ips_sg_index++,
3274                                     sg_dma_len(sg)) < 0)
3275                                        break;
3276                        }
3277
3278			scb->dcdb.transfer_length = scb->data_len;
3279			scb->dcdb.cmd_attribute |=
3280			    ips_command_direction[scb->scsi_cmd->cmnd[0]];
3281
3282			if (!(scb->dcdb.cmd_attribute & 0x3))
3283				scb->dcdb.transfer_length = 0;
3284
3285			if (scb->data_len >= IPS_MAX_XFER) {
3286				scb->dcdb.cmd_attribute |= IPS_TRANSFER64K;
3287				scb->dcdb.transfer_length = 0;
3288			}
3289
3290			ret = ips_send_cmd(ha, scb);
3291
3292			switch (ret) {
3293			case IPS_FAILURE:
3294				if (scb->scsi_cmd) {
3295					scb->scsi_cmd->result = DID_ERROR << 16;
3296					scb->scsi_cmd->scsi_done(scb->scsi_cmd);
3297				}
3298
3299				ips_freescb(ha, scb);
3300				break;
3301			case IPS_SUCCESS_IMM:
3302				if (scb->scsi_cmd) {
3303					scb->scsi_cmd->result = DID_ERROR << 16;
3304					scb->scsi_cmd->scsi_done(scb->scsi_cmd);
3305				}
3306
3307				ips_freescb(ha, scb);
3308				break;
3309			default:
3310				break;
3311			}	/* end case */
3312
3313			return;
3314		}
3315	}			/* end if passthru */
3316
3317	if (scb->bus) {
3318		ha->dcdb_active[scb->bus - 1] &= ~(1 << scb->target_id);
3319	}
3320
3321	scb->scsi_cmd->scsi_done(scb->scsi_cmd);
3322
3323	ips_freescb(ha, scb);
3324}
3325
3326/****************************************************************************/
3327/*                                                                          */
3328/* Routine Name: ips_map_status                                             */
3329/*                                                                          */
3330/* Routine Description:                                                     */
3331/*                                                                          */
3332/*   Map Controller Error codes to Linux Error Codes                        */
3333/*                                                                          */
3334/****************************************************************************/
3335static int
3336ips_map_status(ips_ha_t * ha, ips_scb_t * scb, ips_stat_t * sp)
3337{
3338	int errcode;
3339	int device_error;
3340	uint32_t transfer_len;
3341	IPS_DCDB_TABLE_TAPE *tapeDCDB;
3342	IPS_SCSI_INQ_DATA inquiryData;
3343
3344	METHOD_TRACE("ips_map_status", 1);
3345
3346	if (scb->bus) {
3347		DEBUG_VAR(2,
3348			  "(%s%d) Physical device error (%d %d %d): %x %x, Sense Key: %x, ASC: %x, ASCQ: %x",
3349			  ips_name, ha->host_num,
3350			  scb->scsi_cmd->device->channel,
3351			  scb->scsi_cmd->device->id, scb->scsi_cmd->device->lun,
3352			  scb->basic_status, scb->extended_status,
3353			  scb->extended_status ==
3354			  IPS_ERR_CKCOND ? scb->dcdb.sense_info[2] & 0xf : 0,
3355			  scb->extended_status ==
3356			  IPS_ERR_CKCOND ? scb->dcdb.sense_info[12] : 0,
3357			  scb->extended_status ==
3358			  IPS_ERR_CKCOND ? scb->dcdb.sense_info[13] : 0);
3359	}
3360
3361	/* default driver error */
3362	errcode = DID_ERROR;
3363	device_error = 0;
3364
3365	switch (scb->basic_status & IPS_GSC_STATUS_MASK) {
3366	case IPS_CMD_TIMEOUT:
3367		errcode = DID_TIME_OUT;
3368		break;
3369
3370	case IPS_INVAL_OPCO:
3371	case IPS_INVAL_CMD_BLK:
3372	case IPS_INVAL_PARM_BLK:
3373	case IPS_LD_ERROR:
3374	case IPS_CMD_CMPLT_WERROR:
3375		break;
3376
3377	case IPS_PHYS_DRV_ERROR:
3378		switch (scb->extended_status) {
3379		case IPS_ERR_SEL_TO:
3380			if (scb->bus)
3381				errcode = DID_NO_CONNECT;
3382
3383			break;
3384
3385		case IPS_ERR_OU_RUN:
3386			if ((scb->cmd.dcdb.op_code == IPS_CMD_EXTENDED_DCDB) ||
3387			    (scb->cmd.dcdb.op_code ==
3388			     IPS_CMD_EXTENDED_DCDB_SG)) {
3389				tapeDCDB = (IPS_DCDB_TABLE_TAPE *) & scb->dcdb;
3390				transfer_len = tapeDCDB->transfer_length;
3391			} else {
3392				transfer_len =
3393				    (uint32_t) scb->dcdb.transfer_length;
3394			}
3395
3396			if ((scb->bus) && (transfer_len < scb->data_len)) {
3397				/* Underrun - set default to no error */
3398				errcode = DID_OK;
3399
3400				/* Restrict access to physical DASD */
3401				if (scb->scsi_cmd->cmnd[0] == INQUIRY) {
3402				    ips_scmd_buf_read(scb->scsi_cmd,
3403                                      &inquiryData, sizeof (inquiryData));
3404 				    if ((inquiryData.DeviceType & 0x1f) == TYPE_DISK) {
3405				        errcode = DID_TIME_OUT;
3406				        break;
3407				    }
3408				}
3409			} else
3410				errcode = DID_ERROR;
3411
3412			break;
3413
3414		case IPS_ERR_RECOVERY:
3415			/* don't fail recovered errors */
3416			if (scb->bus)
3417				errcode = DID_OK;
3418
3419			break;
3420
3421		case IPS_ERR_HOST_RESET:
3422		case IPS_ERR_DEV_RESET:
3423			errcode = DID_RESET;
3424			break;
3425
3426		case IPS_ERR_CKCOND:
3427			if (scb->bus) {
3428				if ((scb->cmd.dcdb.op_code ==
3429				     IPS_CMD_EXTENDED_DCDB)
3430				    || (scb->cmd.dcdb.op_code ==
3431					IPS_CMD_EXTENDED_DCDB_SG)) {
3432					tapeDCDB =
3433					    (IPS_DCDB_TABLE_TAPE *) & scb->dcdb;
3434					memcpy(scb->scsi_cmd->sense_buffer,
 
3435					       tapeDCDB->sense_info,
3436					       SCSI_SENSE_BUFFERSIZE);
3437				} else {
3438					memcpy(scb->scsi_cmd->sense_buffer,
 
3439					       scb->dcdb.sense_info,
3440					       SCSI_SENSE_BUFFERSIZE);
3441				}
3442				device_error = 2;	/* check condition */
3443			}
3444
3445			errcode = DID_OK;
3446
3447			break;
3448
3449		default:
3450			errcode = DID_ERROR;
3451			break;
3452
3453		}		/* end switch */
3454	}			/* end switch */
3455
3456	scb->scsi_cmd->result = device_error | (errcode << 16);
3457
3458	return (1);
3459}
3460
3461/****************************************************************************/
3462/*                                                                          */
3463/* Routine Name: ips_send_wait                                              */
3464/*                                                                          */
3465/* Routine Description:                                                     */
3466/*                                                                          */
3467/*   Send a command to the controller and wait for it to return             */
3468/*                                                                          */
3469/*   The FFDC Time Stamp use this function for the callback, but doesn't    */
3470/*   actually need to wait.                                                 */
3471/****************************************************************************/
3472static int
3473ips_send_wait(ips_ha_t * ha, ips_scb_t * scb, int timeout, int intr)
3474{
3475	int ret;
3476
3477	METHOD_TRACE("ips_send_wait", 1);
3478
3479	if (intr != IPS_FFDC) {	/* Won't be Waiting if this is a Time Stamp */
3480		ha->waitflag = TRUE;
3481		ha->cmd_in_progress = scb->cdb[0];
3482	}
3483	scb->callback = ipsintr_blocking;
3484	ret = ips_send_cmd(ha, scb);
3485
3486	if ((ret == IPS_FAILURE) || (ret == IPS_SUCCESS_IMM))
3487		return (ret);
3488
3489	if (intr != IPS_FFDC)	/* Don't Wait around if this is a Time Stamp */
3490		ret = ips_wait(ha, timeout, intr);
3491
3492	return (ret);
3493}
3494
3495/****************************************************************************/
3496/*                                                                          */
3497/* Routine Name: ips_scmd_buf_write                                         */
3498/*                                                                          */
3499/* Routine Description:                                                     */
3500/*  Write data to struct scsi_cmnd request_buffer at proper offsets	    */
3501/****************************************************************************/
3502static void
3503ips_scmd_buf_write(struct scsi_cmnd *scmd, void *data, unsigned int count)
3504{
3505	unsigned long flags;
3506
3507	local_irq_save(flags);
3508	scsi_sg_copy_from_buffer(scmd, data, count);
3509	local_irq_restore(flags);
3510}
3511
3512/****************************************************************************/
3513/*                                                                          */
3514/* Routine Name: ips_scmd_buf_read                                          */
3515/*                                                                          */
3516/* Routine Description:                                                     */
3517/*  Copy data from a struct scsi_cmnd to a new, linear buffer		    */
3518/****************************************************************************/
3519static void
3520ips_scmd_buf_read(struct scsi_cmnd *scmd, void *data, unsigned int count)
3521{
3522	unsigned long flags;
3523
3524	local_irq_save(flags);
3525	scsi_sg_copy_to_buffer(scmd, data, count);
3526	local_irq_restore(flags);
3527}
3528
3529/****************************************************************************/
3530/*                                                                          */
3531/* Routine Name: ips_send_cmd                                               */
3532/*                                                                          */
3533/* Routine Description:                                                     */
3534/*                                                                          */
3535/*   Map SCSI commands to ServeRAID commands for logical drives             */
3536/*                                                                          */
3537/****************************************************************************/
3538static int
3539ips_send_cmd(ips_ha_t * ha, ips_scb_t * scb)
3540{
3541	int ret;
3542	char *sp;
3543	int device_error;
3544	IPS_DCDB_TABLE_TAPE *tapeDCDB;
3545	int TimeOut;
3546
3547	METHOD_TRACE("ips_send_cmd", 1);
3548
3549	ret = IPS_SUCCESS;
3550
3551	if (!scb->scsi_cmd) {
3552		/* internal command */
3553
3554		if (scb->bus > 0) {
3555			/* Controller commands can't be issued */
3556			/* to real devices -- fail them        */
3557			if ((ha->waitflag == TRUE) &&
3558			    (ha->cmd_in_progress == scb->cdb[0])) {
3559				ha->waitflag = FALSE;
3560			}
3561
3562			return (1);
3563		}
3564	} else if ((scb->bus == 0) && (!ips_is_passthru(scb->scsi_cmd))) {
3565		/* command to logical bus -- interpret */
3566		ret = IPS_SUCCESS_IMM;
3567
3568		switch (scb->scsi_cmd->cmnd[0]) {
3569		case ALLOW_MEDIUM_REMOVAL:
3570		case REZERO_UNIT:
3571		case ERASE:
3572		case WRITE_FILEMARKS:
3573		case SPACE:
3574			scb->scsi_cmd->result = DID_ERROR << 16;
3575			break;
3576
3577		case START_STOP:
3578			scb->scsi_cmd->result = DID_OK << 16;
 
3579
3580		case TEST_UNIT_READY:
3581		case INQUIRY:
3582			if (scb->target_id == IPS_ADAPTER_ID) {
3583				/*
3584				 * Either we have a TUR
3585				 * or we have a SCSI inquiry
3586				 */
3587				if (scb->scsi_cmd->cmnd[0] == TEST_UNIT_READY)
3588					scb->scsi_cmd->result = DID_OK << 16;
3589
3590				if (scb->scsi_cmd->cmnd[0] == INQUIRY) {
3591					IPS_SCSI_INQ_DATA inquiry;
3592
3593					memset(&inquiry, 0,
3594					       sizeof (IPS_SCSI_INQ_DATA));
3595
3596					inquiry.DeviceType =
3597					    IPS_SCSI_INQ_TYPE_PROCESSOR;
3598					inquiry.DeviceTypeQualifier =
3599					    IPS_SCSI_INQ_LU_CONNECTED;
3600					inquiry.Version = IPS_SCSI_INQ_REV2;
3601					inquiry.ResponseDataFormat =
3602					    IPS_SCSI_INQ_RD_REV2;
3603					inquiry.AdditionalLength = 31;
3604					inquiry.Flags[0] =
3605					    IPS_SCSI_INQ_Address16;
3606					inquiry.Flags[1] =
3607					    IPS_SCSI_INQ_WBus16 |
3608					    IPS_SCSI_INQ_Sync;
3609					strncpy(inquiry.VendorId, "IBM     ",
3610						8);
3611					strncpy(inquiry.ProductId,
3612						"SERVERAID       ", 16);
3613					strncpy(inquiry.ProductRevisionLevel,
3614						"1.00", 4);
3615
3616					ips_scmd_buf_write(scb->scsi_cmd,
3617							   &inquiry,
3618							   sizeof (inquiry));
3619
3620					scb->scsi_cmd->result = DID_OK << 16;
3621				}
3622			} else {
3623				scb->cmd.logical_info.op_code = IPS_CMD_GET_LD_INFO;
3624				scb->cmd.logical_info.command_id = IPS_COMMAND_ID(ha, scb);
3625				scb->cmd.logical_info.reserved = 0;
3626				scb->cmd.logical_info.reserved2 = 0;
3627				scb->data_len = sizeof (IPS_LD_INFO);
3628				scb->data_busaddr = ha->logical_drive_info_dma_addr;
3629				scb->flags = 0;
3630				scb->cmd.logical_info.buffer_addr = scb->data_busaddr;
3631				ret = IPS_SUCCESS;
3632			}
3633
3634			break;
3635
3636		case REQUEST_SENSE:
3637			ips_reqsen(ha, scb);
3638			scb->scsi_cmd->result = DID_OK << 16;
3639			break;
3640
3641		case READ_6:
3642		case WRITE_6:
3643			if (!scb->sg_len) {
3644				scb->cmd.basic_io.op_code =
3645				    (scb->scsi_cmd->cmnd[0] ==
3646				     READ_6) ? IPS_CMD_READ : IPS_CMD_WRITE;
3647				scb->cmd.basic_io.enhanced_sg = 0;
3648				scb->cmd.basic_io.sg_addr =
3649				    cpu_to_le32(scb->data_busaddr);
3650			} else {
3651				scb->cmd.basic_io.op_code =
3652				    (scb->scsi_cmd->cmnd[0] ==
3653				     READ_6) ? IPS_CMD_READ_SG :
3654				    IPS_CMD_WRITE_SG;
3655				scb->cmd.basic_io.enhanced_sg =
3656				    IPS_USE_ENH_SGLIST(ha) ? 0xFF : 0;
3657				scb->cmd.basic_io.sg_addr =
3658				    cpu_to_le32(scb->sg_busaddr);
3659			}
3660
3661			scb->cmd.basic_io.segment_4G = 0;
3662			scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
3663			scb->cmd.basic_io.log_drv = scb->target_id;
3664			scb->cmd.basic_io.sg_count = scb->sg_len;
3665
3666			if (scb->cmd.basic_io.lba)
3667				le32_add_cpu(&scb->cmd.basic_io.lba,
3668						le16_to_cpu(scb->cmd.basic_io.
3669							    sector_count));
3670			else
3671				scb->cmd.basic_io.lba =
3672				    (((scb->scsi_cmd->
3673				       cmnd[1] & 0x1f) << 16) | (scb->scsi_cmd->
3674								 cmnd[2] << 8) |
3675				     (scb->scsi_cmd->cmnd[3]));
3676
3677			scb->cmd.basic_io.sector_count =
3678			    cpu_to_le16(scb->data_len / IPS_BLKSIZE);
3679
3680			if (le16_to_cpu(scb->cmd.basic_io.sector_count) == 0)
3681				scb->cmd.basic_io.sector_count =
3682				    cpu_to_le16(256);
3683
3684			ret = IPS_SUCCESS;
3685			break;
3686
3687		case READ_10:
3688		case WRITE_10:
3689			if (!scb->sg_len) {
3690				scb->cmd.basic_io.op_code =
3691				    (scb->scsi_cmd->cmnd[0] ==
3692				     READ_10) ? IPS_CMD_READ : IPS_CMD_WRITE;
3693				scb->cmd.basic_io.enhanced_sg = 0;
3694				scb->cmd.basic_io.sg_addr =
3695				    cpu_to_le32(scb->data_busaddr);
3696			} else {
3697				scb->cmd.basic_io.op_code =
3698				    (scb->scsi_cmd->cmnd[0] ==
3699				     READ_10) ? IPS_CMD_READ_SG :
3700				    IPS_CMD_WRITE_SG;
3701				scb->cmd.basic_io.enhanced_sg =
3702				    IPS_USE_ENH_SGLIST(ha) ? 0xFF : 0;
3703				scb->cmd.basic_io.sg_addr =
3704				    cpu_to_le32(scb->sg_busaddr);
3705			}
3706
3707			scb->cmd.basic_io.segment_4G = 0;
3708			scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
3709			scb->cmd.basic_io.log_drv = scb->target_id;
3710			scb->cmd.basic_io.sg_count = scb->sg_len;
3711
3712			if (scb->cmd.basic_io.lba)
3713				le32_add_cpu(&scb->cmd.basic_io.lba,
3714						le16_to_cpu(scb->cmd.basic_io.
3715							    sector_count));
3716			else
3717				scb->cmd.basic_io.lba =
3718				    ((scb->scsi_cmd->cmnd[2] << 24) | (scb->
3719								       scsi_cmd->
3720								       cmnd[3]
3721								       << 16) |
3722				     (scb->scsi_cmd->cmnd[4] << 8) | scb->
3723				     scsi_cmd->cmnd[5]);
3724
3725			scb->cmd.basic_io.sector_count =
3726			    cpu_to_le16(scb->data_len / IPS_BLKSIZE);
3727
3728			if (cpu_to_le16(scb->cmd.basic_io.sector_count) == 0) {
3729				/*
3730				 * This is a null condition
3731				 * we don't have to do anything
3732				 * so just return
3733				 */
3734				scb->scsi_cmd->result = DID_OK << 16;
3735			} else
3736				ret = IPS_SUCCESS;
3737
3738			break;
3739
3740		case RESERVE:
3741		case RELEASE:
3742			scb->scsi_cmd->result = DID_OK << 16;
3743			break;
3744
3745		case MODE_SENSE:
3746			scb->cmd.basic_io.op_code = IPS_CMD_ENQUIRY;
3747			scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
3748			scb->cmd.basic_io.segment_4G = 0;
3749			scb->cmd.basic_io.enhanced_sg = 0;
3750			scb->data_len = sizeof (*ha->enq);
3751			scb->cmd.basic_io.sg_addr = ha->enq_busaddr;
3752			ret = IPS_SUCCESS;
3753			break;
3754
3755		case READ_CAPACITY:
3756			scb->cmd.logical_info.op_code = IPS_CMD_GET_LD_INFO;
3757			scb->cmd.logical_info.command_id = IPS_COMMAND_ID(ha, scb);
3758			scb->cmd.logical_info.reserved = 0;
3759			scb->cmd.logical_info.reserved2 = 0;
3760			scb->cmd.logical_info.reserved3 = 0;
3761			scb->data_len = sizeof (IPS_LD_INFO);
3762			scb->data_busaddr = ha->logical_drive_info_dma_addr;
3763			scb->flags = 0;
3764			scb->cmd.logical_info.buffer_addr = scb->data_busaddr;
3765			ret = IPS_SUCCESS;
3766			break;
3767
3768		case SEND_DIAGNOSTIC:
3769		case REASSIGN_BLOCKS:
3770		case FORMAT_UNIT:
3771		case SEEK_10:
3772		case VERIFY:
3773		case READ_DEFECT_DATA:
3774		case READ_BUFFER:
3775		case WRITE_BUFFER:
3776			scb->scsi_cmd->result = DID_OK << 16;
3777			break;
3778
3779		default:
3780			/* Set the Return Info to appear like the Command was */
3781			/* attempted, a Check Condition occurred, and Sense   */
3782			/* Data indicating an Invalid CDB OpCode is returned. */
3783			sp = (char *) scb->scsi_cmd->sense_buffer;
3784
3785			sp[0] = 0x70;	/* Error Code               */
3786			sp[2] = ILLEGAL_REQUEST;	/* Sense Key 5 Illegal Req. */
3787			sp[7] = 0x0A;	/* Additional Sense Length  */
3788			sp[12] = 0x20;	/* ASC = Invalid OpCode     */
3789			sp[13] = 0x00;	/* ASCQ                     */
3790
3791			device_error = 2;	/* Indicate Check Condition */
3792			scb->scsi_cmd->result = device_error | (DID_OK << 16);
3793			break;
3794		}		/* end switch */
3795	}
3796	/* end if */
3797	if (ret == IPS_SUCCESS_IMM)
3798		return (ret);
3799
3800	/* setup DCDB */
3801	if (scb->bus > 0) {
3802
3803		/* If we already know the Device is Not there, no need to attempt a Command   */
3804		/* This also protects an NT FailOver Controller from getting CDB's sent to it */
3805		if (ha->conf->dev[scb->bus - 1][scb->target_id].ucState == 0) {
3806			scb->scsi_cmd->result = DID_NO_CONNECT << 16;
3807			return (IPS_SUCCESS_IMM);
3808		}
3809
3810		ha->dcdb_active[scb->bus - 1] |= (1 << scb->target_id);
3811		scb->cmd.dcdb.command_id = IPS_COMMAND_ID(ha, scb);
3812		scb->cmd.dcdb.dcdb_address = cpu_to_le32(scb->scb_busaddr +
3813							 (unsigned long) &scb->
3814							 dcdb -
3815							 (unsigned long) scb);
3816		scb->cmd.dcdb.reserved = 0;
3817		scb->cmd.dcdb.reserved2 = 0;
3818		scb->cmd.dcdb.reserved3 = 0;
3819		scb->cmd.dcdb.segment_4G = 0;
3820		scb->cmd.dcdb.enhanced_sg = 0;
3821
3822		TimeOut = scb->scsi_cmd->request->timeout;
3823
3824		if (ha->subsys->param[4] & 0x00100000) {	/* If NEW Tape DCDB is Supported */
3825			if (!scb->sg_len) {
3826				scb->cmd.dcdb.op_code = IPS_CMD_EXTENDED_DCDB;
3827			} else {
3828				scb->cmd.dcdb.op_code =
3829				    IPS_CMD_EXTENDED_DCDB_SG;
3830				scb->cmd.dcdb.enhanced_sg =
3831				    IPS_USE_ENH_SGLIST(ha) ? 0xFF : 0;
3832			}
3833
3834			tapeDCDB = (IPS_DCDB_TABLE_TAPE *) & scb->dcdb;	/* Use Same Data Area as Old DCDB Struct */
3835			tapeDCDB->device_address =
3836			    ((scb->bus - 1) << 4) | scb->target_id;
3837			tapeDCDB->cmd_attribute |= IPS_DISCONNECT_ALLOWED;
3838			tapeDCDB->cmd_attribute &= ~IPS_TRANSFER64K;	/* Always Turn OFF 64K Size Flag */
3839
3840			if (TimeOut) {
3841				if (TimeOut < (10 * HZ))
3842					tapeDCDB->cmd_attribute |= IPS_TIMEOUT10;	/* TimeOut is 10 Seconds */
3843				else if (TimeOut < (60 * HZ))
3844					tapeDCDB->cmd_attribute |= IPS_TIMEOUT60;	/* TimeOut is 60 Seconds */
3845				else if (TimeOut < (1200 * HZ))
3846					tapeDCDB->cmd_attribute |= IPS_TIMEOUT20M;	/* TimeOut is 20 Minutes */
3847			}
3848
3849			tapeDCDB->cdb_length = scb->scsi_cmd->cmd_len;
3850			tapeDCDB->reserved_for_LUN = 0;
3851			tapeDCDB->transfer_length = scb->data_len;
3852			if (scb->cmd.dcdb.op_code == IPS_CMD_EXTENDED_DCDB_SG)
3853				tapeDCDB->buffer_pointer =
3854				    cpu_to_le32(scb->sg_busaddr);
3855			else
3856				tapeDCDB->buffer_pointer =
3857				    cpu_to_le32(scb->data_busaddr);
3858			tapeDCDB->sg_count = scb->sg_len;
3859			tapeDCDB->sense_length = sizeof (tapeDCDB->sense_info);
3860			tapeDCDB->scsi_status = 0;
3861			tapeDCDB->reserved = 0;
3862			memcpy(tapeDCDB->scsi_cdb, scb->scsi_cmd->cmnd,
3863			       scb->scsi_cmd->cmd_len);
3864		} else {
3865			if (!scb->sg_len) {
3866				scb->cmd.dcdb.op_code = IPS_CMD_DCDB;
3867			} else {
3868				scb->cmd.dcdb.op_code = IPS_CMD_DCDB_SG;
3869				scb->cmd.dcdb.enhanced_sg =
3870				    IPS_USE_ENH_SGLIST(ha) ? 0xFF : 0;
3871			}
3872
3873			scb->dcdb.device_address =
3874			    ((scb->bus - 1) << 4) | scb->target_id;
3875			scb->dcdb.cmd_attribute |= IPS_DISCONNECT_ALLOWED;
3876
3877			if (TimeOut) {
3878				if (TimeOut < (10 * HZ))
3879					scb->dcdb.cmd_attribute |= IPS_TIMEOUT10;	/* TimeOut is 10 Seconds */
3880				else if (TimeOut < (60 * HZ))
3881					scb->dcdb.cmd_attribute |= IPS_TIMEOUT60;	/* TimeOut is 60 Seconds */
3882				else if (TimeOut < (1200 * HZ))
3883					scb->dcdb.cmd_attribute |= IPS_TIMEOUT20M;	/* TimeOut is 20 Minutes */
3884			}
3885
3886			scb->dcdb.transfer_length = scb->data_len;
3887			if (scb->dcdb.cmd_attribute & IPS_TRANSFER64K)
3888				scb->dcdb.transfer_length = 0;
3889			if (scb->cmd.dcdb.op_code == IPS_CMD_DCDB_SG)
3890				scb->dcdb.buffer_pointer =
3891				    cpu_to_le32(scb->sg_busaddr);
3892			else
3893				scb->dcdb.buffer_pointer =
3894				    cpu_to_le32(scb->data_busaddr);
3895			scb->dcdb.cdb_length = scb->scsi_cmd->cmd_len;
3896			scb->dcdb.sense_length = sizeof (scb->dcdb.sense_info);
3897			scb->dcdb.sg_count = scb->sg_len;
3898			scb->dcdb.reserved = 0;
3899			memcpy(scb->dcdb.scsi_cdb, scb->scsi_cmd->cmnd,
3900			       scb->scsi_cmd->cmd_len);
3901			scb->dcdb.scsi_status = 0;
3902			scb->dcdb.reserved2[0] = 0;
3903			scb->dcdb.reserved2[1] = 0;
3904			scb->dcdb.reserved2[2] = 0;
3905		}
3906	}
3907
3908	return ((*ha->func.issue) (ha, scb));
3909}
3910
3911/****************************************************************************/
3912/*                                                                          */
3913/* Routine Name: ips_chk_status                                             */
3914/*                                                                          */
3915/* Routine Description:                                                     */
3916/*                                                                          */
3917/*   Check the status of commands to logical drives                         */
3918/*   Assumed to be called with the HA lock                                  */
3919/****************************************************************************/
3920static void
3921ips_chkstatus(ips_ha_t * ha, IPS_STATUS * pstatus)
3922{
3923	ips_scb_t *scb;
3924	ips_stat_t *sp;
3925	uint8_t basic_status;
3926	uint8_t ext_status;
3927	int errcode;
3928	IPS_SCSI_INQ_DATA inquiryData;
3929
3930	METHOD_TRACE("ips_chkstatus", 1);
3931
3932	scb = &ha->scbs[pstatus->fields.command_id];
3933	scb->basic_status = basic_status =
3934	    pstatus->fields.basic_status & IPS_BASIC_STATUS_MASK;
3935	scb->extended_status = ext_status = pstatus->fields.extended_status;
3936
3937	sp = &ha->sp;
3938	sp->residue_len = 0;
3939	sp->scb_addr = (void *) scb;
3940
3941	/* Remove the item from the active queue */
3942	ips_removeq_scb(&ha->scb_activelist, scb);
3943
3944	if (!scb->scsi_cmd)
3945		/* internal commands are handled in do_ipsintr */
3946		return;
3947
3948	DEBUG_VAR(2, "(%s%d) ips_chkstatus: cmd 0x%X id %d (%d %d %d)",
3949		  ips_name,
3950		  ha->host_num,
3951		  scb->cdb[0],
3952		  scb->cmd.basic_io.command_id,
3953		  scb->bus, scb->target_id, scb->lun);
3954
3955	if ((scb->scsi_cmd) && (ips_is_passthru(scb->scsi_cmd)))
3956		/* passthru - just returns the raw result */
3957		return;
3958
3959	errcode = DID_OK;
3960
3961	if (((basic_status & IPS_GSC_STATUS_MASK) == IPS_CMD_SUCCESS) ||
3962	    ((basic_status & IPS_GSC_STATUS_MASK) == IPS_CMD_RECOVERED_ERROR)) {
3963
3964		if (scb->bus == 0) {
3965			if ((basic_status & IPS_GSC_STATUS_MASK) ==
3966			    IPS_CMD_RECOVERED_ERROR) {
3967				DEBUG_VAR(1,
3968					  "(%s%d) Recovered Logical Drive Error OpCode: %x, BSB: %x, ESB: %x",
3969					  ips_name, ha->host_num,
3970					  scb->cmd.basic_io.op_code,
3971					  basic_status, ext_status);
3972			}
3973
3974			switch (scb->scsi_cmd->cmnd[0]) {
3975			case ALLOW_MEDIUM_REMOVAL:
3976			case REZERO_UNIT:
3977			case ERASE:
3978			case WRITE_FILEMARKS:
3979			case SPACE:
3980				errcode = DID_ERROR;
3981				break;
3982
3983			case START_STOP:
3984				break;
3985
3986			case TEST_UNIT_READY:
3987				if (!ips_online(ha, scb)) {
3988					errcode = DID_TIME_OUT;
3989				}
3990				break;
3991
3992			case INQUIRY:
3993				if (ips_online(ha, scb)) {
3994					ips_inquiry(ha, scb);
3995				} else {
3996					errcode = DID_TIME_OUT;
3997				}
3998				break;
3999
4000			case REQUEST_SENSE:
4001				ips_reqsen(ha, scb);
4002				break;
4003
4004			case READ_6:
4005			case WRITE_6:
4006			case READ_10:
4007			case WRITE_10:
4008			case RESERVE:
4009			case RELEASE:
4010				break;
4011
4012			case MODE_SENSE:
4013				if (!ips_online(ha, scb)
4014				    || !ips_msense(ha, scb)) {
4015					errcode = DID_ERROR;
4016				}
4017				break;
4018
4019			case READ_CAPACITY:
4020				if (ips_online(ha, scb))
4021					ips_rdcap(ha, scb);
4022				else {
4023					errcode = DID_TIME_OUT;
4024				}
4025				break;
4026
4027			case SEND_DIAGNOSTIC:
4028			case REASSIGN_BLOCKS:
4029				break;
4030
4031			case FORMAT_UNIT:
4032				errcode = DID_ERROR;
4033				break;
4034
4035			case SEEK_10:
4036			case VERIFY:
4037			case READ_DEFECT_DATA:
4038			case READ_BUFFER:
4039			case WRITE_BUFFER:
4040				break;
4041
4042			default:
4043				errcode = DID_ERROR;
4044			}	/* end switch */
4045
4046			scb->scsi_cmd->result = errcode << 16;
4047		} else {	/* bus == 0 */
4048			/* restrict access to physical drives */
4049			if (scb->scsi_cmd->cmnd[0] == INQUIRY) {
4050			    ips_scmd_buf_read(scb->scsi_cmd,
4051                                  &inquiryData, sizeof (inquiryData));
4052			    if ((inquiryData.DeviceType & 0x1f) == TYPE_DISK)
4053			        scb->scsi_cmd->result = DID_TIME_OUT << 16;
4054			}
4055		}		/* else */
4056	} else {		/* recovered error / success */
4057		if (scb->bus == 0) {
4058			DEBUG_VAR(1,
4059				  "(%s%d) Unrecovered Logical Drive Error OpCode: %x, BSB: %x, ESB: %x",
4060				  ips_name, ha->host_num,
4061				  scb->cmd.basic_io.op_code, basic_status,
4062				  ext_status);
4063		}
4064
4065		ips_map_status(ha, scb, sp);
4066	}			/* else */
4067}
4068
4069/****************************************************************************/
4070/*                                                                          */
4071/* Routine Name: ips_online                                                 */
4072/*                                                                          */
4073/* Routine Description:                                                     */
4074/*                                                                          */
4075/*   Determine if a logical drive is online                                 */
4076/*                                                                          */
4077/****************************************************************************/
4078static int
4079ips_online(ips_ha_t * ha, ips_scb_t * scb)
4080{
4081	METHOD_TRACE("ips_online", 1);
4082
4083	if (scb->target_id >= IPS_MAX_LD)
4084		return (0);
4085
4086	if ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1) {
4087		memset(ha->logical_drive_info, 0, sizeof (IPS_LD_INFO));
4088		return (0);
4089	}
4090
4091	if (ha->logical_drive_info->drive_info[scb->target_id].state !=
4092	    IPS_LD_OFFLINE
4093	    && ha->logical_drive_info->drive_info[scb->target_id].state !=
4094	    IPS_LD_FREE
4095	    && ha->logical_drive_info->drive_info[scb->target_id].state !=
4096	    IPS_LD_CRS
4097	    && ha->logical_drive_info->drive_info[scb->target_id].state !=
4098	    IPS_LD_SYS)
4099		return (1);
4100	else
4101		return (0);
4102}
4103
4104/****************************************************************************/
4105/*                                                                          */
4106/* Routine Name: ips_inquiry                                                */
4107/*                                                                          */
4108/* Routine Description:                                                     */
4109/*                                                                          */
4110/*   Simulate an inquiry command to a logical drive                         */
4111/*                                                                          */
4112/****************************************************************************/
4113static int
4114ips_inquiry(ips_ha_t * ha, ips_scb_t * scb)
4115{
4116	IPS_SCSI_INQ_DATA inquiry;
4117
4118	METHOD_TRACE("ips_inquiry", 1);
4119
4120	memset(&inquiry, 0, sizeof (IPS_SCSI_INQ_DATA));
4121
4122	inquiry.DeviceType = IPS_SCSI_INQ_TYPE_DASD;
4123	inquiry.DeviceTypeQualifier = IPS_SCSI_INQ_LU_CONNECTED;
4124	inquiry.Version = IPS_SCSI_INQ_REV2;
4125	inquiry.ResponseDataFormat = IPS_SCSI_INQ_RD_REV2;
4126	inquiry.AdditionalLength = 31;
4127	inquiry.Flags[0] = IPS_SCSI_INQ_Address16;
4128	inquiry.Flags[1] =
4129	    IPS_SCSI_INQ_WBus16 | IPS_SCSI_INQ_Sync | IPS_SCSI_INQ_CmdQue;
4130	strncpy(inquiry.VendorId, "IBM     ", 8);
4131	strncpy(inquiry.ProductId, "SERVERAID       ", 16);
4132	strncpy(inquiry.ProductRevisionLevel, "1.00", 4);
4133
4134	ips_scmd_buf_write(scb->scsi_cmd, &inquiry, sizeof (inquiry));
4135
4136	return (1);
4137}
4138
4139/****************************************************************************/
4140/*                                                                          */
4141/* Routine Name: ips_rdcap                                                  */
4142/*                                                                          */
4143/* Routine Description:                                                     */
4144/*                                                                          */
4145/*   Simulate a read capacity command to a logical drive                    */
4146/*                                                                          */
4147/****************************************************************************/
4148static int
4149ips_rdcap(ips_ha_t * ha, ips_scb_t * scb)
4150{
4151	IPS_SCSI_CAPACITY cap;
4152
4153	METHOD_TRACE("ips_rdcap", 1);
4154
4155	if (scsi_bufflen(scb->scsi_cmd) < 8)
4156		return (0);
4157
4158	cap.lba =
4159	    cpu_to_be32(le32_to_cpu
4160			(ha->logical_drive_info->
4161			 drive_info[scb->target_id].sector_count) - 1);
4162	cap.len = cpu_to_be32((uint32_t) IPS_BLKSIZE);
4163
4164	ips_scmd_buf_write(scb->scsi_cmd, &cap, sizeof (cap));
4165
4166	return (1);
4167}
4168
4169/****************************************************************************/
4170/*                                                                          */
4171/* Routine Name: ips_msense                                                 */
4172/*                                                                          */
4173/* Routine Description:                                                     */
4174/*                                                                          */
4175/*   Simulate a mode sense command to a logical drive                       */
4176/*                                                                          */
4177/****************************************************************************/
4178static int
4179ips_msense(ips_ha_t * ha, ips_scb_t * scb)
4180{
4181	uint16_t heads;
4182	uint16_t sectors;
4183	uint32_t cylinders;
4184	IPS_SCSI_MODE_PAGE_DATA mdata;
4185
4186	METHOD_TRACE("ips_msense", 1);
4187
4188	if (le32_to_cpu(ha->enq->ulDriveSize[scb->target_id]) > 0x400000 &&
4189	    (ha->enq->ucMiscFlag & 0x8) == 0) {
4190		heads = IPS_NORM_HEADS;
4191		sectors = IPS_NORM_SECTORS;
4192	} else {
4193		heads = IPS_COMP_HEADS;
4194		sectors = IPS_COMP_SECTORS;
4195	}
4196
4197	cylinders =
4198	    (le32_to_cpu(ha->enq->ulDriveSize[scb->target_id]) -
4199	     1) / (heads * sectors);
4200
4201	memset(&mdata, 0, sizeof (IPS_SCSI_MODE_PAGE_DATA));
4202
4203	mdata.hdr.BlockDescLength = 8;
4204
4205	switch (scb->scsi_cmd->cmnd[2] & 0x3f) {
4206	case 0x03:		/* page 3 */
4207		mdata.pdata.pg3.PageCode = 3;
4208		mdata.pdata.pg3.PageLength = sizeof (IPS_SCSI_MODE_PAGE3);
4209		mdata.hdr.DataLength =
4210		    3 + mdata.hdr.BlockDescLength + mdata.pdata.pg3.PageLength;
4211		mdata.pdata.pg3.TracksPerZone = 0;
4212		mdata.pdata.pg3.AltSectorsPerZone = 0;
4213		mdata.pdata.pg3.AltTracksPerZone = 0;
4214		mdata.pdata.pg3.AltTracksPerVolume = 0;
4215		mdata.pdata.pg3.SectorsPerTrack = cpu_to_be16(sectors);
4216		mdata.pdata.pg3.BytesPerSector = cpu_to_be16(IPS_BLKSIZE);
4217		mdata.pdata.pg3.Interleave = cpu_to_be16(1);
4218		mdata.pdata.pg3.TrackSkew = 0;
4219		mdata.pdata.pg3.CylinderSkew = 0;
4220		mdata.pdata.pg3.flags = IPS_SCSI_MP3_SoftSector;
4221		break;
4222
4223	case 0x4:
4224		mdata.pdata.pg4.PageCode = 4;
4225		mdata.pdata.pg4.PageLength = sizeof (IPS_SCSI_MODE_PAGE4);
4226		mdata.hdr.DataLength =
4227		    3 + mdata.hdr.BlockDescLength + mdata.pdata.pg4.PageLength;
4228		mdata.pdata.pg4.CylindersHigh =
4229		    cpu_to_be16((cylinders >> 8) & 0xFFFF);
4230		mdata.pdata.pg4.CylindersLow = (cylinders & 0xFF);
4231		mdata.pdata.pg4.Heads = heads;
4232		mdata.pdata.pg4.WritePrecompHigh = 0;
4233		mdata.pdata.pg4.WritePrecompLow = 0;
4234		mdata.pdata.pg4.ReducedWriteCurrentHigh = 0;
4235		mdata.pdata.pg4.ReducedWriteCurrentLow = 0;
4236		mdata.pdata.pg4.StepRate = cpu_to_be16(1);
4237		mdata.pdata.pg4.LandingZoneHigh = 0;
4238		mdata.pdata.pg4.LandingZoneLow = 0;
4239		mdata.pdata.pg4.flags = 0;
4240		mdata.pdata.pg4.RotationalOffset = 0;
4241		mdata.pdata.pg4.MediumRotationRate = 0;
4242		break;
4243	case 0x8:
4244		mdata.pdata.pg8.PageCode = 8;
4245		mdata.pdata.pg8.PageLength = sizeof (IPS_SCSI_MODE_PAGE8);
4246		mdata.hdr.DataLength =
4247		    3 + mdata.hdr.BlockDescLength + mdata.pdata.pg8.PageLength;
4248		/* everything else is left set to 0 */
4249		break;
4250
4251	default:
4252		return (0);
4253	}			/* end switch */
4254
4255	ips_scmd_buf_write(scb->scsi_cmd, &mdata, sizeof (mdata));
4256
4257	return (1);
4258}
4259
4260/****************************************************************************/
4261/*                                                                          */
4262/* Routine Name: ips_reqsen                                                 */
4263/*                                                                          */
4264/* Routine Description:                                                     */
4265/*                                                                          */
4266/*   Simulate a request sense command to a logical drive                    */
4267/*                                                                          */
4268/****************************************************************************/
4269static int
4270ips_reqsen(ips_ha_t * ha, ips_scb_t * scb)
4271{
4272	IPS_SCSI_REQSEN reqsen;
4273
4274	METHOD_TRACE("ips_reqsen", 1);
4275
4276	memset(&reqsen, 0, sizeof (IPS_SCSI_REQSEN));
4277
4278	reqsen.ResponseCode =
4279	    IPS_SCSI_REQSEN_VALID | IPS_SCSI_REQSEN_CURRENT_ERR;
4280	reqsen.AdditionalLength = 10;
4281	reqsen.AdditionalSenseCode = IPS_SCSI_REQSEN_NO_SENSE;
4282	reqsen.AdditionalSenseCodeQual = IPS_SCSI_REQSEN_NO_SENSE;
4283
4284	ips_scmd_buf_write(scb->scsi_cmd, &reqsen, sizeof (reqsen));
4285
4286	return (1);
4287}
4288
4289/****************************************************************************/
4290/*                                                                          */
4291/* Routine Name: ips_free                                                   */
4292/*                                                                          */
4293/* Routine Description:                                                     */
4294/*                                                                          */
4295/*   Free any allocated space for this controller                           */
4296/*                                                                          */
4297/****************************************************************************/
4298static void
4299ips_free(ips_ha_t * ha)
4300{
4301
4302	METHOD_TRACE("ips_free", 1);
4303
4304	if (ha) {
4305		if (ha->enq) {
4306			pci_free_consistent(ha->pcidev, sizeof(IPS_ENQ),
4307					    ha->enq, ha->enq_busaddr);
4308			ha->enq = NULL;
4309		}
4310
4311		kfree(ha->conf);
4312		ha->conf = NULL;
4313
4314		if (ha->adapt) {
4315			pci_free_consistent(ha->pcidev,
4316					    sizeof (IPS_ADAPTER) +
4317					    sizeof (IPS_IO_CMD), ha->adapt,
4318					    ha->adapt->hw_status_start);
4319			ha->adapt = NULL;
4320		}
4321
4322		if (ha->logical_drive_info) {
4323			pci_free_consistent(ha->pcidev,
4324					    sizeof (IPS_LD_INFO),
4325					    ha->logical_drive_info,
4326					    ha->logical_drive_info_dma_addr);
4327			ha->logical_drive_info = NULL;
4328		}
4329
4330		kfree(ha->nvram);
4331		ha->nvram = NULL;
4332
4333		kfree(ha->subsys);
4334		ha->subsys = NULL;
4335
4336		if (ha->ioctl_data) {
4337			pci_free_consistent(ha->pcidev, ha->ioctl_len,
4338					    ha->ioctl_data, ha->ioctl_busaddr);
4339			ha->ioctl_data = NULL;
4340			ha->ioctl_datasize = 0;
4341			ha->ioctl_len = 0;
4342		}
4343		ips_deallocatescbs(ha, ha->max_cmds);
4344
4345		/* free memory mapped (if applicable) */
4346		if (ha->mem_ptr) {
4347			iounmap(ha->ioremap_ptr);
4348			ha->ioremap_ptr = NULL;
4349			ha->mem_ptr = NULL;
4350		}
4351
4352		ha->mem_addr = 0;
4353
4354	}
4355}
4356
4357/****************************************************************************/
4358/*                                                                          */
4359/* Routine Name: ips_deallocatescbs                                         */
4360/*                                                                          */
4361/* Routine Description:                                                     */
4362/*                                                                          */
4363/*   Free the command blocks                                                */
4364/*                                                                          */
4365/****************************************************************************/
4366static int
4367ips_deallocatescbs(ips_ha_t * ha, int cmds)
4368{
4369	if (ha->scbs) {
4370		pci_free_consistent(ha->pcidev,
4371				    IPS_SGLIST_SIZE(ha) * IPS_MAX_SG * cmds,
4372				    ha->scbs->sg_list.list,
4373				    ha->scbs->sg_busaddr);
4374		pci_free_consistent(ha->pcidev, sizeof (ips_scb_t) * cmds,
4375				    ha->scbs, ha->scbs->scb_busaddr);
4376		ha->scbs = NULL;
4377	}			/* end if */
4378	return 1;
4379}
4380
4381/****************************************************************************/
4382/*                                                                          */
4383/* Routine Name: ips_allocatescbs                                           */
4384/*                                                                          */
4385/* Routine Description:                                                     */
4386/*                                                                          */
4387/*   Allocate the command blocks                                            */
4388/*                                                                          */
4389/****************************************************************************/
4390static int
4391ips_allocatescbs(ips_ha_t * ha)
4392{
4393	ips_scb_t *scb_p;
4394	IPS_SG_LIST ips_sg;
4395	int i;
4396	dma_addr_t command_dma, sg_dma;
4397
4398	METHOD_TRACE("ips_allocatescbs", 1);
4399
4400	/* Allocate memory for the SCBs */
4401	ha->scbs =
4402	    pci_alloc_consistent(ha->pcidev, ha->max_cmds * sizeof (ips_scb_t),
4403				 &command_dma);
4404	if (ha->scbs == NULL)
4405		return 0;
4406	ips_sg.list =
4407	    pci_alloc_consistent(ha->pcidev,
4408				 IPS_SGLIST_SIZE(ha) * IPS_MAX_SG *
4409				 ha->max_cmds, &sg_dma);
4410	if (ips_sg.list == NULL) {
4411		pci_free_consistent(ha->pcidev,
4412				    ha->max_cmds * sizeof (ips_scb_t), ha->scbs,
4413				    command_dma);
4414		return 0;
4415	}
4416
4417	memset(ha->scbs, 0, ha->max_cmds * sizeof (ips_scb_t));
4418
4419	for (i = 0; i < ha->max_cmds; i++) {
4420		scb_p = &ha->scbs[i];
4421		scb_p->scb_busaddr = command_dma + sizeof (ips_scb_t) * i;
4422		/* set up S/G list */
4423		if (IPS_USE_ENH_SGLIST(ha)) {
4424			scb_p->sg_list.enh_list =
4425			    ips_sg.enh_list + i * IPS_MAX_SG;
4426			scb_p->sg_busaddr =
4427			    sg_dma + IPS_SGLIST_SIZE(ha) * IPS_MAX_SG * i;
4428		} else {
4429			scb_p->sg_list.std_list =
4430			    ips_sg.std_list + i * IPS_MAX_SG;
4431			scb_p->sg_busaddr =
4432			    sg_dma + IPS_SGLIST_SIZE(ha) * IPS_MAX_SG * i;
4433		}
4434
4435		/* add to the free list */
4436		if (i < ha->max_cmds - 1) {
4437			scb_p->q_next = ha->scb_freelist;
4438			ha->scb_freelist = scb_p;
4439		}
4440	}
4441
4442	/* success */
4443	return (1);
4444}
4445
4446/****************************************************************************/
4447/*                                                                          */
4448/* Routine Name: ips_init_scb                                               */
4449/*                                                                          */
4450/* Routine Description:                                                     */
4451/*                                                                          */
4452/*   Initialize a CCB to default values                                     */
4453/*                                                                          */
4454/****************************************************************************/
4455static void
4456ips_init_scb(ips_ha_t * ha, ips_scb_t * scb)
4457{
4458	IPS_SG_LIST sg_list;
4459	uint32_t cmd_busaddr, sg_busaddr;
4460	METHOD_TRACE("ips_init_scb", 1);
4461
4462	if (scb == NULL)
4463		return;
4464
4465	sg_list.list = scb->sg_list.list;
4466	cmd_busaddr = scb->scb_busaddr;
4467	sg_busaddr = scb->sg_busaddr;
4468	/* zero fill */
4469	memset(scb, 0, sizeof (ips_scb_t));
4470	memset(ha->dummy, 0, sizeof (IPS_IO_CMD));
4471
4472	/* Initialize dummy command bucket */
4473	ha->dummy->op_code = 0xFF;
4474	ha->dummy->ccsar = cpu_to_le32(ha->adapt->hw_status_start
4475				       + sizeof (IPS_ADAPTER));
4476	ha->dummy->command_id = IPS_MAX_CMDS;
4477
4478	/* set bus address of scb */
4479	scb->scb_busaddr = cmd_busaddr;
4480	scb->sg_busaddr = sg_busaddr;
4481	scb->sg_list.list = sg_list.list;
4482
4483	/* Neptune Fix */
4484	scb->cmd.basic_io.cccr = cpu_to_le32((uint32_t) IPS_BIT_ILE);
4485	scb->cmd.basic_io.ccsar = cpu_to_le32(ha->adapt->hw_status_start
4486					      + sizeof (IPS_ADAPTER));
4487}
4488
4489/****************************************************************************/
4490/*                                                                          */
4491/* Routine Name: ips_get_scb                                                */
4492/*                                                                          */
4493/* Routine Description:                                                     */
4494/*                                                                          */
4495/*   Initialize a CCB to default values                                     */
4496/*                                                                          */
4497/* ASSUMED to be callled from within a lock                                 */
4498/*                                                                          */
4499/****************************************************************************/
4500static ips_scb_t *
4501ips_getscb(ips_ha_t * ha)
4502{
4503	ips_scb_t *scb;
4504
4505	METHOD_TRACE("ips_getscb", 1);
4506
4507	if ((scb = ha->scb_freelist) == NULL) {
4508
4509		return (NULL);
4510	}
4511
4512	ha->scb_freelist = scb->q_next;
4513	scb->flags = 0;
4514	scb->q_next = NULL;
4515
4516	ips_init_scb(ha, scb);
4517
4518	return (scb);
4519}
4520
4521/****************************************************************************/
4522/*                                                                          */
4523/* Routine Name: ips_free_scb                                               */
4524/*                                                                          */
4525/* Routine Description:                                                     */
4526/*                                                                          */
4527/*   Return an unused CCB back to the free list                             */
4528/*                                                                          */
4529/* ASSUMED to be called from within a lock                                  */
4530/*                                                                          */
4531/****************************************************************************/
4532static void
4533ips_freescb(ips_ha_t * ha, ips_scb_t * scb)
4534{
4535
4536	METHOD_TRACE("ips_freescb", 1);
4537	if (scb->flags & IPS_SCB_MAP_SG)
4538                scsi_dma_unmap(scb->scsi_cmd);
4539	else if (scb->flags & IPS_SCB_MAP_SINGLE)
4540		pci_unmap_single(ha->pcidev, scb->data_busaddr, scb->data_len,
4541				 IPS_DMA_DIR(scb));
4542
4543	/* check to make sure this is not our "special" scb */
4544	if (IPS_COMMAND_ID(ha, scb) < (ha->max_cmds - 1)) {
4545		scb->q_next = ha->scb_freelist;
4546		ha->scb_freelist = scb;
4547	}
4548}
4549
4550/****************************************************************************/
4551/*                                                                          */
4552/* Routine Name: ips_isinit_copperhead                                      */
4553/*                                                                          */
4554/* Routine Description:                                                     */
4555/*                                                                          */
4556/*   Is controller initialized ?                                            */
4557/*                                                                          */
4558/****************************************************************************/
4559static int
4560ips_isinit_copperhead(ips_ha_t * ha)
4561{
4562	uint8_t scpr;
4563	uint8_t isr;
4564
4565	METHOD_TRACE("ips_isinit_copperhead", 1);
4566
4567	isr = inb(ha->io_addr + IPS_REG_HISR);
4568	scpr = inb(ha->io_addr + IPS_REG_SCPR);
4569
4570	if (((isr & IPS_BIT_EI) == 0) && ((scpr & IPS_BIT_EBM) == 0))
4571		return (0);
4572	else
4573		return (1);
4574}
4575
4576/****************************************************************************/
4577/*                                                                          */
4578/* Routine Name: ips_isinit_copperhead_memio                                */
4579/*                                                                          */
4580/* Routine Description:                                                     */
4581/*                                                                          */
4582/*   Is controller initialized ?                                            */
4583/*                                                                          */
4584/****************************************************************************/
4585static int
4586ips_isinit_copperhead_memio(ips_ha_t * ha)
4587{
4588	uint8_t isr = 0;
4589	uint8_t scpr;
4590
4591	METHOD_TRACE("ips_is_init_copperhead_memio", 1);
4592
4593	isr = readb(ha->mem_ptr + IPS_REG_HISR);
4594	scpr = readb(ha->mem_ptr + IPS_REG_SCPR);
4595
4596	if (((isr & IPS_BIT_EI) == 0) && ((scpr & IPS_BIT_EBM) == 0))
4597		return (0);
4598	else
4599		return (1);
4600}
4601
4602/****************************************************************************/
4603/*                                                                          */
4604/* Routine Name: ips_isinit_morpheus                                        */
4605/*                                                                          */
4606/* Routine Description:                                                     */
4607/*                                                                          */
4608/*   Is controller initialized ?                                            */
4609/*                                                                          */
4610/****************************************************************************/
4611static int
4612ips_isinit_morpheus(ips_ha_t * ha)
4613{
4614	uint32_t post;
4615	uint32_t bits;
4616
4617	METHOD_TRACE("ips_is_init_morpheus", 1);
4618
4619	if (ips_isintr_morpheus(ha))
4620	    ips_flush_and_reset(ha);
4621
4622	post = readl(ha->mem_ptr + IPS_REG_I960_MSG0);
4623	bits = readl(ha->mem_ptr + IPS_REG_I2O_HIR);
4624
4625	if (post == 0)
4626		return (0);
4627	else if (bits & 0x3)
4628		return (0);
4629	else
4630		return (1);
4631}
4632
4633/****************************************************************************/
4634/*                                                                          */
4635/* Routine Name: ips_flush_and_reset                                        */
4636/*                                                                          */
4637/* Routine Description:                                                     */
4638/*                                                                          */
4639/*   Perform cleanup ( FLUSH and RESET ) when the adapter is in an unknown  */
4640/*   state ( was trying to INIT and an interrupt was already pending ) ...  */
4641/*                                                                          */
4642/****************************************************************************/
4643static void
4644ips_flush_and_reset(ips_ha_t *ha)
4645{
4646	ips_scb_t *scb;
4647	int  ret;
4648 	int  time;
4649	int  done;
4650	dma_addr_t command_dma;
4651
4652	/* Create a usuable SCB */
4653	scb = pci_alloc_consistent(ha->pcidev, sizeof(ips_scb_t), &command_dma);
 
4654	if (scb) {
4655	    memset(scb, 0, sizeof(ips_scb_t));
4656	    ips_init_scb(ha, scb);
4657	    scb->scb_busaddr = command_dma;
4658
4659	    scb->timeout = ips_cmd_timeout;
4660	    scb->cdb[0] = IPS_CMD_FLUSH;
4661
4662	    scb->cmd.flush_cache.op_code = IPS_CMD_FLUSH;
4663	    scb->cmd.flush_cache.command_id = IPS_MAX_CMDS;   /* Use an ID that would otherwise not exist */
4664	    scb->cmd.flush_cache.state = IPS_NORM_STATE;
4665	    scb->cmd.flush_cache.reserved = 0;
4666	    scb->cmd.flush_cache.reserved2 = 0;
4667	    scb->cmd.flush_cache.reserved3 = 0;
4668	    scb->cmd.flush_cache.reserved4 = 0;
4669
4670	    ret = ips_send_cmd(ha, scb);                      /* Send the Flush Command */
4671
4672	    if (ret == IPS_SUCCESS) {
4673	        time = 60 * IPS_ONE_SEC;	              /* Max Wait time is 60 seconds */
4674	        done = 0;
4675
4676	        while ((time > 0) && (!done)) {
4677		   done = ips_poll_for_flush_complete(ha);
4678	           /* This may look evil, but it's only done during extremely rare start-up conditions ! */
4679	           udelay(1000);
4680	           time--;
4681	        }
4682        }
4683	}
4684
4685	/* Now RESET and INIT the adapter */
4686	(*ha->func.reset) (ha);
4687
4688	pci_free_consistent(ha->pcidev, sizeof(ips_scb_t), scb, command_dma);
4689	return;
4690}
4691
4692/****************************************************************************/
4693/*                                                                          */
4694/* Routine Name: ips_poll_for_flush_complete                                */
4695/*                                                                          */
4696/* Routine Description:                                                     */
4697/*                                                                          */
4698/*   Poll for the Flush Command issued by ips_flush_and_reset() to complete */
4699/*   All other responses are just taken off the queue and ignored           */
4700/*                                                                          */
4701/****************************************************************************/
4702static int
4703ips_poll_for_flush_complete(ips_ha_t * ha)
4704{
4705	IPS_STATUS cstatus;
4706
4707	while (TRUE) {
4708	    cstatus.value = (*ha->func.statupd) (ha);
4709
4710	    if (cstatus.value == 0xffffffff)      /* If No Interrupt to process */
4711			break;
4712
4713	    /* Success is when we see the Flush Command ID */
4714	    if (cstatus.fields.command_id == IPS_MAX_CMDS)
4715	        return 1;
4716	 }
4717
4718	return 0;
4719}
4720
4721/****************************************************************************/
4722/*                                                                          */
4723/* Routine Name: ips_enable_int_copperhead                                  */
4724/*                                                                          */
4725/* Routine Description:                                                     */
4726/*   Turn on interrupts                                                     */
4727/*                                                                          */
4728/****************************************************************************/
4729static void
4730ips_enable_int_copperhead(ips_ha_t * ha)
4731{
4732	METHOD_TRACE("ips_enable_int_copperhead", 1);
4733
4734	outb(ha->io_addr + IPS_REG_HISR, IPS_BIT_EI);
4735	inb(ha->io_addr + IPS_REG_HISR);	/*Ensure PCI Posting Completes*/
4736}
4737
4738/****************************************************************************/
4739/*                                                                          */
4740/* Routine Name: ips_enable_int_copperhead_memio                            */
4741/*                                                                          */
4742/* Routine Description:                                                     */
4743/*   Turn on interrupts                                                     */
4744/*                                                                          */
4745/****************************************************************************/
4746static void
4747ips_enable_int_copperhead_memio(ips_ha_t * ha)
4748{
4749	METHOD_TRACE("ips_enable_int_copperhead_memio", 1);
4750
4751	writeb(IPS_BIT_EI, ha->mem_ptr + IPS_REG_HISR);
4752	readb(ha->mem_ptr + IPS_REG_HISR);	/*Ensure PCI Posting Completes*/
4753}
4754
4755/****************************************************************************/
4756/*                                                                          */
4757/* Routine Name: ips_enable_int_morpheus                                    */
4758/*                                                                          */
4759/* Routine Description:                                                     */
4760/*   Turn on interrupts                                                     */
4761/*                                                                          */
4762/****************************************************************************/
4763static void
4764ips_enable_int_morpheus(ips_ha_t * ha)
4765{
4766	uint32_t Oimr;
4767
4768	METHOD_TRACE("ips_enable_int_morpheus", 1);
4769
4770	Oimr = readl(ha->mem_ptr + IPS_REG_I960_OIMR);
4771	Oimr &= ~0x08;
4772	writel(Oimr, ha->mem_ptr + IPS_REG_I960_OIMR);
4773	readl(ha->mem_ptr + IPS_REG_I960_OIMR);	/*Ensure PCI Posting Completes*/
4774}
4775
4776/****************************************************************************/
4777/*                                                                          */
4778/* Routine Name: ips_init_copperhead                                        */
4779/*                                                                          */
4780/* Routine Description:                                                     */
4781/*                                                                          */
4782/*   Initialize a copperhead controller                                     */
4783/*                                                                          */
4784/****************************************************************************/
4785static int
4786ips_init_copperhead(ips_ha_t * ha)
4787{
4788	uint8_t Isr;
4789	uint8_t Cbsp;
4790	uint8_t PostByte[IPS_MAX_POST_BYTES];
4791	uint8_t ConfigByte[IPS_MAX_CONFIG_BYTES];
4792	int i, j;
4793
4794	METHOD_TRACE("ips_init_copperhead", 1);
4795
4796	for (i = 0; i < IPS_MAX_POST_BYTES; i++) {
4797		for (j = 0; j < 45; j++) {
4798			Isr = inb(ha->io_addr + IPS_REG_HISR);
4799			if (Isr & IPS_BIT_GHI)
4800				break;
4801
4802			/* Delay for 1 Second */
4803			MDELAY(IPS_ONE_SEC);
4804		}
4805
4806		if (j >= 45)
4807			/* error occurred */
4808			return (0);
4809
4810		PostByte[i] = inb(ha->io_addr + IPS_REG_ISPR);
4811		outb(Isr, ha->io_addr + IPS_REG_HISR);
4812	}
4813
4814	if (PostByte[0] < IPS_GOOD_POST_STATUS) {
4815		IPS_PRINTK(KERN_WARNING, ha->pcidev,
4816			   "reset controller fails (post status %x %x).\n",
4817			   PostByte[0], PostByte[1]);
4818
4819		return (0);
4820	}
4821
4822	for (i = 0; i < IPS_MAX_CONFIG_BYTES; i++) {
4823		for (j = 0; j < 240; j++) {
4824			Isr = inb(ha->io_addr + IPS_REG_HISR);
4825			if (Isr & IPS_BIT_GHI)
4826				break;
4827
4828			/* Delay for 1 Second */
4829			MDELAY(IPS_ONE_SEC);
4830		}
4831
4832		if (j >= 240)
4833			/* error occurred */
4834			return (0);
4835
4836		ConfigByte[i] = inb(ha->io_addr + IPS_REG_ISPR);
4837		outb(Isr, ha->io_addr + IPS_REG_HISR);
4838	}
4839
4840	for (i = 0; i < 240; i++) {
4841		Cbsp = inb(ha->io_addr + IPS_REG_CBSP);
4842
4843		if ((Cbsp & IPS_BIT_OP) == 0)
4844			break;
4845
4846		/* Delay for 1 Second */
4847		MDELAY(IPS_ONE_SEC);
4848	}
4849
4850	if (i >= 240)
4851		/* reset failed */
4852		return (0);
4853
4854	/* setup CCCR */
4855	outl(0x1010, ha->io_addr + IPS_REG_CCCR);
4856
4857	/* Enable busmastering */
4858	outb(IPS_BIT_EBM, ha->io_addr + IPS_REG_SCPR);
4859
4860	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
4861		/* fix for anaconda64 */
4862		outl(0, ha->io_addr + IPS_REG_NDAE);
4863
4864	/* Enable interrupts */
4865	outb(IPS_BIT_EI, ha->io_addr + IPS_REG_HISR);
4866
4867	return (1);
4868}
4869
4870/****************************************************************************/
4871/*                                                                          */
4872/* Routine Name: ips_init_copperhead_memio                                  */
4873/*                                                                          */
4874/* Routine Description:                                                     */
4875/*                                                                          */
4876/*   Initialize a copperhead controller with memory mapped I/O              */
4877/*                                                                          */
4878/****************************************************************************/
4879static int
4880ips_init_copperhead_memio(ips_ha_t * ha)
4881{
4882	uint8_t Isr = 0;
4883	uint8_t Cbsp;
4884	uint8_t PostByte[IPS_MAX_POST_BYTES];
4885	uint8_t ConfigByte[IPS_MAX_CONFIG_BYTES];
4886	int i, j;
4887
4888	METHOD_TRACE("ips_init_copperhead_memio", 1);
4889
4890	for (i = 0; i < IPS_MAX_POST_BYTES; i++) {
4891		for (j = 0; j < 45; j++) {
4892			Isr = readb(ha->mem_ptr + IPS_REG_HISR);
4893			if (Isr & IPS_BIT_GHI)
4894				break;
4895
4896			/* Delay for 1 Second */
4897			MDELAY(IPS_ONE_SEC);
4898		}
4899
4900		if (j >= 45)
4901			/* error occurred */
4902			return (0);
4903
4904		PostByte[i] = readb(ha->mem_ptr + IPS_REG_ISPR);
4905		writeb(Isr, ha->mem_ptr + IPS_REG_HISR);
4906	}
4907
4908	if (PostByte[0] < IPS_GOOD_POST_STATUS) {
4909		IPS_PRINTK(KERN_WARNING, ha->pcidev,
4910			   "reset controller fails (post status %x %x).\n",
4911			   PostByte[0], PostByte[1]);
4912
4913		return (0);
4914	}
4915
4916	for (i = 0; i < IPS_MAX_CONFIG_BYTES; i++) {
4917		for (j = 0; j < 240; j++) {
4918			Isr = readb(ha->mem_ptr + IPS_REG_HISR);
4919			if (Isr & IPS_BIT_GHI)
4920				break;
4921
4922			/* Delay for 1 Second */
4923			MDELAY(IPS_ONE_SEC);
4924		}
4925
4926		if (j >= 240)
4927			/* error occurred */
4928			return (0);
4929
4930		ConfigByte[i] = readb(ha->mem_ptr + IPS_REG_ISPR);
4931		writeb(Isr, ha->mem_ptr + IPS_REG_HISR);
4932	}
4933
4934	for (i = 0; i < 240; i++) {
4935		Cbsp = readb(ha->mem_ptr + IPS_REG_CBSP);
4936
4937		if ((Cbsp & IPS_BIT_OP) == 0)
4938			break;
4939
4940		/* Delay for 1 Second */
4941		MDELAY(IPS_ONE_SEC);
4942	}
4943
4944	if (i >= 240)
4945		/* error occurred */
4946		return (0);
4947
4948	/* setup CCCR */
4949	writel(0x1010, ha->mem_ptr + IPS_REG_CCCR);
4950
4951	/* Enable busmastering */
4952	writeb(IPS_BIT_EBM, ha->mem_ptr + IPS_REG_SCPR);
4953
4954	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
4955		/* fix for anaconda64 */
4956		writel(0, ha->mem_ptr + IPS_REG_NDAE);
4957
4958	/* Enable interrupts */
4959	writeb(IPS_BIT_EI, ha->mem_ptr + IPS_REG_HISR);
4960
4961	/* if we get here then everything went OK */
4962	return (1);
4963}
4964
4965/****************************************************************************/
4966/*                                                                          */
4967/* Routine Name: ips_init_morpheus                                          */
4968/*                                                                          */
4969/* Routine Description:                                                     */
4970/*                                                                          */
4971/*   Initialize a morpheus controller                                       */
4972/*                                                                          */
4973/****************************************************************************/
4974static int
4975ips_init_morpheus(ips_ha_t * ha)
4976{
4977	uint32_t Post;
4978	uint32_t Config;
4979	uint32_t Isr;
4980	uint32_t Oimr;
4981	int i;
4982
4983	METHOD_TRACE("ips_init_morpheus", 1);
4984
4985	/* Wait up to 45 secs for Post */
4986	for (i = 0; i < 45; i++) {
4987		Isr = readl(ha->mem_ptr + IPS_REG_I2O_HIR);
4988
4989		if (Isr & IPS_BIT_I960_MSG0I)
4990			break;
4991
4992		/* Delay for 1 Second */
4993		MDELAY(IPS_ONE_SEC);
4994	}
4995
4996	if (i >= 45) {
4997		/* error occurred */
4998		IPS_PRINTK(KERN_WARNING, ha->pcidev,
4999			   "timeout waiting for post.\n");
5000
5001		return (0);
5002	}
5003
5004	Post = readl(ha->mem_ptr + IPS_REG_I960_MSG0);
5005
5006	if (Post == 0x4F00) {	/* If Flashing the Battery PIC         */
5007		IPS_PRINTK(KERN_WARNING, ha->pcidev,
5008			   "Flashing Battery PIC, Please wait ...\n");
5009
5010		/* Clear the interrupt bit */
5011		Isr = (uint32_t) IPS_BIT_I960_MSG0I;
5012		writel(Isr, ha->mem_ptr + IPS_REG_I2O_HIR);
5013
5014		for (i = 0; i < 120; i++) {	/*    Wait Up to 2 Min. for Completion */
5015			Post = readl(ha->mem_ptr + IPS_REG_I960_MSG0);
5016			if (Post != 0x4F00)
5017				break;
5018			/* Delay for 1 Second */
5019			MDELAY(IPS_ONE_SEC);
5020		}
5021
5022		if (i >= 120) {
5023			IPS_PRINTK(KERN_WARNING, ha->pcidev,
5024				   "timeout waiting for Battery PIC Flash\n");
5025			return (0);
5026		}
5027
5028	}
5029
5030	/* Clear the interrupt bit */
5031	Isr = (uint32_t) IPS_BIT_I960_MSG0I;
5032	writel(Isr, ha->mem_ptr + IPS_REG_I2O_HIR);
5033
5034	if (Post < (IPS_GOOD_POST_STATUS << 8)) {
5035		IPS_PRINTK(KERN_WARNING, ha->pcidev,
5036			   "reset controller fails (post status %x).\n", Post);
5037
5038		return (0);
5039	}
5040
5041	/* Wait up to 240 secs for config bytes */
5042	for (i = 0; i < 240; i++) {
5043		Isr = readl(ha->mem_ptr + IPS_REG_I2O_HIR);
5044
5045		if (Isr & IPS_BIT_I960_MSG1I)
5046			break;
5047
5048		/* Delay for 1 Second */
5049		MDELAY(IPS_ONE_SEC);
5050	}
5051
5052	if (i >= 240) {
5053		/* error occurred */
5054		IPS_PRINTK(KERN_WARNING, ha->pcidev,
5055			   "timeout waiting for config.\n");
5056
5057		return (0);
5058	}
5059
5060	Config = readl(ha->mem_ptr + IPS_REG_I960_MSG1);
5061
5062	/* Clear interrupt bit */
5063	Isr = (uint32_t) IPS_BIT_I960_MSG1I;
5064	writel(Isr, ha->mem_ptr + IPS_REG_I2O_HIR);
5065
5066	/* Turn on the interrupts */
5067	Oimr = readl(ha->mem_ptr + IPS_REG_I960_OIMR);
5068	Oimr &= ~0x8;
5069	writel(Oimr, ha->mem_ptr + IPS_REG_I960_OIMR);
5070
5071	/* if we get here then everything went OK */
5072
5073	/* Since we did a RESET, an EraseStripeLock may be needed */
5074	if (Post == 0xEF10) {
5075		if ((Config == 0x000F) || (Config == 0x0009))
5076			ha->requires_esl = 1;
5077	}
5078
5079	return (1);
5080}
5081
5082/****************************************************************************/
5083/*                                                                          */
5084/* Routine Name: ips_reset_copperhead                                       */
5085/*                                                                          */
5086/* Routine Description:                                                     */
5087/*                                                                          */
5088/*   Reset the controller                                                   */
5089/*                                                                          */
5090/****************************************************************************/
5091static int
5092ips_reset_copperhead(ips_ha_t * ha)
5093{
5094	int reset_counter;
5095
5096	METHOD_TRACE("ips_reset_copperhead", 1);
5097
5098	DEBUG_VAR(1, "(%s%d) ips_reset_copperhead: io addr: %x, irq: %d",
5099		  ips_name, ha->host_num, ha->io_addr, ha->pcidev->irq);
5100
5101	reset_counter = 0;
5102
5103	while (reset_counter < 2) {
5104		reset_counter++;
5105
5106		outb(IPS_BIT_RST, ha->io_addr + IPS_REG_SCPR);
5107
5108		/* Delay for 1 Second */
5109		MDELAY(IPS_ONE_SEC);
5110
5111		outb(0, ha->io_addr + IPS_REG_SCPR);
5112
5113		/* Delay for 1 Second */
5114		MDELAY(IPS_ONE_SEC);
5115
5116		if ((*ha->func.init) (ha))
5117			break;
5118		else if (reset_counter >= 2) {
5119
5120			return (0);
5121		}
5122	}
5123
5124	return (1);
5125}
5126
5127/****************************************************************************/
5128/*                                                                          */
5129/* Routine Name: ips_reset_copperhead_memio                                 */
5130/*                                                                          */
5131/* Routine Description:                                                     */
5132/*                                                                          */
5133/*   Reset the controller                                                   */
5134/*                                                                          */
5135/****************************************************************************/
5136static int
5137ips_reset_copperhead_memio(ips_ha_t * ha)
5138{
5139	int reset_counter;
5140
5141	METHOD_TRACE("ips_reset_copperhead_memio", 1);
5142
5143	DEBUG_VAR(1, "(%s%d) ips_reset_copperhead_memio: mem addr: %x, irq: %d",
5144		  ips_name, ha->host_num, ha->mem_addr, ha->pcidev->irq);
5145
5146	reset_counter = 0;
5147
5148	while (reset_counter < 2) {
5149		reset_counter++;
5150
5151		writeb(IPS_BIT_RST, ha->mem_ptr + IPS_REG_SCPR);
5152
5153		/* Delay for 1 Second */
5154		MDELAY(IPS_ONE_SEC);
5155
5156		writeb(0, ha->mem_ptr + IPS_REG_SCPR);
5157
5158		/* Delay for 1 Second */
5159		MDELAY(IPS_ONE_SEC);
5160
5161		if ((*ha->func.init) (ha))
5162			break;
5163		else if (reset_counter >= 2) {
5164
5165			return (0);
5166		}
5167	}
5168
5169	return (1);
5170}
5171
5172/****************************************************************************/
5173/*                                                                          */
5174/* Routine Name: ips_reset_morpheus                                         */
5175/*                                                                          */
5176/* Routine Description:                                                     */
5177/*                                                                          */
5178/*   Reset the controller                                                   */
5179/*                                                                          */
5180/****************************************************************************/
5181static int
5182ips_reset_morpheus(ips_ha_t * ha)
5183{
5184	int reset_counter;
5185	uint8_t junk;
5186
5187	METHOD_TRACE("ips_reset_morpheus", 1);
5188
5189	DEBUG_VAR(1, "(%s%d) ips_reset_morpheus: mem addr: %x, irq: %d",
5190		  ips_name, ha->host_num, ha->mem_addr, ha->pcidev->irq);
5191
5192	reset_counter = 0;
5193
5194	while (reset_counter < 2) {
5195		reset_counter++;
5196
5197		writel(0x80000000, ha->mem_ptr + IPS_REG_I960_IDR);
5198
5199		/* Delay for 5 Seconds */
5200		MDELAY(5 * IPS_ONE_SEC);
5201
5202		/* Do a PCI config read to wait for adapter */
5203		pci_read_config_byte(ha->pcidev, 4, &junk);
5204
5205		if ((*ha->func.init) (ha))
5206			break;
5207		else if (reset_counter >= 2) {
5208
5209			return (0);
5210		}
5211	}
5212
5213	return (1);
5214}
5215
5216/****************************************************************************/
5217/*                                                                          */
5218/* Routine Name: ips_statinit                                               */
5219/*                                                                          */
5220/* Routine Description:                                                     */
5221/*                                                                          */
5222/*   Initialize the status queues on the controller                         */
5223/*                                                                          */
5224/****************************************************************************/
5225static void
5226ips_statinit(ips_ha_t * ha)
5227{
5228	uint32_t phys_status_start;
5229
5230	METHOD_TRACE("ips_statinit", 1);
5231
5232	ha->adapt->p_status_start = ha->adapt->status;
5233	ha->adapt->p_status_end = ha->adapt->status + IPS_MAX_CMDS;
5234	ha->adapt->p_status_tail = ha->adapt->status;
5235
5236	phys_status_start = ha->adapt->hw_status_start;
5237	outl(phys_status_start, ha->io_addr + IPS_REG_SQSR);
5238	outl(phys_status_start + IPS_STATUS_Q_SIZE,
5239	     ha->io_addr + IPS_REG_SQER);
5240	outl(phys_status_start + IPS_STATUS_SIZE,
5241	     ha->io_addr + IPS_REG_SQHR);
5242	outl(phys_status_start, ha->io_addr + IPS_REG_SQTR);
5243
5244	ha->adapt->hw_status_tail = phys_status_start;
5245}
5246
5247/****************************************************************************/
5248/*                                                                          */
5249/* Routine Name: ips_statinit_memio                                         */
5250/*                                                                          */
5251/* Routine Description:                                                     */
5252/*                                                                          */
5253/*   Initialize the status queues on the controller                         */
5254/*                                                                          */
5255/****************************************************************************/
5256static void
5257ips_statinit_memio(ips_ha_t * ha)
5258{
5259	uint32_t phys_status_start;
5260
5261	METHOD_TRACE("ips_statinit_memio", 1);
5262
5263	ha->adapt->p_status_start = ha->adapt->status;
5264	ha->adapt->p_status_end = ha->adapt->status + IPS_MAX_CMDS;
5265	ha->adapt->p_status_tail = ha->adapt->status;
5266
5267	phys_status_start = ha->adapt->hw_status_start;
5268	writel(phys_status_start, ha->mem_ptr + IPS_REG_SQSR);
5269	writel(phys_status_start + IPS_STATUS_Q_SIZE,
5270	       ha->mem_ptr + IPS_REG_SQER);
5271	writel(phys_status_start + IPS_STATUS_SIZE, ha->mem_ptr + IPS_REG_SQHR);
5272	writel(phys_status_start, ha->mem_ptr + IPS_REG_SQTR);
5273
5274	ha->adapt->hw_status_tail = phys_status_start;
5275}
5276
5277/****************************************************************************/
5278/*                                                                          */
5279/* Routine Name: ips_statupd_copperhead                                     */
5280/*                                                                          */
5281/* Routine Description:                                                     */
5282/*                                                                          */
5283/*   Remove an element from the status queue                                */
5284/*                                                                          */
5285/****************************************************************************/
5286static uint32_t
5287ips_statupd_copperhead(ips_ha_t * ha)
5288{
5289	METHOD_TRACE("ips_statupd_copperhead", 1);
5290
5291	if (ha->adapt->p_status_tail != ha->adapt->p_status_end) {
5292		ha->adapt->p_status_tail++;
5293		ha->adapt->hw_status_tail += sizeof (IPS_STATUS);
5294	} else {
5295		ha->adapt->p_status_tail = ha->adapt->p_status_start;
5296		ha->adapt->hw_status_tail = ha->adapt->hw_status_start;
5297	}
5298
5299	outl(ha->adapt->hw_status_tail,
5300	     ha->io_addr + IPS_REG_SQTR);
5301
5302	return (ha->adapt->p_status_tail->value);
5303}
5304
5305/****************************************************************************/
5306/*                                                                          */
5307/* Routine Name: ips_statupd_copperhead_memio                               */
5308/*                                                                          */
5309/* Routine Description:                                                     */
5310/*                                                                          */
5311/*   Remove an element from the status queue                                */
5312/*                                                                          */
5313/****************************************************************************/
5314static uint32_t
5315ips_statupd_copperhead_memio(ips_ha_t * ha)
5316{
5317	METHOD_TRACE("ips_statupd_copperhead_memio", 1);
5318
5319	if (ha->adapt->p_status_tail != ha->adapt->p_status_end) {
5320		ha->adapt->p_status_tail++;
5321		ha->adapt->hw_status_tail += sizeof (IPS_STATUS);
5322	} else {
5323		ha->adapt->p_status_tail = ha->adapt->p_status_start;
5324		ha->adapt->hw_status_tail = ha->adapt->hw_status_start;
5325	}
5326
5327	writel(ha->adapt->hw_status_tail, ha->mem_ptr + IPS_REG_SQTR);
5328
5329	return (ha->adapt->p_status_tail->value);
5330}
5331
5332/****************************************************************************/
5333/*                                                                          */
5334/* Routine Name: ips_statupd_morpheus                                       */
5335/*                                                                          */
5336/* Routine Description:                                                     */
5337/*                                                                          */
5338/*   Remove an element from the status queue                                */
5339/*                                                                          */
5340/****************************************************************************/
5341static uint32_t
5342ips_statupd_morpheus(ips_ha_t * ha)
5343{
5344	uint32_t val;
5345
5346	METHOD_TRACE("ips_statupd_morpheus", 1);
5347
5348	val = readl(ha->mem_ptr + IPS_REG_I2O_OUTMSGQ);
5349
5350	return (val);
5351}
5352
5353/****************************************************************************/
5354/*                                                                          */
5355/* Routine Name: ips_issue_copperhead                                       */
5356/*                                                                          */
5357/* Routine Description:                                                     */
5358/*                                                                          */
5359/*   Send a command down to the controller                                  */
5360/*                                                                          */
5361/****************************************************************************/
5362static int
5363ips_issue_copperhead(ips_ha_t * ha, ips_scb_t * scb)
5364{
5365	uint32_t TimeOut;
5366	uint32_t val;
5367
5368	METHOD_TRACE("ips_issue_copperhead", 1);
5369
5370	if (scb->scsi_cmd) {
5371		DEBUG_VAR(2, "(%s%d) ips_issue: cmd 0x%X id %d (%d %d %d)",
5372			  ips_name,
5373			  ha->host_num,
5374			  scb->cdb[0],
5375			  scb->cmd.basic_io.command_id,
5376			  scb->bus, scb->target_id, scb->lun);
5377	} else {
5378		DEBUG_VAR(2, KERN_NOTICE "(%s%d) ips_issue: logical cmd id %d",
5379			  ips_name, ha->host_num, scb->cmd.basic_io.command_id);
5380	}
5381
5382	TimeOut = 0;
5383
5384	while ((val =
5385		le32_to_cpu(inl(ha->io_addr + IPS_REG_CCCR))) & IPS_BIT_SEM) {
5386		udelay(1000);
5387
5388		if (++TimeOut >= IPS_SEM_TIMEOUT) {
5389			if (!(val & IPS_BIT_START_STOP))
5390				break;
5391
5392			IPS_PRINTK(KERN_WARNING, ha->pcidev,
5393				   "ips_issue val [0x%x].\n", val);
5394			IPS_PRINTK(KERN_WARNING, ha->pcidev,
5395				   "ips_issue semaphore chk timeout.\n");
5396
5397			return (IPS_FAILURE);
5398		}		/* end if */
5399	}			/* end while */
5400
5401	outl(scb->scb_busaddr, ha->io_addr + IPS_REG_CCSAR);
5402	outw(IPS_BIT_START_CMD, ha->io_addr + IPS_REG_CCCR);
5403
5404	return (IPS_SUCCESS);
5405}
5406
5407/****************************************************************************/
5408/*                                                                          */
5409/* Routine Name: ips_issue_copperhead_memio                                 */
5410/*                                                                          */
5411/* Routine Description:                                                     */
5412/*                                                                          */
5413/*   Send a command down to the controller                                  */
5414/*                                                                          */
5415/****************************************************************************/
5416static int
5417ips_issue_copperhead_memio(ips_ha_t * ha, ips_scb_t * scb)
5418{
5419	uint32_t TimeOut;
5420	uint32_t val;
5421
5422	METHOD_TRACE("ips_issue_copperhead_memio", 1);
5423
5424	if (scb->scsi_cmd) {
5425		DEBUG_VAR(2, "(%s%d) ips_issue: cmd 0x%X id %d (%d %d %d)",
5426			  ips_name,
5427			  ha->host_num,
5428			  scb->cdb[0],
5429			  scb->cmd.basic_io.command_id,
5430			  scb->bus, scb->target_id, scb->lun);
5431	} else {
5432		DEBUG_VAR(2, "(%s%d) ips_issue: logical cmd id %d",
5433			  ips_name, ha->host_num, scb->cmd.basic_io.command_id);
5434	}
5435
5436	TimeOut = 0;
5437
5438	while ((val = readl(ha->mem_ptr + IPS_REG_CCCR)) & IPS_BIT_SEM) {
5439		udelay(1000);
5440
5441		if (++TimeOut >= IPS_SEM_TIMEOUT) {
5442			if (!(val & IPS_BIT_START_STOP))
5443				break;
5444
5445			IPS_PRINTK(KERN_WARNING, ha->pcidev,
5446				   "ips_issue val [0x%x].\n", val);
5447			IPS_PRINTK(KERN_WARNING, ha->pcidev,
5448				   "ips_issue semaphore chk timeout.\n");
5449
5450			return (IPS_FAILURE);
5451		}		/* end if */
5452	}			/* end while */
5453
5454	writel(scb->scb_busaddr, ha->mem_ptr + IPS_REG_CCSAR);
5455	writel(IPS_BIT_START_CMD, ha->mem_ptr + IPS_REG_CCCR);
5456
5457	return (IPS_SUCCESS);
5458}
5459
5460/****************************************************************************/
5461/*                                                                          */
5462/* Routine Name: ips_issue_i2o                                              */
5463/*                                                                          */
5464/* Routine Description:                                                     */
5465/*                                                                          */
5466/*   Send a command down to the controller                                  */
5467/*                                                                          */
5468/****************************************************************************/
5469static int
5470ips_issue_i2o(ips_ha_t * ha, ips_scb_t * scb)
5471{
5472
5473	METHOD_TRACE("ips_issue_i2o", 1);
5474
5475	if (scb->scsi_cmd) {
5476		DEBUG_VAR(2, "(%s%d) ips_issue: cmd 0x%X id %d (%d %d %d)",
5477			  ips_name,
5478			  ha->host_num,
5479			  scb->cdb[0],
5480			  scb->cmd.basic_io.command_id,
5481			  scb->bus, scb->target_id, scb->lun);
5482	} else {
5483		DEBUG_VAR(2, "(%s%d) ips_issue: logical cmd id %d",
5484			  ips_name, ha->host_num, scb->cmd.basic_io.command_id);
5485	}
5486
5487	outl(scb->scb_busaddr, ha->io_addr + IPS_REG_I2O_INMSGQ);
5488
5489	return (IPS_SUCCESS);
5490}
5491
5492/****************************************************************************/
5493/*                                                                          */
5494/* Routine Name: ips_issue_i2o_memio                                        */
5495/*                                                                          */
5496/* Routine Description:                                                     */
5497/*                                                                          */
5498/*   Send a command down to the controller                                  */
5499/*                                                                          */
5500/****************************************************************************/
5501static int
5502ips_issue_i2o_memio(ips_ha_t * ha, ips_scb_t * scb)
5503{
5504
5505	METHOD_TRACE("ips_issue_i2o_memio", 1);
5506
5507	if (scb->scsi_cmd) {
5508		DEBUG_VAR(2, "(%s%d) ips_issue: cmd 0x%X id %d (%d %d %d)",
5509			  ips_name,
5510			  ha->host_num,
5511			  scb->cdb[0],
5512			  scb->cmd.basic_io.command_id,
5513			  scb->bus, scb->target_id, scb->lun);
5514	} else {
5515		DEBUG_VAR(2, "(%s%d) ips_issue: logical cmd id %d",
5516			  ips_name, ha->host_num, scb->cmd.basic_io.command_id);
5517	}
5518
5519	writel(scb->scb_busaddr, ha->mem_ptr + IPS_REG_I2O_INMSGQ);
5520
5521	return (IPS_SUCCESS);
5522}
5523
5524/****************************************************************************/
5525/*                                                                          */
5526/* Routine Name: ips_isintr_copperhead                                      */
5527/*                                                                          */
5528/* Routine Description:                                                     */
5529/*                                                                          */
5530/*   Test to see if an interrupt is for us                                  */
5531/*                                                                          */
5532/****************************************************************************/
5533static int
5534ips_isintr_copperhead(ips_ha_t * ha)
5535{
5536	uint8_t Isr;
5537
5538	METHOD_TRACE("ips_isintr_copperhead", 2);
5539
5540	Isr = inb(ha->io_addr + IPS_REG_HISR);
5541
5542	if (Isr == 0xFF)
5543		/* ?!?! Nothing really there */
5544		return (0);
5545
5546	if (Isr & IPS_BIT_SCE)
5547		return (1);
5548	else if (Isr & (IPS_BIT_SQO | IPS_BIT_GHI)) {
5549		/* status queue overflow or GHI */
5550		/* just clear the interrupt */
5551		outb(Isr, ha->io_addr + IPS_REG_HISR);
5552	}
5553
5554	return (0);
5555}
5556
5557/****************************************************************************/
5558/*                                                                          */
5559/* Routine Name: ips_isintr_copperhead_memio                                */
5560/*                                                                          */
5561/* Routine Description:                                                     */
5562/*                                                                          */
5563/*   Test to see if an interrupt is for us                                  */
5564/*                                                                          */
5565/****************************************************************************/
5566static int
5567ips_isintr_copperhead_memio(ips_ha_t * ha)
5568{
5569	uint8_t Isr;
5570
5571	METHOD_TRACE("ips_isintr_memio", 2);
5572
5573	Isr = readb(ha->mem_ptr + IPS_REG_HISR);
5574
5575	if (Isr == 0xFF)
5576		/* ?!?! Nothing really there */
5577		return (0);
5578
5579	if (Isr & IPS_BIT_SCE)
5580		return (1);
5581	else if (Isr & (IPS_BIT_SQO | IPS_BIT_GHI)) {
5582		/* status queue overflow or GHI */
5583		/* just clear the interrupt */
5584		writeb(Isr, ha->mem_ptr + IPS_REG_HISR);
5585	}
5586
5587	return (0);
5588}
5589
5590/****************************************************************************/
5591/*                                                                          */
5592/* Routine Name: ips_isintr_morpheus                                        */
5593/*                                                                          */
5594/* Routine Description:                                                     */
5595/*                                                                          */
5596/*   Test to see if an interrupt is for us                                  */
5597/*                                                                          */
5598/****************************************************************************/
5599static int
5600ips_isintr_morpheus(ips_ha_t * ha)
5601{
5602	uint32_t Isr;
5603
5604	METHOD_TRACE("ips_isintr_morpheus", 2);
5605
5606	Isr = readl(ha->mem_ptr + IPS_REG_I2O_HIR);
5607
5608	if (Isr & IPS_BIT_I2O_OPQI)
5609		return (1);
5610	else
5611		return (0);
5612}
5613
5614/****************************************************************************/
5615/*                                                                          */
5616/* Routine Name: ips_wait                                                   */
5617/*                                                                          */
5618/* Routine Description:                                                     */
5619/*                                                                          */
5620/*   Wait for a command to complete                                         */
5621/*                                                                          */
5622/****************************************************************************/
5623static int
5624ips_wait(ips_ha_t * ha, int time, int intr)
5625{
5626	int ret;
5627	int done;
5628
5629	METHOD_TRACE("ips_wait", 1);
5630
5631	ret = IPS_FAILURE;
5632	done = FALSE;
5633
5634	time *= IPS_ONE_SEC;	/* convert seconds */
5635
5636	while ((time > 0) && (!done)) {
5637		if (intr == IPS_INTR_ON) {
5638			if (ha->waitflag == FALSE) {
5639				ret = IPS_SUCCESS;
5640				done = TRUE;
5641				break;
5642			}
5643		} else if (intr == IPS_INTR_IORL) {
5644			if (ha->waitflag == FALSE) {
5645				/*
5646				 * controller generated an interrupt to
5647				 * acknowledge completion of the command
5648				 * and ips_intr() has serviced the interrupt.
5649				 */
5650				ret = IPS_SUCCESS;
5651				done = TRUE;
5652				break;
5653			}
5654
5655			/*
5656			 * NOTE: we already have the io_request_lock so
5657			 * even if we get an interrupt it won't get serviced
5658			 * until after we finish.
5659			 */
5660
5661			(*ha->func.intr) (ha);
5662		}
5663
5664		/* This looks like a very evil loop, but it only does this during start-up */
5665		udelay(1000);
5666		time--;
5667	}
5668
5669	return (ret);
5670}
5671
5672/****************************************************************************/
5673/*                                                                          */
5674/* Routine Name: ips_write_driver_status                                    */
5675/*                                                                          */
5676/* Routine Description:                                                     */
5677/*                                                                          */
5678/*   Write OS/Driver version to Page 5 of the nvram on the controller       */
5679/*                                                                          */
5680/****************************************************************************/
5681static int
5682ips_write_driver_status(ips_ha_t * ha, int intr)
5683{
5684	METHOD_TRACE("ips_write_driver_status", 1);
5685
5686	if (!ips_readwrite_page5(ha, FALSE, intr)) {
5687		IPS_PRINTK(KERN_WARNING, ha->pcidev,
5688			   "unable to read NVRAM page 5.\n");
5689
5690		return (0);
5691	}
5692
5693	/* check to make sure the page has a valid */
5694	/* signature */
5695	if (le32_to_cpu(ha->nvram->signature) != IPS_NVRAM_P5_SIG) {
5696		DEBUG_VAR(1,
5697			  "(%s%d) NVRAM page 5 has an invalid signature: %X.",
5698			  ips_name, ha->host_num, ha->nvram->signature);
5699		ha->nvram->signature = IPS_NVRAM_P5_SIG;
5700	}
5701
5702	DEBUG_VAR(2,
5703		  "(%s%d) Ad Type: %d, Ad Slot: %d, BIOS: %c%c%c%c %c%c%c%c.",
5704		  ips_name, ha->host_num, le16_to_cpu(ha->nvram->adapter_type),
5705		  ha->nvram->adapter_slot, ha->nvram->bios_high[0],
5706		  ha->nvram->bios_high[1], ha->nvram->bios_high[2],
5707		  ha->nvram->bios_high[3], ha->nvram->bios_low[0],
5708		  ha->nvram->bios_low[1], ha->nvram->bios_low[2],
5709		  ha->nvram->bios_low[3]);
5710
5711	ips_get_bios_version(ha, intr);
5712
5713	/* change values (as needed) */
5714	ha->nvram->operating_system = IPS_OS_LINUX;
5715	ha->nvram->adapter_type = ha->ad_type;
5716	strncpy((char *) ha->nvram->driver_high, IPS_VERSION_HIGH, 4);
5717	strncpy((char *) ha->nvram->driver_low, IPS_VERSION_LOW, 4);
5718	strncpy((char *) ha->nvram->bios_high, ha->bios_version, 4);
5719	strncpy((char *) ha->nvram->bios_low, ha->bios_version + 4, 4);
5720
5721	ha->nvram->versioning = 0;	/* Indicate the Driver Does Not Support Versioning */
5722
5723	/* now update the page */
5724	if (!ips_readwrite_page5(ha, TRUE, intr)) {
5725		IPS_PRINTK(KERN_WARNING, ha->pcidev,
5726			   "unable to write NVRAM page 5.\n");
5727
5728		return (0);
5729	}
5730
5731	/* IF NVRAM Page 5 is OK, Use it for Slot Number Info Because Linux Doesn't Do Slots */
5732	ha->slot_num = ha->nvram->adapter_slot;
5733
5734	return (1);
5735}
5736
5737/****************************************************************************/
5738/*                                                                          */
5739/* Routine Name: ips_read_adapter_status                                    */
5740/*                                                                          */
5741/* Routine Description:                                                     */
5742/*                                                                          */
5743/*   Do an Inquiry command to the adapter                                   */
5744/*                                                                          */
5745/****************************************************************************/
5746static int
5747ips_read_adapter_status(ips_ha_t * ha, int intr)
5748{
5749	ips_scb_t *scb;
5750	int ret;
5751
5752	METHOD_TRACE("ips_read_adapter_status", 1);
5753
5754	scb = &ha->scbs[ha->max_cmds - 1];
5755
5756	ips_init_scb(ha, scb);
5757
5758	scb->timeout = ips_cmd_timeout;
5759	scb->cdb[0] = IPS_CMD_ENQUIRY;
5760
5761	scb->cmd.basic_io.op_code = IPS_CMD_ENQUIRY;
5762	scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
5763	scb->cmd.basic_io.sg_count = 0;
5764	scb->cmd.basic_io.lba = 0;
5765	scb->cmd.basic_io.sector_count = 0;
5766	scb->cmd.basic_io.log_drv = 0;
5767	scb->data_len = sizeof (*ha->enq);
5768	scb->cmd.basic_io.sg_addr = ha->enq_busaddr;
5769
5770	/* send command */
5771	if (((ret =
5772	      ips_send_wait(ha, scb, ips_cmd_timeout, intr)) == IPS_FAILURE)
5773	    || (ret == IPS_SUCCESS_IMM)
5774	    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1))
5775		return (0);
5776
5777	return (1);
5778}
5779
5780/****************************************************************************/
5781/*                                                                          */
5782/* Routine Name: ips_read_subsystem_parameters                              */
5783/*                                                                          */
5784/* Routine Description:                                                     */
5785/*                                                                          */
5786/*   Read subsystem parameters from the adapter                             */
5787/*                                                                          */
5788/****************************************************************************/
5789static int
5790ips_read_subsystem_parameters(ips_ha_t * ha, int intr)
5791{
5792	ips_scb_t *scb;
5793	int ret;
5794
5795	METHOD_TRACE("ips_read_subsystem_parameters", 1);
5796
5797	scb = &ha->scbs[ha->max_cmds - 1];
5798
5799	ips_init_scb(ha, scb);
5800
5801	scb->timeout = ips_cmd_timeout;
5802	scb->cdb[0] = IPS_CMD_GET_SUBSYS;
5803
5804	scb->cmd.basic_io.op_code = IPS_CMD_GET_SUBSYS;
5805	scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
5806	scb->cmd.basic_io.sg_count = 0;
5807	scb->cmd.basic_io.lba = 0;
5808	scb->cmd.basic_io.sector_count = 0;
5809	scb->cmd.basic_io.log_drv = 0;
5810	scb->data_len = sizeof (*ha->subsys);
5811	scb->cmd.basic_io.sg_addr = ha->ioctl_busaddr;
5812
5813	/* send command */
5814	if (((ret =
5815	      ips_send_wait(ha, scb, ips_cmd_timeout, intr)) == IPS_FAILURE)
5816	    || (ret == IPS_SUCCESS_IMM)
5817	    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1))
5818		return (0);
5819
5820	memcpy(ha->subsys, ha->ioctl_data, sizeof(*ha->subsys));
5821	return (1);
5822}
5823
5824/****************************************************************************/
5825/*                                                                          */
5826/* Routine Name: ips_read_config                                            */
5827/*                                                                          */
5828/* Routine Description:                                                     */
5829/*                                                                          */
5830/*   Read the configuration on the adapter                                  */
5831/*                                                                          */
5832/****************************************************************************/
5833static int
5834ips_read_config(ips_ha_t * ha, int intr)
5835{
5836	ips_scb_t *scb;
5837	int i;
5838	int ret;
5839
5840	METHOD_TRACE("ips_read_config", 1);
5841
5842	/* set defaults for initiator IDs */
5843	for (i = 0; i < 4; i++)
5844		ha->conf->init_id[i] = 7;
5845
5846	scb = &ha->scbs[ha->max_cmds - 1];
5847
5848	ips_init_scb(ha, scb);
5849
5850	scb->timeout = ips_cmd_timeout;
5851	scb->cdb[0] = IPS_CMD_READ_CONF;
5852
5853	scb->cmd.basic_io.op_code = IPS_CMD_READ_CONF;
5854	scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
5855	scb->data_len = sizeof (*ha->conf);
5856	scb->cmd.basic_io.sg_addr = ha->ioctl_busaddr;
5857
5858	/* send command */
5859	if (((ret =
5860	      ips_send_wait(ha, scb, ips_cmd_timeout, intr)) == IPS_FAILURE)
5861	    || (ret == IPS_SUCCESS_IMM)
5862	    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1)) {
5863
5864		memset(ha->conf, 0, sizeof (IPS_CONF));
5865
5866		/* reset initiator IDs */
5867		for (i = 0; i < 4; i++)
5868			ha->conf->init_id[i] = 7;
5869
5870		/* Allow Completed with Errors, so JCRM can access the Adapter to fix the problems */
5871		if ((scb->basic_status & IPS_GSC_STATUS_MASK) ==
5872		    IPS_CMD_CMPLT_WERROR)
5873			return (1);
5874
5875		return (0);
5876	}
5877
5878	memcpy(ha->conf, ha->ioctl_data, sizeof(*ha->conf));
5879	return (1);
5880}
5881
5882/****************************************************************************/
5883/*                                                                          */
5884/* Routine Name: ips_readwrite_page5                                        */
5885/*                                                                          */
5886/* Routine Description:                                                     */
5887/*                                                                          */
5888/*   Read nvram page 5 from the adapter                                     */
5889/*                                                                          */
5890/****************************************************************************/
5891static int
5892ips_readwrite_page5(ips_ha_t * ha, int write, int intr)
5893{
5894	ips_scb_t *scb;
5895	int ret;
5896
5897	METHOD_TRACE("ips_readwrite_page5", 1);
5898
5899	scb = &ha->scbs[ha->max_cmds - 1];
5900
5901	ips_init_scb(ha, scb);
5902
5903	scb->timeout = ips_cmd_timeout;
5904	scb->cdb[0] = IPS_CMD_RW_NVRAM_PAGE;
5905
5906	scb->cmd.nvram.op_code = IPS_CMD_RW_NVRAM_PAGE;
5907	scb->cmd.nvram.command_id = IPS_COMMAND_ID(ha, scb);
5908	scb->cmd.nvram.page = 5;
5909	scb->cmd.nvram.write = write;
5910	scb->cmd.nvram.reserved = 0;
5911	scb->cmd.nvram.reserved2 = 0;
5912	scb->data_len = sizeof (*ha->nvram);
5913	scb->cmd.nvram.buffer_addr = ha->ioctl_busaddr;
5914	if (write)
5915		memcpy(ha->ioctl_data, ha->nvram, sizeof(*ha->nvram));
5916
5917	/* issue the command */
5918	if (((ret =
5919	      ips_send_wait(ha, scb, ips_cmd_timeout, intr)) == IPS_FAILURE)
5920	    || (ret == IPS_SUCCESS_IMM)
5921	    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1)) {
5922
5923		memset(ha->nvram, 0, sizeof (IPS_NVRAM_P5));
5924
5925		return (0);
5926	}
5927	if (!write)
5928		memcpy(ha->nvram, ha->ioctl_data, sizeof(*ha->nvram));
5929	return (1);
5930}
5931
5932/****************************************************************************/
5933/*                                                                          */
5934/* Routine Name: ips_clear_adapter                                          */
5935/*                                                                          */
5936/* Routine Description:                                                     */
5937/*                                                                          */
5938/*   Clear the stripe lock tables                                           */
5939/*                                                                          */
5940/****************************************************************************/
5941static int
5942ips_clear_adapter(ips_ha_t * ha, int intr)
5943{
5944	ips_scb_t *scb;
5945	int ret;
5946
5947	METHOD_TRACE("ips_clear_adapter", 1);
5948
5949	scb = &ha->scbs[ha->max_cmds - 1];
5950
5951	ips_init_scb(ha, scb);
5952
5953	scb->timeout = ips_reset_timeout;
5954	scb->cdb[0] = IPS_CMD_CONFIG_SYNC;
5955
5956	scb->cmd.config_sync.op_code = IPS_CMD_CONFIG_SYNC;
5957	scb->cmd.config_sync.command_id = IPS_COMMAND_ID(ha, scb);
5958	scb->cmd.config_sync.channel = 0;
5959	scb->cmd.config_sync.source_target = IPS_POCL;
5960	scb->cmd.config_sync.reserved = 0;
5961	scb->cmd.config_sync.reserved2 = 0;
5962	scb->cmd.config_sync.reserved3 = 0;
5963
5964	/* issue command */
5965	if (((ret =
5966	      ips_send_wait(ha, scb, ips_reset_timeout, intr)) == IPS_FAILURE)
5967	    || (ret == IPS_SUCCESS_IMM)
5968	    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1))
5969		return (0);
5970
5971	/* send unlock stripe command */
5972	ips_init_scb(ha, scb);
5973
5974	scb->cdb[0] = IPS_CMD_ERROR_TABLE;
5975	scb->timeout = ips_reset_timeout;
5976
5977	scb->cmd.unlock_stripe.op_code = IPS_CMD_ERROR_TABLE;
5978	scb->cmd.unlock_stripe.command_id = IPS_COMMAND_ID(ha, scb);
5979	scb->cmd.unlock_stripe.log_drv = 0;
5980	scb->cmd.unlock_stripe.control = IPS_CSL;
5981	scb->cmd.unlock_stripe.reserved = 0;
5982	scb->cmd.unlock_stripe.reserved2 = 0;
5983	scb->cmd.unlock_stripe.reserved3 = 0;
5984
5985	/* issue command */
5986	if (((ret =
5987	      ips_send_wait(ha, scb, ips_cmd_timeout, intr)) == IPS_FAILURE)
5988	    || (ret == IPS_SUCCESS_IMM)
5989	    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1))
5990		return (0);
5991
5992	return (1);
5993}
5994
5995/****************************************************************************/
5996/*                                                                          */
5997/* Routine Name: ips_ffdc_reset                                             */
5998/*                                                                          */
5999/* Routine Description:                                                     */
6000/*                                                                          */
6001/*   FFDC: write reset info                                                 */
6002/*                                                                          */
6003/****************************************************************************/
6004static void
6005ips_ffdc_reset(ips_ha_t * ha, int intr)
6006{
6007	ips_scb_t *scb;
6008
6009	METHOD_TRACE("ips_ffdc_reset", 1);
6010
6011	scb = &ha->scbs[ha->max_cmds - 1];
6012
6013	ips_init_scb(ha, scb);
6014
6015	scb->timeout = ips_cmd_timeout;
6016	scb->cdb[0] = IPS_CMD_FFDC;
6017	scb->cmd.ffdc.op_code = IPS_CMD_FFDC;
6018	scb->cmd.ffdc.command_id = IPS_COMMAND_ID(ha, scb);
6019	scb->cmd.ffdc.reset_count = ha->reset_count;
6020	scb->cmd.ffdc.reset_type = 0x80;
6021
6022	/* convert time to what the card wants */
6023	ips_fix_ffdc_time(ha, scb, ha->last_ffdc);
6024
6025	/* issue command */
6026	ips_send_wait(ha, scb, ips_cmd_timeout, intr);
6027}
6028
6029/****************************************************************************/
6030/*                                                                          */
6031/* Routine Name: ips_ffdc_time                                              */
6032/*                                                                          */
6033/* Routine Description:                                                     */
6034/*                                                                          */
6035/*   FFDC: write time info                                                  */
6036/*                                                                          */
6037/****************************************************************************/
6038static void
6039ips_ffdc_time(ips_ha_t * ha)
6040{
6041	ips_scb_t *scb;
6042
6043	METHOD_TRACE("ips_ffdc_time", 1);
6044
6045	DEBUG_VAR(1, "(%s%d) Sending time update.", ips_name, ha->host_num);
6046
6047	scb = &ha->scbs[ha->max_cmds - 1];
6048
6049	ips_init_scb(ha, scb);
6050
6051	scb->timeout = ips_cmd_timeout;
6052	scb->cdb[0] = IPS_CMD_FFDC;
6053	scb->cmd.ffdc.op_code = IPS_CMD_FFDC;
6054	scb->cmd.ffdc.command_id = IPS_COMMAND_ID(ha, scb);
6055	scb->cmd.ffdc.reset_count = 0;
6056	scb->cmd.ffdc.reset_type = 0;
6057
6058	/* convert time to what the card wants */
6059	ips_fix_ffdc_time(ha, scb, ha->last_ffdc);
6060
6061	/* issue command */
6062	ips_send_wait(ha, scb, ips_cmd_timeout, IPS_FFDC);
6063}
6064
6065/****************************************************************************/
6066/*                                                                          */
6067/* Routine Name: ips_fix_ffdc_time                                          */
6068/*                                                                          */
6069/* Routine Description:                                                     */
6070/*   Adjust time_t to what the card wants                                   */
6071/*                                                                          */
6072/****************************************************************************/
6073static void
6074ips_fix_ffdc_time(ips_ha_t * ha, ips_scb_t * scb, time_t current_time)
6075{
6076	long days;
6077	long rem;
6078	int i;
6079	int year;
6080	int yleap;
6081	int year_lengths[2] = { IPS_DAYS_NORMAL_YEAR, IPS_DAYS_LEAP_YEAR };
6082	int month_lengths[12][2] = { {31, 31},
6083	{28, 29},
6084	{31, 31},
6085	{30, 30},
6086	{31, 31},
6087	{30, 30},
6088	{31, 31},
6089	{31, 31},
6090	{30, 30},
6091	{31, 31},
6092	{30, 30},
6093	{31, 31}
6094	};
6095
6096	METHOD_TRACE("ips_fix_ffdc_time", 1);
6097
6098	days = current_time / IPS_SECS_DAY;
6099	rem = current_time % IPS_SECS_DAY;
6100
6101	scb->cmd.ffdc.hour = (rem / IPS_SECS_HOUR);
6102	rem = rem % IPS_SECS_HOUR;
6103	scb->cmd.ffdc.minute = (rem / IPS_SECS_MIN);
6104	scb->cmd.ffdc.second = (rem % IPS_SECS_MIN);
6105
6106	year = IPS_EPOCH_YEAR;
6107	while (days < 0 || days >= year_lengths[yleap = IPS_IS_LEAP_YEAR(year)]) {
6108		int newy;
6109
6110		newy = year + (days / IPS_DAYS_NORMAL_YEAR);
6111		if (days < 0)
6112			--newy;
6113		days -= (newy - year) * IPS_DAYS_NORMAL_YEAR +
6114		    IPS_NUM_LEAP_YEARS_THROUGH(newy - 1) -
6115		    IPS_NUM_LEAP_YEARS_THROUGH(year - 1);
6116		year = newy;
6117	}
6118
6119	scb->cmd.ffdc.yearH = year / 100;
6120	scb->cmd.ffdc.yearL = year % 100;
6121
6122	for (i = 0; days >= month_lengths[i][yleap]; ++i)
6123		days -= month_lengths[i][yleap];
6124
6125	scb->cmd.ffdc.month = i + 1;
6126	scb->cmd.ffdc.day = days + 1;
6127}
6128
6129/****************************************************************************
6130 * BIOS Flash Routines                                                      *
6131 ****************************************************************************/
6132
6133/****************************************************************************/
6134/*                                                                          */
6135/* Routine Name: ips_erase_bios                                             */
6136/*                                                                          */
6137/* Routine Description:                                                     */
6138/*   Erase the BIOS on the adapter                                          */
6139/*                                                                          */
6140/****************************************************************************/
6141static int
6142ips_erase_bios(ips_ha_t * ha)
6143{
6144	int timeout;
6145	uint8_t status = 0;
6146
6147	METHOD_TRACE("ips_erase_bios", 1);
6148
6149	status = 0;
6150
6151	/* Clear the status register */
6152	outl(0, ha->io_addr + IPS_REG_FLAP);
6153	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6154		udelay(25);	/* 25 us */
6155
6156	outb(0x50, ha->io_addr + IPS_REG_FLDP);
6157	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6158		udelay(25);	/* 25 us */
6159
6160	/* Erase Setup */
6161	outb(0x20, ha->io_addr + IPS_REG_FLDP);
6162	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6163		udelay(25);	/* 25 us */
6164
6165	/* Erase Confirm */
6166	outb(0xD0, ha->io_addr + IPS_REG_FLDP);
6167	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6168		udelay(25);	/* 25 us */
6169
6170	/* Erase Status */
6171	outb(0x70, ha->io_addr + IPS_REG_FLDP);
6172	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6173		udelay(25);	/* 25 us */
6174
6175	timeout = 80000;	/* 80 seconds */
6176
6177	while (timeout > 0) {
6178		if (ha->pcidev->revision == IPS_REVID_TROMBONE64) {
6179			outl(0, ha->io_addr + IPS_REG_FLAP);
6180			udelay(25);	/* 25 us */
6181		}
6182
6183		status = inb(ha->io_addr + IPS_REG_FLDP);
6184
6185		if (status & 0x80)
6186			break;
6187
6188		MDELAY(1);
6189		timeout--;
6190	}
6191
6192	/* check for timeout */
6193	if (timeout <= 0) {
6194		/* timeout */
6195
6196		/* try to suspend the erase */
6197		outb(0xB0, ha->io_addr + IPS_REG_FLDP);
6198		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6199			udelay(25);	/* 25 us */
6200
6201		/* wait for 10 seconds */
6202		timeout = 10000;
6203		while (timeout > 0) {
6204			if (ha->pcidev->revision == IPS_REVID_TROMBONE64) {
6205				outl(0, ha->io_addr + IPS_REG_FLAP);
6206				udelay(25);	/* 25 us */
6207			}
6208
6209			status = inb(ha->io_addr + IPS_REG_FLDP);
6210
6211			if (status & 0xC0)
6212				break;
6213
6214			MDELAY(1);
6215			timeout--;
6216		}
6217
6218		return (1);
6219	}
6220
6221	/* check for valid VPP */
6222	if (status & 0x08)
6223		/* VPP failure */
6224		return (1);
6225
6226	/* check for successful flash */
6227	if (status & 0x30)
6228		/* sequence error */
6229		return (1);
6230
6231	/* Otherwise, we were successful */
6232	/* clear status */
6233	outb(0x50, ha->io_addr + IPS_REG_FLDP);
6234	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6235		udelay(25);	/* 25 us */
6236
6237	/* enable reads */
6238	outb(0xFF, ha->io_addr + IPS_REG_FLDP);
6239	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6240		udelay(25);	/* 25 us */
6241
6242	return (0);
6243}
6244
6245/****************************************************************************/
6246/*                                                                          */
6247/* Routine Name: ips_erase_bios_memio                                       */
6248/*                                                                          */
6249/* Routine Description:                                                     */
6250/*   Erase the BIOS on the adapter                                          */
6251/*                                                                          */
6252/****************************************************************************/
6253static int
6254ips_erase_bios_memio(ips_ha_t * ha)
6255{
6256	int timeout;
6257	uint8_t status;
6258
6259	METHOD_TRACE("ips_erase_bios_memio", 1);
6260
6261	status = 0;
6262
6263	/* Clear the status register */
6264	writel(0, ha->mem_ptr + IPS_REG_FLAP);
6265	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6266		udelay(25);	/* 25 us */
6267
6268	writeb(0x50, ha->mem_ptr + IPS_REG_FLDP);
6269	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6270		udelay(25);	/* 25 us */
6271
6272	/* Erase Setup */
6273	writeb(0x20, ha->mem_ptr + IPS_REG_FLDP);
6274	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6275		udelay(25);	/* 25 us */
6276
6277	/* Erase Confirm */
6278	writeb(0xD0, ha->mem_ptr + IPS_REG_FLDP);
6279	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6280		udelay(25);	/* 25 us */
6281
6282	/* Erase Status */
6283	writeb(0x70, ha->mem_ptr + IPS_REG_FLDP);
6284	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6285		udelay(25);	/* 25 us */
6286
6287	timeout = 80000;	/* 80 seconds */
6288
6289	while (timeout > 0) {
6290		if (ha->pcidev->revision == IPS_REVID_TROMBONE64) {
6291			writel(0, ha->mem_ptr + IPS_REG_FLAP);
6292			udelay(25);	/* 25 us */
6293		}
6294
6295		status = readb(ha->mem_ptr + IPS_REG_FLDP);
6296
6297		if (status & 0x80)
6298			break;
6299
6300		MDELAY(1);
6301		timeout--;
6302	}
6303
6304	/* check for timeout */
6305	if (timeout <= 0) {
6306		/* timeout */
6307
6308		/* try to suspend the erase */
6309		writeb(0xB0, ha->mem_ptr + IPS_REG_FLDP);
6310		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6311			udelay(25);	/* 25 us */
6312
6313		/* wait for 10 seconds */
6314		timeout = 10000;
6315		while (timeout > 0) {
6316			if (ha->pcidev->revision == IPS_REVID_TROMBONE64) {
6317				writel(0, ha->mem_ptr + IPS_REG_FLAP);
6318				udelay(25);	/* 25 us */
6319			}
6320
6321			status = readb(ha->mem_ptr + IPS_REG_FLDP);
6322
6323			if (status & 0xC0)
6324				break;
6325
6326			MDELAY(1);
6327			timeout--;
6328		}
6329
6330		return (1);
6331	}
6332
6333	/* check for valid VPP */
6334	if (status & 0x08)
6335		/* VPP failure */
6336		return (1);
6337
6338	/* check for successful flash */
6339	if (status & 0x30)
6340		/* sequence error */
6341		return (1);
6342
6343	/* Otherwise, we were successful */
6344	/* clear status */
6345	writeb(0x50, ha->mem_ptr + IPS_REG_FLDP);
6346	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6347		udelay(25);	/* 25 us */
6348
6349	/* enable reads */
6350	writeb(0xFF, ha->mem_ptr + IPS_REG_FLDP);
6351	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6352		udelay(25);	/* 25 us */
6353
6354	return (0);
6355}
6356
6357/****************************************************************************/
6358/*                                                                          */
6359/* Routine Name: ips_program_bios                                           */
6360/*                                                                          */
6361/* Routine Description:                                                     */
6362/*   Program the BIOS on the adapter                                        */
6363/*                                                                          */
6364/****************************************************************************/
6365static int
6366ips_program_bios(ips_ha_t * ha, char *buffer, uint32_t buffersize,
6367		 uint32_t offset)
6368{
6369	int i;
6370	int timeout;
6371	uint8_t status = 0;
6372
6373	METHOD_TRACE("ips_program_bios", 1);
6374
6375	status = 0;
6376
6377	for (i = 0; i < buffersize; i++) {
6378		/* write a byte */
6379		outl(i + offset, ha->io_addr + IPS_REG_FLAP);
6380		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6381			udelay(25);	/* 25 us */
6382
6383		outb(0x40, ha->io_addr + IPS_REG_FLDP);
6384		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6385			udelay(25);	/* 25 us */
6386
6387		outb(buffer[i], ha->io_addr + IPS_REG_FLDP);
6388		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6389			udelay(25);	/* 25 us */
6390
6391		/* wait up to one second */
6392		timeout = 1000;
6393		while (timeout > 0) {
6394			if (ha->pcidev->revision == IPS_REVID_TROMBONE64) {
6395				outl(0, ha->io_addr + IPS_REG_FLAP);
6396				udelay(25);	/* 25 us */
6397			}
6398
6399			status = inb(ha->io_addr + IPS_REG_FLDP);
6400
6401			if (status & 0x80)
6402				break;
6403
6404			MDELAY(1);
6405			timeout--;
6406		}
6407
6408		if (timeout == 0) {
6409			/* timeout error */
6410			outl(0, ha->io_addr + IPS_REG_FLAP);
6411			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6412				udelay(25);	/* 25 us */
6413
6414			outb(0xFF, ha->io_addr + IPS_REG_FLDP);
6415			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6416				udelay(25);	/* 25 us */
6417
6418			return (1);
6419		}
6420
6421		/* check the status */
6422		if (status & 0x18) {
6423			/* programming error */
6424			outl(0, ha->io_addr + IPS_REG_FLAP);
6425			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6426				udelay(25);	/* 25 us */
6427
6428			outb(0xFF, ha->io_addr + IPS_REG_FLDP);
6429			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6430				udelay(25);	/* 25 us */
6431
6432			return (1);
6433		}
6434	}			/* end for */
6435
6436	/* Enable reading */
6437	outl(0, ha->io_addr + IPS_REG_FLAP);
6438	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6439		udelay(25);	/* 25 us */
6440
6441	outb(0xFF, ha->io_addr + IPS_REG_FLDP);
6442	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6443		udelay(25);	/* 25 us */
6444
6445	return (0);
6446}
6447
6448/****************************************************************************/
6449/*                                                                          */
6450/* Routine Name: ips_program_bios_memio                                     */
6451/*                                                                          */
6452/* Routine Description:                                                     */
6453/*   Program the BIOS on the adapter                                        */
6454/*                                                                          */
6455/****************************************************************************/
6456static int
6457ips_program_bios_memio(ips_ha_t * ha, char *buffer, uint32_t buffersize,
6458		       uint32_t offset)
6459{
6460	int i;
6461	int timeout;
6462	uint8_t status = 0;
6463
6464	METHOD_TRACE("ips_program_bios_memio", 1);
6465
6466	status = 0;
6467
6468	for (i = 0; i < buffersize; i++) {
6469		/* write a byte */
6470		writel(i + offset, ha->mem_ptr + IPS_REG_FLAP);
6471		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6472			udelay(25);	/* 25 us */
6473
6474		writeb(0x40, ha->mem_ptr + IPS_REG_FLDP);
6475		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6476			udelay(25);	/* 25 us */
6477
6478		writeb(buffer[i], ha->mem_ptr + IPS_REG_FLDP);
6479		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6480			udelay(25);	/* 25 us */
6481
6482		/* wait up to one second */
6483		timeout = 1000;
6484		while (timeout > 0) {
6485			if (ha->pcidev->revision == IPS_REVID_TROMBONE64) {
6486				writel(0, ha->mem_ptr + IPS_REG_FLAP);
6487				udelay(25);	/* 25 us */
6488			}
6489
6490			status = readb(ha->mem_ptr + IPS_REG_FLDP);
6491
6492			if (status & 0x80)
6493				break;
6494
6495			MDELAY(1);
6496			timeout--;
6497		}
6498
6499		if (timeout == 0) {
6500			/* timeout error */
6501			writel(0, ha->mem_ptr + IPS_REG_FLAP);
6502			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6503				udelay(25);	/* 25 us */
6504
6505			writeb(0xFF, ha->mem_ptr + IPS_REG_FLDP);
6506			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6507				udelay(25);	/* 25 us */
6508
6509			return (1);
6510		}
6511
6512		/* check the status */
6513		if (status & 0x18) {
6514			/* programming error */
6515			writel(0, ha->mem_ptr + IPS_REG_FLAP);
6516			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6517				udelay(25);	/* 25 us */
6518
6519			writeb(0xFF, ha->mem_ptr + IPS_REG_FLDP);
6520			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6521				udelay(25);	/* 25 us */
6522
6523			return (1);
6524		}
6525	}			/* end for */
6526
6527	/* Enable reading */
6528	writel(0, ha->mem_ptr + IPS_REG_FLAP);
6529	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6530		udelay(25);	/* 25 us */
6531
6532	writeb(0xFF, ha->mem_ptr + IPS_REG_FLDP);
6533	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6534		udelay(25);	/* 25 us */
6535
6536	return (0);
6537}
6538
6539/****************************************************************************/
6540/*                                                                          */
6541/* Routine Name: ips_verify_bios                                            */
6542/*                                                                          */
6543/* Routine Description:                                                     */
6544/*   Verify the BIOS on the adapter                                         */
6545/*                                                                          */
6546/****************************************************************************/
6547static int
6548ips_verify_bios(ips_ha_t * ha, char *buffer, uint32_t buffersize,
6549		uint32_t offset)
6550{
6551	uint8_t checksum;
6552	int i;
6553
6554	METHOD_TRACE("ips_verify_bios", 1);
6555
6556	/* test 1st byte */
6557	outl(0, ha->io_addr + IPS_REG_FLAP);
6558	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6559		udelay(25);	/* 25 us */
6560
6561	if (inb(ha->io_addr + IPS_REG_FLDP) != 0x55)
6562		return (1);
6563
6564	outl(1, ha->io_addr + IPS_REG_FLAP);
6565	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6566		udelay(25);	/* 25 us */
6567	if (inb(ha->io_addr + IPS_REG_FLDP) != 0xAA)
6568		return (1);
6569
6570	checksum = 0xff;
6571	for (i = 2; i < buffersize; i++) {
6572
6573		outl(i + offset, ha->io_addr + IPS_REG_FLAP);
6574		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6575			udelay(25);	/* 25 us */
6576
6577		checksum = (uint8_t) checksum + inb(ha->io_addr + IPS_REG_FLDP);
6578	}
6579
6580	if (checksum != 0)
6581		/* failure */
6582		return (1);
6583	else
6584		/* success */
6585		return (0);
6586}
6587
6588/****************************************************************************/
6589/*                                                                          */
6590/* Routine Name: ips_verify_bios_memio                                      */
6591/*                                                                          */
6592/* Routine Description:                                                     */
6593/*   Verify the BIOS on the adapter                                         */
6594/*                                                                          */
6595/****************************************************************************/
6596static int
6597ips_verify_bios_memio(ips_ha_t * ha, char *buffer, uint32_t buffersize,
6598		      uint32_t offset)
6599{
6600	uint8_t checksum;
6601	int i;
6602
6603	METHOD_TRACE("ips_verify_bios_memio", 1);
6604
6605	/* test 1st byte */
6606	writel(0, ha->mem_ptr + IPS_REG_FLAP);
6607	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6608		udelay(25);	/* 25 us */
6609
6610	if (readb(ha->mem_ptr + IPS_REG_FLDP) != 0x55)
6611		return (1);
6612
6613	writel(1, ha->mem_ptr + IPS_REG_FLAP);
6614	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6615		udelay(25);	/* 25 us */
6616	if (readb(ha->mem_ptr + IPS_REG_FLDP) != 0xAA)
6617		return (1);
6618
6619	checksum = 0xff;
6620	for (i = 2; i < buffersize; i++) {
6621
6622		writel(i + offset, ha->mem_ptr + IPS_REG_FLAP);
6623		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6624			udelay(25);	/* 25 us */
6625
6626		checksum =
6627		    (uint8_t) checksum + readb(ha->mem_ptr + IPS_REG_FLDP);
6628	}
6629
6630	if (checksum != 0)
6631		/* failure */
6632		return (1);
6633	else
6634		/* success */
6635		return (0);
6636}
6637
6638/****************************************************************************/
6639/*                                                                          */
6640/* Routine Name: ips_abort_init                                             */
6641/*                                                                          */
6642/* Routine Description:                                                     */
6643/*   cleanup routine for a failed adapter initialization                    */
6644/****************************************************************************/
6645static int
6646ips_abort_init(ips_ha_t * ha, int index)
6647{
6648	ha->active = 0;
6649	ips_free(ha);
6650	ips_ha[index] = NULL;
6651	ips_sh[index] = NULL;
6652	return -1;
6653}
6654
6655/****************************************************************************/
6656/*                                                                          */
6657/* Routine Name: ips_shift_controllers                                      */
6658/*                                                                          */
6659/* Routine Description:                                                     */
6660/*   helper function for ordering adapters                                  */
6661/****************************************************************************/
6662static void
6663ips_shift_controllers(int lowindex, int highindex)
6664{
6665	ips_ha_t *ha_sav = ips_ha[highindex];
6666	struct Scsi_Host *sh_sav = ips_sh[highindex];
6667	int i;
6668
6669	for (i = highindex; i > lowindex; i--) {
6670		ips_ha[i] = ips_ha[i - 1];
6671		ips_sh[i] = ips_sh[i - 1];
6672		ips_ha[i]->host_num = i;
6673	}
6674	ha_sav->host_num = lowindex;
6675	ips_ha[lowindex] = ha_sav;
6676	ips_sh[lowindex] = sh_sav;
6677}
6678
6679/****************************************************************************/
6680/*                                                                          */
6681/* Routine Name: ips_order_controllers                                      */
6682/*                                                                          */
6683/* Routine Description:                                                     */
6684/*   place controllers is the "proper" boot order                           */
6685/****************************************************************************/
6686static void
6687ips_order_controllers(void)
6688{
6689	int i, j, tmp, position = 0;
6690	IPS_NVRAM_P5 *nvram;
6691	if (!ips_ha[0])
6692		return;
6693	nvram = ips_ha[0]->nvram;
6694
6695	if (nvram->adapter_order[0]) {
6696		for (i = 1; i <= nvram->adapter_order[0]; i++) {
6697			for (j = position; j < ips_num_controllers; j++) {
6698				switch (ips_ha[j]->ad_type) {
6699				case IPS_ADTYPE_SERVERAID6M:
6700				case IPS_ADTYPE_SERVERAID7M:
6701					if (nvram->adapter_order[i] == 'M') {
6702						ips_shift_controllers(position,
6703								      j);
6704						position++;
6705					}
6706					break;
6707				case IPS_ADTYPE_SERVERAID4L:
6708				case IPS_ADTYPE_SERVERAID4M:
6709				case IPS_ADTYPE_SERVERAID4MX:
6710				case IPS_ADTYPE_SERVERAID4LX:
6711					if (nvram->adapter_order[i] == 'N') {
6712						ips_shift_controllers(position,
6713								      j);
6714						position++;
6715					}
6716					break;
6717				case IPS_ADTYPE_SERVERAID6I:
6718				case IPS_ADTYPE_SERVERAID5I2:
6719				case IPS_ADTYPE_SERVERAID5I1:
6720				case IPS_ADTYPE_SERVERAID7k:
6721					if (nvram->adapter_order[i] == 'S') {
6722						ips_shift_controllers(position,
6723								      j);
6724						position++;
6725					}
6726					break;
6727				case IPS_ADTYPE_SERVERAID:
6728				case IPS_ADTYPE_SERVERAID2:
6729				case IPS_ADTYPE_NAVAJO:
6730				case IPS_ADTYPE_KIOWA:
6731				case IPS_ADTYPE_SERVERAID3L:
6732				case IPS_ADTYPE_SERVERAID3:
6733				case IPS_ADTYPE_SERVERAID4H:
6734					if (nvram->adapter_order[i] == 'A') {
6735						ips_shift_controllers(position,
6736								      j);
6737						position++;
6738					}
6739					break;
6740				default:
6741					break;
6742				}
6743			}
6744		}
6745		/* if adapter_order[0], then ordering is complete */
6746		return;
6747	}
6748	/* old bios, use older ordering */
6749	tmp = 0;
6750	for (i = position; i < ips_num_controllers; i++) {
6751		if (ips_ha[i]->ad_type == IPS_ADTYPE_SERVERAID5I2 ||
6752		    ips_ha[i]->ad_type == IPS_ADTYPE_SERVERAID5I1) {
6753			ips_shift_controllers(position, i);
6754			position++;
6755			tmp = 1;
6756		}
6757	}
6758	/* if there were no 5I cards, then don't do any extra ordering */
6759	if (!tmp)
6760		return;
6761	for (i = position; i < ips_num_controllers; i++) {
6762		if (ips_ha[i]->ad_type == IPS_ADTYPE_SERVERAID4L ||
6763		    ips_ha[i]->ad_type == IPS_ADTYPE_SERVERAID4M ||
6764		    ips_ha[i]->ad_type == IPS_ADTYPE_SERVERAID4LX ||
6765		    ips_ha[i]->ad_type == IPS_ADTYPE_SERVERAID4MX) {
6766			ips_shift_controllers(position, i);
6767			position++;
6768		}
6769	}
6770
6771	return;
6772}
6773
6774/****************************************************************************/
6775/*                                                                          */
6776/* Routine Name: ips_register_scsi                                          */
6777/*                                                                          */
6778/* Routine Description:                                                     */
6779/*   perform any registration and setup with the scsi layer                 */
6780/****************************************************************************/
6781static int
6782ips_register_scsi(int index)
6783{
6784	struct Scsi_Host *sh;
6785	ips_ha_t *ha, *oldha = ips_ha[index];
6786	sh = scsi_host_alloc(&ips_driver_template, sizeof (ips_ha_t));
6787	if (!sh) {
6788		IPS_PRINTK(KERN_WARNING, oldha->pcidev,
6789			   "Unable to register controller with SCSI subsystem\n");
6790		return -1;
6791	}
6792	ha = IPS_HA(sh);
6793	memcpy(ha, oldha, sizeof (ips_ha_t));
6794	free_irq(oldha->pcidev->irq, oldha);
6795	/* Install the interrupt handler with the new ha */
6796	if (request_irq(ha->pcidev->irq, do_ipsintr, IRQF_SHARED, ips_name, ha)) {
6797		IPS_PRINTK(KERN_WARNING, ha->pcidev,
6798			   "Unable to install interrupt handler\n");
6799		goto err_out_sh;
6800	}
6801
6802	kfree(oldha);
6803
6804	/* Store away needed values for later use */
6805	sh->unique_id = (ha->io_addr) ? ha->io_addr : ha->mem_addr;
6806	sh->sg_tablesize = sh->hostt->sg_tablesize;
6807	sh->can_queue = sh->hostt->can_queue;
6808	sh->cmd_per_lun = sh->hostt->cmd_per_lun;
6809	sh->use_clustering = sh->hostt->use_clustering;
6810	sh->max_sectors = 128;
6811
6812	sh->max_id = ha->ntargets;
6813	sh->max_lun = ha->nlun;
6814	sh->max_channel = ha->nbus - 1;
6815	sh->can_queue = ha->max_cmds - 1;
6816
6817	if (scsi_add_host(sh, &ha->pcidev->dev))
6818		goto err_out;
6819
6820	ips_sh[index] = sh;
6821	ips_ha[index] = ha;
6822
6823	scsi_scan_host(sh);
6824
6825	return 0;
6826
6827err_out:
6828	free_irq(ha->pcidev->irq, ha);
6829err_out_sh:
6830	scsi_host_put(sh);
6831	return -1;
6832}
6833
6834/*---------------------------------------------------------------------------*/
6835/*   Routine Name: ips_remove_device                                         */
6836/*                                                                           */
6837/*   Routine Description:                                                    */
6838/*     Remove one Adapter ( Hot Plugging )                                   */
6839/*---------------------------------------------------------------------------*/
6840static void __devexit
6841ips_remove_device(struct pci_dev *pci_dev)
6842{
6843	struct Scsi_Host *sh = pci_get_drvdata(pci_dev);
6844
6845	pci_set_drvdata(pci_dev, NULL);
6846
6847	ips_release(sh);
6848
6849	pci_release_regions(pci_dev);
6850	pci_disable_device(pci_dev);
6851}
6852
6853/****************************************************************************/
6854/*                                                                          */
6855/* Routine Name: ips_module_init                                            */
6856/*                                                                          */
6857/* Routine Description:                                                     */
6858/*   function called on module load                                         */
6859/****************************************************************************/
6860static int __init
6861ips_module_init(void)
6862{
 
 
 
 
 
6863	if (pci_register_driver(&ips_pci_driver) < 0)
6864		return -ENODEV;
6865	ips_driver_template.module = THIS_MODULE;
6866	ips_order_controllers();
6867	if (!ips_detect(&ips_driver_template)) {
6868		pci_unregister_driver(&ips_pci_driver);
6869		return -ENODEV;
6870	}
6871	register_reboot_notifier(&ips_notifier);
6872	return 0;
6873}
6874
6875/****************************************************************************/
6876/*                                                                          */
6877/* Routine Name: ips_module_exit                                            */
6878/*                                                                          */
6879/* Routine Description:                                                     */
6880/*   function called on module unload                                       */
6881/****************************************************************************/
6882static void __exit
6883ips_module_exit(void)
6884{
6885	pci_unregister_driver(&ips_pci_driver);
6886	unregister_reboot_notifier(&ips_notifier);
6887}
6888
6889module_init(ips_module_init);
6890module_exit(ips_module_exit);
6891
6892/*---------------------------------------------------------------------------*/
6893/*   Routine Name: ips_insert_device                                         */
6894/*                                                                           */
6895/*   Routine Description:                                                    */
6896/*     Add One Adapter ( Hot Plug )                                          */
6897/*                                                                           */
6898/*   Return Value:                                                           */
6899/*     0 if Successful, else non-zero                                        */
6900/*---------------------------------------------------------------------------*/
6901static int __devinit
6902ips_insert_device(struct pci_dev *pci_dev, const struct pci_device_id *ent)
6903{
6904	int index = -1;
6905	int rc;
6906
6907	METHOD_TRACE("ips_insert_device", 1);
6908	rc = pci_enable_device(pci_dev);
6909	if (rc)
6910		return rc;
6911
6912	rc = pci_request_regions(pci_dev, "ips");
6913	if (rc)
6914		goto err_out;
6915
6916	rc = ips_init_phase1(pci_dev, &index);
6917	if (rc == SUCCESS)
6918		rc = ips_init_phase2(index);
6919
6920	if (ips_hotplug)
6921		if (ips_register_scsi(index)) {
6922			ips_free(ips_ha[index]);
6923			rc = -1;
6924		}
6925
6926	if (rc == SUCCESS)
6927		ips_num_controllers++;
6928
6929	ips_next_controller = ips_num_controllers;
6930
6931	if (rc < 0) {
6932		rc = -ENODEV;
6933		goto err_out_regions;
6934	}
6935
6936	pci_set_drvdata(pci_dev, ips_sh[index]);
6937	return 0;
6938
6939err_out_regions:
6940	pci_release_regions(pci_dev);
6941err_out:
6942	pci_disable_device(pci_dev);
6943	return rc;
6944}
6945
6946/*---------------------------------------------------------------------------*/
6947/*   Routine Name: ips_init_phase1                                           */
6948/*                                                                           */
6949/*   Routine Description:                                                    */
6950/*     Adapter Initialization                                                */
6951/*                                                                           */
6952/*   Return Value:                                                           */
6953/*     0 if Successful, else non-zero                                        */
6954/*---------------------------------------------------------------------------*/
6955static int
6956ips_init_phase1(struct pci_dev *pci_dev, int *indexPtr)
6957{
6958	ips_ha_t *ha;
6959	uint32_t io_addr;
6960	uint32_t mem_addr;
6961	uint32_t io_len;
6962	uint32_t mem_len;
6963	uint8_t bus;
6964	uint8_t func;
6965	int j;
6966	int index;
6967	dma_addr_t dma_address;
6968	char __iomem *ioremap_ptr;
6969	char __iomem *mem_ptr;
6970	uint32_t IsDead;
6971
6972	METHOD_TRACE("ips_init_phase1", 1);
6973	index = IPS_MAX_ADAPTERS;
6974	for (j = 0; j < IPS_MAX_ADAPTERS; j++) {
6975		if (ips_ha[j] == NULL) {
6976			index = j;
6977			break;
6978		}
6979	}
6980
6981	if (index >= IPS_MAX_ADAPTERS)
6982		return -1;
6983
6984	/* stuff that we get in dev */
6985	bus = pci_dev->bus->number;
6986	func = pci_dev->devfn;
6987
6988	/* Init MEM/IO addresses to 0 */
6989	mem_addr = 0;
6990	io_addr = 0;
6991	mem_len = 0;
6992	io_len = 0;
6993
6994	for (j = 0; j < 2; j++) {
6995		if (!pci_resource_start(pci_dev, j))
6996			break;
6997
6998		if (pci_resource_flags(pci_dev, j) & IORESOURCE_IO) {
6999			io_addr = pci_resource_start(pci_dev, j);
7000			io_len = pci_resource_len(pci_dev, j);
7001		} else {
7002			mem_addr = pci_resource_start(pci_dev, j);
7003			mem_len = pci_resource_len(pci_dev, j);
7004		}
7005	}
7006
7007	/* setup memory mapped area (if applicable) */
7008	if (mem_addr) {
7009		uint32_t base;
7010		uint32_t offs;
7011
7012		base = mem_addr & PAGE_MASK;
7013		offs = mem_addr - base;
7014		ioremap_ptr = ioremap(base, PAGE_SIZE);
7015		if (!ioremap_ptr)
7016			return -1;
7017		mem_ptr = ioremap_ptr + offs;
7018	} else {
7019		ioremap_ptr = NULL;
7020		mem_ptr = NULL;
7021	}
7022
7023	/* found a controller */
7024	ha = kzalloc(sizeof (ips_ha_t), GFP_KERNEL);
7025	if (ha == NULL) {
7026		IPS_PRINTK(KERN_WARNING, pci_dev,
7027			   "Unable to allocate temporary ha struct\n");
7028		return -1;
7029	}
7030
7031	ips_sh[index] = NULL;
7032	ips_ha[index] = ha;
7033	ha->active = 1;
7034
7035	/* Store info in HA structure */
7036	ha->io_addr = io_addr;
7037	ha->io_len = io_len;
7038	ha->mem_addr = mem_addr;
7039	ha->mem_len = mem_len;
7040	ha->mem_ptr = mem_ptr;
7041	ha->ioremap_ptr = ioremap_ptr;
7042	ha->host_num = (uint32_t) index;
7043	ha->slot_num = PCI_SLOT(pci_dev->devfn);
7044	ha->pcidev = pci_dev;
7045
7046	/*
7047	 * Set the pci_dev's dma_mask.  Not all adapters support 64bit
7048	 * addressing so don't enable it if the adapter can't support
7049	 * it!  Also, don't use 64bit addressing if dma addresses
7050	 * are guaranteed to be < 4G.
7051	 */
7052	if (IPS_ENABLE_DMA64 && IPS_HAS_ENH_SGLIST(ha) &&
7053	    !pci_set_dma_mask(ha->pcidev, DMA_BIT_MASK(64))) {
7054		(ha)->flags |= IPS_HA_ENH_SG;
7055	} else {
7056		if (pci_set_dma_mask(ha->pcidev, DMA_BIT_MASK(32)) != 0) {
7057			printk(KERN_WARNING "Unable to set DMA Mask\n");
7058			return ips_abort_init(ha, index);
7059		}
7060	}
7061	if(ips_cd_boot && !ips_FlashData){
7062		ips_FlashData = pci_alloc_consistent(pci_dev, PAGE_SIZE << 7,
7063						     &ips_flashbusaddr);
7064	}
7065
7066	ha->enq = pci_alloc_consistent(pci_dev, sizeof (IPS_ENQ),
7067				       &ha->enq_busaddr);
7068	if (!ha->enq) {
7069		IPS_PRINTK(KERN_WARNING, pci_dev,
7070			   "Unable to allocate host inquiry structure\n");
7071		return ips_abort_init(ha, index);
7072	}
7073
7074	ha->adapt = pci_alloc_consistent(pci_dev, sizeof (IPS_ADAPTER) +
7075					 sizeof (IPS_IO_CMD), &dma_address);
 
7076	if (!ha->adapt) {
7077		IPS_PRINTK(KERN_WARNING, pci_dev,
7078			   "Unable to allocate host adapt & dummy structures\n");
7079		return ips_abort_init(ha, index);
7080	}
7081	ha->adapt->hw_status_start = dma_address;
7082	ha->dummy = (void *) (ha->adapt + 1);
7083
7084
7085
7086	ha->logical_drive_info = pci_alloc_consistent(pci_dev, sizeof (IPS_LD_INFO), &dma_address);
 
7087	if (!ha->logical_drive_info) {
7088		IPS_PRINTK(KERN_WARNING, pci_dev,
7089			   "Unable to allocate logical drive info structure\n");
7090		return ips_abort_init(ha, index);
7091	}
7092	ha->logical_drive_info_dma_addr = dma_address;
7093
7094
7095	ha->conf = kmalloc(sizeof (IPS_CONF), GFP_KERNEL);
7096
7097	if (!ha->conf) {
7098		IPS_PRINTK(KERN_WARNING, pci_dev,
7099			   "Unable to allocate host conf structure\n");
7100		return ips_abort_init(ha, index);
7101	}
7102
7103	ha->nvram = kmalloc(sizeof (IPS_NVRAM_P5), GFP_KERNEL);
7104
7105	if (!ha->nvram) {
7106		IPS_PRINTK(KERN_WARNING, pci_dev,
7107			   "Unable to allocate host NVRAM structure\n");
7108		return ips_abort_init(ha, index);
7109	}
7110
7111	ha->subsys = kmalloc(sizeof (IPS_SUBSYS), GFP_KERNEL);
7112
7113	if (!ha->subsys) {
7114		IPS_PRINTK(KERN_WARNING, pci_dev,
7115			   "Unable to allocate host subsystem structure\n");
7116		return ips_abort_init(ha, index);
7117	}
7118
7119	/* the ioctl buffer is now used during adapter initialization, so its
7120	 * successful allocation is now required */
7121	if (ips_ioctlsize < PAGE_SIZE)
7122		ips_ioctlsize = PAGE_SIZE;
7123
7124	ha->ioctl_data = pci_alloc_consistent(pci_dev, ips_ioctlsize,
7125					      &ha->ioctl_busaddr);
7126	ha->ioctl_len = ips_ioctlsize;
7127	if (!ha->ioctl_data) {
7128		IPS_PRINTK(KERN_WARNING, pci_dev,
7129			   "Unable to allocate IOCTL data\n");
7130		return ips_abort_init(ha, index);
7131	}
7132
7133	/*
7134	 * Setup Functions
7135	 */
7136	ips_setup_funclist(ha);
7137
7138	if ((IPS_IS_MORPHEUS(ha)) || (IPS_IS_MARCO(ha))) {
7139		/* If Morpheus appears dead, reset it */
7140		IsDead = readl(ha->mem_ptr + IPS_REG_I960_MSG1);
7141		if (IsDead == 0xDEADBEEF) {
7142			ips_reset_morpheus(ha);
7143		}
7144	}
7145
7146	/*
7147	 * Initialize the card if it isn't already
7148	 */
7149
7150	if (!(*ha->func.isinit) (ha)) {
7151		if (!(*ha->func.init) (ha)) {
7152			/*
7153			 * Initialization failed
7154			 */
7155			IPS_PRINTK(KERN_WARNING, pci_dev,
7156				   "Unable to initialize controller\n");
7157			return ips_abort_init(ha, index);
7158		}
7159	}
7160
7161	*indexPtr = index;
7162	return SUCCESS;
7163}
7164
7165/*---------------------------------------------------------------------------*/
7166/*   Routine Name: ips_init_phase2                                           */
7167/*                                                                           */
7168/*   Routine Description:                                                    */
7169/*     Adapter Initialization Phase 2                                        */
7170/*                                                                           */
7171/*   Return Value:                                                           */
7172/*     0 if Successful, else non-zero                                        */
7173/*---------------------------------------------------------------------------*/
7174static int
7175ips_init_phase2(int index)
7176{
7177	ips_ha_t *ha;
7178
7179	ha = ips_ha[index];
7180
7181	METHOD_TRACE("ips_init_phase2", 1);
7182	if (!ha->active) {
7183		ips_ha[index] = NULL;
7184		return -1;
7185	}
7186
7187	/* Install the interrupt handler */
7188	if (request_irq(ha->pcidev->irq, do_ipsintr, IRQF_SHARED, ips_name, ha)) {
7189		IPS_PRINTK(KERN_WARNING, ha->pcidev,
7190			   "Unable to install interrupt handler\n");
7191		return ips_abort_init(ha, index);
7192	}
7193
7194	/*
7195	 * Allocate a temporary SCB for initialization
7196	 */
7197	ha->max_cmds = 1;
7198	if (!ips_allocatescbs(ha)) {
7199		IPS_PRINTK(KERN_WARNING, ha->pcidev,
7200			   "Unable to allocate a CCB\n");
7201		free_irq(ha->pcidev->irq, ha);
7202		return ips_abort_init(ha, index);
7203	}
7204
7205	if (!ips_hainit(ha)) {
7206		IPS_PRINTK(KERN_WARNING, ha->pcidev,
7207			   "Unable to initialize controller\n");
7208		free_irq(ha->pcidev->irq, ha);
7209		return ips_abort_init(ha, index);
7210	}
7211	/* Free the temporary SCB */
7212	ips_deallocatescbs(ha, 1);
7213
7214	/* allocate CCBs */
7215	if (!ips_allocatescbs(ha)) {
7216		IPS_PRINTK(KERN_WARNING, ha->pcidev,
7217			   "Unable to allocate CCBs\n");
7218		free_irq(ha->pcidev->irq, ha);
7219		return ips_abort_init(ha, index);
7220	}
7221
7222	return SUCCESS;
7223}
7224
7225MODULE_LICENSE("GPL");
7226MODULE_DESCRIPTION("IBM ServeRAID Adapter Driver " IPS_VER_STRING);
7227MODULE_VERSION(IPS_VER_STRING);
7228
7229
7230/*
7231 * Overrides for Emacs so that we almost follow Linus's tabbing style.
7232 * Emacs will notice this stuff at the end of the file and automatically
7233 * adjust the settings for this buffer only.  This must remain at the end
7234 * of the file.
7235 * ---------------------------------------------------------------------------
7236 * Local variables:
7237 * c-indent-level: 2
7238 * c-brace-imaginary-offset: 0
7239 * c-brace-offset: -2
7240 * c-argdecl-indent: 2
7241 * c-label-offset: -2
7242 * c-continued-statement-offset: 2
7243 * c-continued-brace-offset: 0
7244 * indent-tabs-mode: nil
7245 * tab-width: 8
7246 * End:
7247 */
v6.2
   1/*****************************************************************************/
   2/* ips.c -- driver for the Adaptec / IBM ServeRAID controller                */
   3/*                                                                           */
   4/* Written By: Keith Mitchell, IBM Corporation                               */
   5/*             Jack Hammer, Adaptec, Inc.                                    */
   6/*             David Jeffery, Adaptec, Inc.                                  */
   7/*                                                                           */
   8/* Copyright (C) 2000 IBM Corporation                                        */
   9/* Copyright (C) 2002,2003 Adaptec, Inc.                                     */
  10/*                                                                           */
  11/* This program is free software; you can redistribute it and/or modify      */
  12/* it under the terms of the GNU General Public License as published by      */
  13/* the Free Software Foundation; either version 2 of the License, or         */
  14/* (at your option) any later version.                                       */
  15/*                                                                           */
  16/* This program is distributed in the hope that it will be useful,           */
  17/* but WITHOUT ANY WARRANTY; without even the implied warranty of            */
  18/* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the             */
  19/* GNU General Public License for more details.                              */
  20/*                                                                           */
  21/* NO WARRANTY                                                               */
  22/* THE PROGRAM IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR        */
  23/* CONDITIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED INCLUDING, WITHOUT      */
  24/* LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT,      */
  25/* MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Each Recipient is    */
  26/* solely responsible for determining the appropriateness of using and       */
  27/* distributing the Program and assumes all risks associated with its        */
  28/* exercise of rights under this Agreement, including but not limited to     */
  29/* the risks and costs of program errors, damage to or loss of data,         */
  30/* programs or equipment, and unavailability or interruption of operations.  */
  31/*                                                                           */
  32/* DISCLAIMER OF LIABILITY                                                   */
  33/* NEITHER RECIPIENT NOR ANY CONTRIBUTORS SHALL HAVE ANY LIABILITY FOR ANY   */
  34/* DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL        */
  35/* DAMAGES (INCLUDING WITHOUT LIMITATION LOST PROFITS), HOWEVER CAUSED AND   */
  36/* ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR     */
  37/* TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE    */
  38/* USE OR DISTRIBUTION OF THE PROGRAM OR THE EXERCISE OF ANY RIGHTS GRANTED  */
  39/* HEREUNDER, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES             */
  40/*                                                                           */
  41/* You should have received a copy of the GNU General Public License         */
  42/* along with this program; if not, write to the Free Software               */
  43/* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA */
  44/*                                                                           */
  45/* Bugs/Comments/Suggestions about this driver should be mailed to:          */
  46/*      ipslinux@adaptec.com        	                                     */
  47/*                                                                           */
  48/* For system support issues, contact your local IBM Customer support.       */
  49/* Directions to find IBM Customer Support for each country can be found at: */
  50/*      http://www.ibm.com/planetwide/                                       */
  51/*                                                                           */
  52/*****************************************************************************/
  53
  54/*****************************************************************************/
  55/* Change Log                                                                */
  56/*                                                                           */
  57/* 0.99.02  - Breakup commands that are bigger than 8 * the stripe size      */
  58/* 0.99.03  - Make interrupt routine handle all completed request on the     */
  59/*            adapter not just the first one                                 */
  60/*          - Make sure passthru commands get woken up if we run out of      */
  61/*            SCBs                                                           */
  62/*          - Send all of the commands on the queue at once rather than      */
  63/*            one at a time since the card will support it.                  */
  64/* 0.99.04  - Fix race condition in the passthru mechanism -- this required  */
  65/*            the interface to the utilities to change                       */
  66/*          - Fix error recovery code                                        */
  67/* 0.99.05  - Fix an oops when we get certain passthru commands              */
  68/* 1.00.00  - Initial Public Release                                         */
  69/*            Functionally equivalent to 0.99.05                             */
  70/* 3.60.00  - Bump max commands to 128 for use with firmware 3.60            */
  71/*          - Change version to 3.60 to coincide with release numbering.     */
  72/* 3.60.01  - Remove bogus error check in passthru routine                   */
  73/* 3.60.02  - Make DCDB direction based on lookup table                      */
  74/*          - Only allow one DCDB command to a SCSI ID at a time             */
  75/* 4.00.00  - Add support for ServeRAID 4                                    */
  76/* 4.00.01  - Add support for First Failure Data Capture                     */
  77/* 4.00.02  - Fix problem with PT DCDB with no buffer                        */
  78/* 4.00.03  - Add alternative passthru interface                             */
  79/*          - Add ability to flash BIOS                                      */
  80/* 4.00.04  - Rename structures/constants to be prefixed with IPS_           */
  81/* 4.00.05  - Remove wish_block from init routine                            */
  82/*          - Use linux/spinlock.h instead of asm/spinlock.h for kernels     */
  83/*            2.3.18 and later                                               */
  84/*          - Sync with other changes from the 2.3 kernels                   */
  85/* 4.00.06  - Fix timeout with initial FFDC command                          */
  86/* 4.00.06a - Port to 2.4 (trivial) -- Christoph Hellwig <hch@infradead.org> */
  87/* 4.10.00  - Add support for ServeRAID 4M/4L                                */
  88/* 4.10.13  - Fix for dynamic unload and proc file system                    */
  89/* 4.20.03  - Rename version to coincide with new release schedules          */
  90/*            Performance fixes                                              */
  91/*            Fix truncation of /proc files with cat                         */
  92/*            Merge in changes through kernel 2.4.0test1ac21                 */
  93/* 4.20.13  - Fix some failure cases / reset code                            */
  94/*          - Hook into the reboot_notifier to flush the controller cache    */
  95/* 4.50.01  - Fix problem when there is a hole in logical drive numbering    */
  96/* 4.70.09  - Use a Common ( Large Buffer ) for Flashing from the JCRM CD    */
  97/*          - Add IPSSEND Flash Support                                      */
  98/*          - Set Sense Data for Unknown SCSI Command                        */
  99/*          - Use Slot Number from NVRAM Page 5                              */
 100/*          - Restore caller's DCDB Structure                                */
 101/* 4.70.12  - Corrective actions for bad controller ( during initialization )*/
 102/* 4.70.13  - Don't Send CDB's if we already know the device is not present  */
 103/*          - Don't release HA Lock in ips_next() until SC taken off queue   */
 104/*          - Unregister SCSI device in ips_release()                        */
 105/* 4.70.15  - Fix Breakup for very large ( non-SG ) requests in ips_done()   */
 106/* 4.71.00  - Change all memory allocations to not use GFP_DMA flag          */
 107/*            Code Clean-Up for 2.4.x kernel                                 */
 108/* 4.72.00  - Allow for a Scatter-Gather Element to exceed MAX_XFER Size     */
 109/* 4.72.01  - I/O Mapped Memory release ( so "insmod ips" does not Fail )    */
 110/*          - Don't Issue Internal FFDC Command if there are Active Commands */
 111/*          - Close Window for getting too many IOCTL's active               */
 112/* 4.80.00  - Make ia64 Safe                                                 */
 113/* 4.80.04  - Eliminate calls to strtok() if 2.4.x or greater                */
 114/*          - Adjustments to Device Queue Depth                              */
 115/* 4.80.14  - Take all semaphores off stack                                  */
 116/*          - Clean Up New_IOCTL path                                        */
 117/* 4.80.20  - Set max_sectors in Scsi_Host structure ( if >= 2.4.7 kernel )  */
 118/*          - 5 second delay needed after resetting an i960 adapter          */
 119/* 4.80.26  - Clean up potential code problems ( Arjan's recommendations )   */
 120/* 4.90.01  - Version Matching for FirmWare, BIOS, and Driver                */
 121/* 4.90.05  - Use New PCI Architecture to facilitate Hot Plug Development    */
 122/* 4.90.08  - Increase Delays in Flashing ( Trombone Only - 4H )             */
 123/* 4.90.08  - Data Corruption if First Scatter Gather Element is > 64K       */
 124/* 4.90.11  - Don't actually RESET unless it's physically required           */
 125/*          - Remove unused compile options                                  */
 126/* 5.00.01  - Sarasota ( 5i ) adapters must always be scanned first          */
 127/*          - Get rid on IOCTL_NEW_COMMAND code                              */
 128/*          - Add Extended DCDB Commands for Tape Support in 5I              */
 129/* 5.10.12  - use pci_dma interfaces, update for 2.5 kernel changes          */
 130/* 5.10.15  - remove unused code (sem, macros, etc.)                         */
 131/* 5.30.00  - use __devexit_p()                                              */
 132/* 6.00.00  - Add 6x Adapters and Battery Flash                              */
 133/* 6.10.00  - Remove 1G Addressing Limitations                               */
 134/* 6.11.xx  - Get VersionInfo buffer off the stack !              DDTS 60401 */
 135/* 6.11.xx  - Make Logical Drive Info structure safe for DMA      DDTS 60639 */
 136/* 7.10.18  - Add highmem_io flag in SCSI Templete for 2.4 kernels           */
 137/*          - Fix path/name for scsi_hosts.h include for 2.6 kernels         */
 138/*          - Fix sort order of 7k                                           */
 139/*          - Remove 3 unused "inline" functions                             */
 140/* 7.12.xx  - Use STATIC functions wherever possible                        */
 141/*          - Clean up deprecated MODULE_PARM calls                          */
 142/* 7.12.05  - Remove Version Matching per IBM request                        */
 143/*****************************************************************************/
 144
 145/*
 146 * Conditional Compilation directives for this driver:
 147 *
 148 * IPS_DEBUG            - Turn on debugging info
 149 *
 150 * Parameters:
 151 *
 152 * debug:<number>       - Set debug level to <number>
 153 *                        NOTE: only works when IPS_DEBUG compile directive is used.
 154 *       1              - Normal debug messages
 155 *       2              - Verbose debug messages
 156 *       11             - Method trace (non interrupt)
 157 *       12             - Method trace (includes interrupt)
 158 *
 159 * noi2o                - Don't use I2O Queues (ServeRAID 4 only)
 160 * nommap               - Don't use memory mapped I/O
 161 * ioctlsize            - Initial size of the IOCTL buffer
 162 */
 163
 164#include <asm/io.h>
 165#include <asm/byteorder.h>
 166#include <asm/page.h>
 167#include <linux/stddef.h>
 168#include <linux/string.h>
 169#include <linux/errno.h>
 170#include <linux/kernel.h>
 171#include <linux/ioport.h>
 172#include <linux/slab.h>
 173#include <linux/delay.h>
 174#include <linux/pci.h>
 175#include <linux/proc_fs.h>
 176#include <linux/reboot.h>
 177#include <linux/interrupt.h>
 178
 179#include <linux/blkdev.h>
 180#include <linux/types.h>
 181#include <linux/dma-mapping.h>
 182
 183#include <scsi/scsi.h>
 184#include <scsi/scsi_cmnd.h>
 185#include <scsi/scsi_device.h>
 186#include <scsi/scsi_eh.h>
 187#include <scsi/scsi_host.h>
 188#include <scsi/scsi_tcq.h>
 189#include <scsi/sg.h>
 190
 191#include "ips.h"
 192
 193#include <linux/module.h>
 194
 195#include <linux/stat.h>
 196
 197#include <linux/spinlock.h>
 198#include <linux/init.h>
 199
 200#include <linux/smp.h>
 201
 202#ifdef MODULE
 203static char *ips = NULL;
 204module_param(ips, charp, 0);
 205#endif
 206
 207/*
 208 * DRIVER_VER
 209 */
 210#define IPS_VERSION_HIGH        IPS_VER_MAJOR_STRING "." IPS_VER_MINOR_STRING
 211#define IPS_VERSION_LOW         "." IPS_VER_BUILD_STRING " "
 212
 
 
 
 
 213#define IPS_DMA_DIR(scb) ((!scb->scsi_cmd || ips_is_passthru(scb->scsi_cmd) || \
 214                         DMA_NONE == scb->scsi_cmd->sc_data_direction) ? \
 215                         DMA_BIDIRECTIONAL : \
 216                         scb->scsi_cmd->sc_data_direction)
 217
 218#ifdef IPS_DEBUG
 219#define METHOD_TRACE(s, i)    if (ips_debug >= (i+10)) printk(KERN_NOTICE s "\n");
 220#define DEBUG(i, s)           if (ips_debug >= i) printk(KERN_NOTICE s "\n");
 221#define DEBUG_VAR(i, s, v...) if (ips_debug >= i) printk(KERN_NOTICE s "\n", v);
 222#else
 223#define METHOD_TRACE(s, i)
 224#define DEBUG(i, s)
 225#define DEBUG_VAR(i, s, v...)
 226#endif
 227
 228/*
 229 * Function prototypes
 230 */
 
 
 231static int ips_eh_abort(struct scsi_cmnd *);
 232static int ips_eh_reset(struct scsi_cmnd *);
 233static int ips_queue(struct Scsi_Host *, struct scsi_cmnd *);
 234static const char *ips_info(struct Scsi_Host *);
 235static irqreturn_t do_ipsintr(int, void *);
 236static int ips_hainit(ips_ha_t *);
 237static int ips_map_status(ips_ha_t *, ips_scb_t *, ips_stat_t *);
 238static int ips_send_wait(ips_ha_t *, ips_scb_t *, int, int);
 239static int ips_send_cmd(ips_ha_t *, ips_scb_t *);
 240static int ips_online(ips_ha_t *, ips_scb_t *);
 241static int ips_inquiry(ips_ha_t *, ips_scb_t *);
 242static int ips_rdcap(ips_ha_t *, ips_scb_t *);
 243static int ips_msense(ips_ha_t *, ips_scb_t *);
 244static int ips_reqsen(ips_ha_t *, ips_scb_t *);
 245static int ips_deallocatescbs(ips_ha_t *, int);
 246static int ips_allocatescbs(ips_ha_t *);
 247static int ips_reset_copperhead(ips_ha_t *);
 248static int ips_reset_copperhead_memio(ips_ha_t *);
 249static int ips_reset_morpheus(ips_ha_t *);
 250static int ips_issue_copperhead(ips_ha_t *, ips_scb_t *);
 251static int ips_issue_copperhead_memio(ips_ha_t *, ips_scb_t *);
 252static int ips_issue_i2o(ips_ha_t *, ips_scb_t *);
 253static int ips_issue_i2o_memio(ips_ha_t *, ips_scb_t *);
 254static int ips_isintr_copperhead(ips_ha_t *);
 255static int ips_isintr_copperhead_memio(ips_ha_t *);
 256static int ips_isintr_morpheus(ips_ha_t *);
 257static int ips_wait(ips_ha_t *, int, int);
 258static int ips_write_driver_status(ips_ha_t *, int);
 259static int ips_read_adapter_status(ips_ha_t *, int);
 260static int ips_read_subsystem_parameters(ips_ha_t *, int);
 261static int ips_read_config(ips_ha_t *, int);
 262static int ips_clear_adapter(ips_ha_t *, int);
 263static int ips_readwrite_page5(ips_ha_t *, int, int);
 264static int ips_init_copperhead(ips_ha_t *);
 265static int ips_init_copperhead_memio(ips_ha_t *);
 266static int ips_init_morpheus(ips_ha_t *);
 267static int ips_isinit_copperhead(ips_ha_t *);
 268static int ips_isinit_copperhead_memio(ips_ha_t *);
 269static int ips_isinit_morpheus(ips_ha_t *);
 270static int ips_erase_bios(ips_ha_t *);
 271static int ips_program_bios(ips_ha_t *, char *, uint32_t, uint32_t);
 272static int ips_verify_bios(ips_ha_t *, char *, uint32_t, uint32_t);
 273static int ips_erase_bios_memio(ips_ha_t *);
 274static int ips_program_bios_memio(ips_ha_t *, char *, uint32_t, uint32_t);
 275static int ips_verify_bios_memio(ips_ha_t *, char *, uint32_t, uint32_t);
 276static int ips_flash_copperhead(ips_ha_t *, ips_passthru_t *, ips_scb_t *);
 277static int ips_flash_bios(ips_ha_t *, ips_passthru_t *, ips_scb_t *);
 278static int ips_flash_firmware(ips_ha_t *, ips_passthru_t *, ips_scb_t *);
 279static void ips_free_flash_copperhead(ips_ha_t * ha);
 280static void ips_get_bios_version(ips_ha_t *, int);
 281static void ips_identify_controller(ips_ha_t *);
 282static void ips_chkstatus(ips_ha_t *, IPS_STATUS *);
 283static void ips_enable_int_copperhead(ips_ha_t *);
 284static void ips_enable_int_copperhead_memio(ips_ha_t *);
 285static void ips_enable_int_morpheus(ips_ha_t *);
 286static int ips_intr_copperhead(ips_ha_t *);
 287static int ips_intr_morpheus(ips_ha_t *);
 288static void ips_next(ips_ha_t *, int);
 289static void ipsintr_blocking(ips_ha_t *, struct ips_scb *);
 290static void ipsintr_done(ips_ha_t *, struct ips_scb *);
 291static void ips_done(ips_ha_t *, ips_scb_t *);
 292static void ips_free(ips_ha_t *);
 293static void ips_init_scb(ips_ha_t *, ips_scb_t *);
 294static void ips_freescb(ips_ha_t *, ips_scb_t *);
 295static void ips_setup_funclist(ips_ha_t *);
 296static void ips_statinit(ips_ha_t *);
 297static void ips_statinit_memio(ips_ha_t *);
 298static void ips_fix_ffdc_time(ips_ha_t *, ips_scb_t *, time64_t);
 299static void ips_ffdc_reset(ips_ha_t *, int);
 300static void ips_ffdc_time(ips_ha_t *);
 301static uint32_t ips_statupd_copperhead(ips_ha_t *);
 302static uint32_t ips_statupd_copperhead_memio(ips_ha_t *);
 303static uint32_t ips_statupd_morpheus(ips_ha_t *);
 304static ips_scb_t *ips_getscb(ips_ha_t *);
 305static void ips_putq_scb_head(ips_scb_queue_t *, ips_scb_t *);
 306static void ips_putq_wait_tail(ips_wait_queue_entry_t *, struct scsi_cmnd *);
 307static void ips_putq_copp_tail(ips_copp_queue_t *,
 308				      ips_copp_wait_item_t *);
 309static ips_scb_t *ips_removeq_scb_head(ips_scb_queue_t *);
 310static ips_scb_t *ips_removeq_scb(ips_scb_queue_t *, ips_scb_t *);
 311static struct scsi_cmnd *ips_removeq_wait_head(ips_wait_queue_entry_t *);
 312static struct scsi_cmnd *ips_removeq_wait(ips_wait_queue_entry_t *,
 313					  struct scsi_cmnd *);
 314static ips_copp_wait_item_t *ips_removeq_copp(ips_copp_queue_t *,
 315						     ips_copp_wait_item_t *);
 316static ips_copp_wait_item_t *ips_removeq_copp_head(ips_copp_queue_t *);
 317
 318static int ips_is_passthru(struct scsi_cmnd *);
 319static int ips_make_passthru(ips_ha_t *, struct scsi_cmnd *, ips_scb_t *, int);
 320static int ips_usrcmd(ips_ha_t *, ips_passthru_t *, ips_scb_t *);
 321static void ips_cleanup_passthru(ips_ha_t *, ips_scb_t *);
 322static void ips_scmd_buf_write(struct scsi_cmnd * scmd, void *data,
 323			       unsigned int count);
 324static void ips_scmd_buf_read(struct scsi_cmnd * scmd, void *data,
 325			      unsigned int count);
 326
 327static int ips_write_info(struct Scsi_Host *, char *, int);
 328static int ips_show_info(struct seq_file *, struct Scsi_Host *);
 329static int ips_host_info(ips_ha_t *, struct seq_file *);
 
 330static int ips_abort_init(ips_ha_t * ha, int index);
 331static int ips_init_phase2(int index);
 332
 333static int ips_init_phase1(struct pci_dev *pci_dev, int *indexPtr);
 334static int ips_register_scsi(int index);
 335
 336static int  ips_poll_for_flush_complete(ips_ha_t * ha);
 337static void ips_flush_and_reset(ips_ha_t *ha);
 338
 339/*
 340 * global variables
 341 */
 342static const char ips_name[] = "ips";
 343static struct Scsi_Host *ips_sh[IPS_MAX_ADAPTERS];	/* Array of host controller structures */
 344static ips_ha_t *ips_ha[IPS_MAX_ADAPTERS];	/* Array of HA structures */
 345static unsigned int ips_next_controller;
 346static unsigned int ips_num_controllers;
 347static unsigned int ips_released_controllers;
 348static int ips_hotplug;
 349static int ips_cmd_timeout = 60;
 350static int ips_reset_timeout = 60 * 5;
 351static int ips_force_memio = 1;		/* Always use Memory Mapped I/O    */
 352static int ips_force_i2o = 1;	/* Always use I2O command delivery */
 353static int ips_ioctlsize = IPS_IOCTL_SIZE;	/* Size of the ioctl buffer        */
 354static int ips_cd_boot;			/* Booting from Manager CD         */
 355static char *ips_FlashData = NULL;	/* CD Boot - Flash Data Buffer      */
 356static dma_addr_t ips_flashbusaddr;
 357static long ips_FlashDataInUse;		/* CD Boot - Flash Data In Use Flag */
 358static uint32_t MaxLiteCmds = 32;	/* Max Active Cmds for a Lite Adapter */
 359static struct scsi_host_template ips_driver_template = {
 
 
 360	.info			= ips_info,
 361	.queuecommand		= ips_queue,
 362	.eh_abort_handler	= ips_eh_abort,
 363	.eh_host_reset_handler	= ips_eh_reset,
 364	.proc_name		= "ips",
 365	.show_info		= ips_show_info,
 366	.write_info		= ips_write_info,
 367	.slave_configure	= ips_slave_configure,
 368	.bios_param		= ips_biosparam,
 369	.this_id		= -1,
 370	.sg_tablesize		= IPS_MAX_SG,
 371	.cmd_per_lun		= 3,
 372	.no_write_same		= 1,
 373};
 374
 375
 376/* This table describes all ServeRAID Adapters */
 377static struct  pci_device_id  ips_pci_table[] = {
 378	{ 0x1014, 0x002E, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
 379	{ 0x1014, 0x01BD, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
 380	{ 0x9005, 0x0250, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
 381	{ 0, }
 382};
 383
 384MODULE_DEVICE_TABLE( pci, ips_pci_table );
 385
 386static char ips_hot_plug_name[] = "ips";
 387
 388static int  ips_insert_device(struct pci_dev *pci_dev, const struct pci_device_id *ent);
 389static void ips_remove_device(struct pci_dev *pci_dev);
 390
 391static struct pci_driver ips_pci_driver = {
 392	.name		= ips_hot_plug_name,
 393	.id_table	= ips_pci_table,
 394	.probe		= ips_insert_device,
 395	.remove		= ips_remove_device,
 396};
 397
 398
 399/*
 400 * Necessary forward function protoypes
 401 */
 402static int ips_halt(struct notifier_block *nb, ulong event, void *buf);
 403
 404#define MAX_ADAPTER_NAME 15
 405
 406static char ips_adapter_name[][30] = {
 407	"ServeRAID",
 408	"ServeRAID II",
 409	"ServeRAID on motherboard",
 410	"ServeRAID on motherboard",
 411	"ServeRAID 3H",
 412	"ServeRAID 3L",
 413	"ServeRAID 4H",
 414	"ServeRAID 4M",
 415	"ServeRAID 4L",
 416	"ServeRAID 4Mx",
 417	"ServeRAID 4Lx",
 418	"ServeRAID 5i",
 419	"ServeRAID 5i",
 420	"ServeRAID 6M",
 421	"ServeRAID 6i",
 422	"ServeRAID 7t",
 423	"ServeRAID 7k",
 424	"ServeRAID 7M"
 425};
 426
 427static struct notifier_block ips_notifier = {
 428	ips_halt, NULL, 0
 429};
 430
 431/*
 432 * Direction table
 433 */
 434static char ips_command_direction[] = {
 435	IPS_DATA_NONE, IPS_DATA_NONE, IPS_DATA_IN, IPS_DATA_IN, IPS_DATA_OUT,
 436	IPS_DATA_IN, IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_IN, IPS_DATA_UNK,
 437	IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 438	IPS_DATA_IN, IPS_DATA_NONE, IPS_DATA_NONE, IPS_DATA_IN, IPS_DATA_OUT,
 439	IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_NONE, IPS_DATA_NONE, IPS_DATA_OUT,
 440	IPS_DATA_NONE, IPS_DATA_IN, IPS_DATA_NONE, IPS_DATA_IN, IPS_DATA_OUT,
 441	IPS_DATA_NONE, IPS_DATA_UNK, IPS_DATA_IN, IPS_DATA_UNK, IPS_DATA_IN,
 442	IPS_DATA_UNK, IPS_DATA_OUT, IPS_DATA_IN, IPS_DATA_UNK, IPS_DATA_UNK,
 443	IPS_DATA_IN, IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_NONE, IPS_DATA_UNK,
 444	IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_OUT,
 445	IPS_DATA_OUT, IPS_DATA_NONE, IPS_DATA_IN, IPS_DATA_NONE, IPS_DATA_NONE,
 446	IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_OUT,
 447	IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_OUT,
 448	IPS_DATA_OUT, IPS_DATA_IN, IPS_DATA_IN, IPS_DATA_IN, IPS_DATA_NONE,
 449	IPS_DATA_UNK, IPS_DATA_NONE, IPS_DATA_NONE, IPS_DATA_NONE, IPS_DATA_UNK,
 450	IPS_DATA_NONE, IPS_DATA_OUT, IPS_DATA_IN, IPS_DATA_UNK, IPS_DATA_UNK,
 451	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 452	IPS_DATA_OUT, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 453	IPS_DATA_IN, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 454	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 455	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 456	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 457	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 458	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 459	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 460	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 461	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 462	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 463	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 464	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 465	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 466	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 467	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 468	IPS_DATA_NONE, IPS_DATA_NONE, IPS_DATA_UNK, IPS_DATA_IN, IPS_DATA_NONE,
 469	IPS_DATA_OUT, IPS_DATA_UNK, IPS_DATA_NONE, IPS_DATA_UNK, IPS_DATA_OUT,
 470	IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_OUT, IPS_DATA_NONE,
 471	IPS_DATA_UNK, IPS_DATA_IN, IPS_DATA_OUT, IPS_DATA_IN, IPS_DATA_IN,
 472	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 473	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 474	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 475	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 476	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 477	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 478	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 479	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 480	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 481	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_OUT,
 482	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 483	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 484	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK,
 485	IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK, IPS_DATA_UNK
 486};
 487
 488
 489/****************************************************************************/
 490/*                                                                          */
 491/* Routine Name: ips_setup                                                  */
 492/*                                                                          */
 493/* Routine Description:                                                     */
 494/*                                                                          */
 495/*   setup parameters to the driver                                         */
 496/*                                                                          */
 497/****************************************************************************/
 498static int
 499ips_setup(char *ips_str)
 500{
 501
 502	int i;
 503	char *key;
 504	char *value;
 505	static const IPS_OPTION options[] = {
 506		{"noi2o", &ips_force_i2o, 0},
 507		{"nommap", &ips_force_memio, 0},
 508		{"ioctlsize", &ips_ioctlsize, IPS_IOCTL_SIZE},
 509		{"cdboot", &ips_cd_boot, 0},
 510		{"maxcmds", &MaxLiteCmds, 32},
 511	};
 512
 513	/* Don't use strtok() anymore ( if 2.4 Kernel or beyond ) */
 514	/* Search for value */
 515	while ((key = strsep(&ips_str, ",."))) {
 516		if (!*key)
 517			continue;
 518		value = strchr(key, ':');
 519		if (value)
 520			*value++ = '\0';
 521		/*
 522		 * We now have key/value pairs.
 523		 * Update the variables
 524		 */
 525		for (i = 0; i < ARRAY_SIZE(options); i++) {
 526			if (strncasecmp
 527			    (key, options[i].option_name,
 528			     strlen(options[i].option_name)) == 0) {
 529				if (value)
 530					*options[i].option_flag =
 531					    simple_strtoul(value, NULL, 0);
 532				else
 533					*options[i].option_flag =
 534					    options[i].option_value;
 535				break;
 536			}
 537		}
 538	}
 539
 540	return (1);
 541}
 542
 543__setup("ips=", ips_setup);
 544
 545/****************************************************************************/
 546/*                                                                          */
 547/* Routine Name: ips_detect                                                 */
 548/*                                                                          */
 549/* Routine Description:                                                     */
 550/*                                                                          */
 551/*   Detect and initialize the driver                                       */
 552/*                                                                          */
 553/* NOTE: this routine is called under the io_request_lock spinlock          */
 554/*                                                                          */
 555/****************************************************************************/
 556static int
 557ips_detect(struct scsi_host_template * SHT)
 558{
 559	int i;
 560
 561	METHOD_TRACE("ips_detect", 1);
 562
 563#ifdef MODULE
 564	if (ips)
 565		ips_setup(ips);
 566#endif
 567
 568	for (i = 0; i < ips_num_controllers; i++) {
 569		if (ips_register_scsi(i))
 570			ips_free(ips_ha[i]);
 571		ips_released_controllers++;
 572	}
 573	ips_hotplug = 1;
 574	return (ips_num_controllers);
 575}
 576
 577/****************************************************************************/
 578/*   configure the function pointers to use the functions that will work    */
 579/*   with the found version of the adapter                                  */
 580/****************************************************************************/
 581static void
 582ips_setup_funclist(ips_ha_t * ha)
 583{
 584
 585	/*
 586	 * Setup Functions
 587	 */
 588	if (IPS_IS_MORPHEUS(ha) || IPS_IS_MARCO(ha)) {
 589		/* morpheus / marco / sebring */
 590		ha->func.isintr = ips_isintr_morpheus;
 591		ha->func.isinit = ips_isinit_morpheus;
 592		ha->func.issue = ips_issue_i2o_memio;
 593		ha->func.init = ips_init_morpheus;
 594		ha->func.statupd = ips_statupd_morpheus;
 595		ha->func.reset = ips_reset_morpheus;
 596		ha->func.intr = ips_intr_morpheus;
 597		ha->func.enableint = ips_enable_int_morpheus;
 598	} else if (IPS_USE_MEMIO(ha)) {
 599		/* copperhead w/MEMIO */
 600		ha->func.isintr = ips_isintr_copperhead_memio;
 601		ha->func.isinit = ips_isinit_copperhead_memio;
 602		ha->func.init = ips_init_copperhead_memio;
 603		ha->func.statupd = ips_statupd_copperhead_memio;
 604		ha->func.statinit = ips_statinit_memio;
 605		ha->func.reset = ips_reset_copperhead_memio;
 606		ha->func.intr = ips_intr_copperhead;
 607		ha->func.erasebios = ips_erase_bios_memio;
 608		ha->func.programbios = ips_program_bios_memio;
 609		ha->func.verifybios = ips_verify_bios_memio;
 610		ha->func.enableint = ips_enable_int_copperhead_memio;
 611		if (IPS_USE_I2O_DELIVER(ha))
 612			ha->func.issue = ips_issue_i2o_memio;
 613		else
 614			ha->func.issue = ips_issue_copperhead_memio;
 615	} else {
 616		/* copperhead */
 617		ha->func.isintr = ips_isintr_copperhead;
 618		ha->func.isinit = ips_isinit_copperhead;
 619		ha->func.init = ips_init_copperhead;
 620		ha->func.statupd = ips_statupd_copperhead;
 621		ha->func.statinit = ips_statinit;
 622		ha->func.reset = ips_reset_copperhead;
 623		ha->func.intr = ips_intr_copperhead;
 624		ha->func.erasebios = ips_erase_bios;
 625		ha->func.programbios = ips_program_bios;
 626		ha->func.verifybios = ips_verify_bios;
 627		ha->func.enableint = ips_enable_int_copperhead;
 628
 629		if (IPS_USE_I2O_DELIVER(ha))
 630			ha->func.issue = ips_issue_i2o;
 631		else
 632			ha->func.issue = ips_issue_copperhead;
 633	}
 634}
 635
 636/****************************************************************************/
 637/*                                                                          */
 638/* Routine Name: ips_release                                                */
 639/*                                                                          */
 640/* Routine Description:                                                     */
 641/*                                                                          */
 642/*   Remove a driver                                                        */
 643/*                                                                          */
 644/****************************************************************************/
 645static void ips_release(struct Scsi_Host *sh)
 
 646{
 647	ips_scb_t *scb;
 648	ips_ha_t *ha;
 649	int i;
 650
 651	METHOD_TRACE("ips_release", 1);
 652
 653	scsi_remove_host(sh);
 654
 655	for (i = 0; i < IPS_MAX_ADAPTERS && ips_sh[i] != sh; i++) ;
 656
 657	if (i == IPS_MAX_ADAPTERS) {
 658		printk(KERN_WARNING
 659		       "(%s) release, invalid Scsi_Host pointer.\n", ips_name);
 660		BUG();
 
 661	}
 662
 663	ha = IPS_HA(sh);
 664
 665	if (!ha)
 666		return;
 667
 668	/* flush the cache on the controller */
 669	scb = &ha->scbs[ha->max_cmds - 1];
 670
 671	ips_init_scb(ha, scb);
 672
 673	scb->timeout = ips_cmd_timeout;
 674	scb->cdb[0] = IPS_CMD_FLUSH;
 675
 676	scb->cmd.flush_cache.op_code = IPS_CMD_FLUSH;
 677	scb->cmd.flush_cache.command_id = IPS_COMMAND_ID(ha, scb);
 678	scb->cmd.flush_cache.state = IPS_NORM_STATE;
 679	scb->cmd.flush_cache.reserved = 0;
 680	scb->cmd.flush_cache.reserved2 = 0;
 681	scb->cmd.flush_cache.reserved3 = 0;
 682	scb->cmd.flush_cache.reserved4 = 0;
 683
 684	IPS_PRINTK(KERN_WARNING, ha->pcidev, "Flushing Cache.\n");
 685
 686	/* send command */
 687	if (ips_send_wait(ha, scb, ips_cmd_timeout, IPS_INTR_ON) == IPS_FAILURE)
 688		IPS_PRINTK(KERN_WARNING, ha->pcidev, "Incomplete Flush.\n");
 689
 690	IPS_PRINTK(KERN_WARNING, ha->pcidev, "Flushing Complete.\n");
 691
 692	ips_sh[i] = NULL;
 693	ips_ha[i] = NULL;
 694
 695	/* free extra memory */
 696	ips_free(ha);
 697
 698	/* free IRQ */
 699	free_irq(ha->pcidev->irq, ha);
 700
 701	scsi_host_put(sh);
 702
 703	ips_released_controllers++;
 
 
 704}
 705
 706/****************************************************************************/
 707/*                                                                          */
 708/* Routine Name: ips_halt                                                   */
 709/*                                                                          */
 710/* Routine Description:                                                     */
 711/*                                                                          */
 712/*   Perform cleanup when the system reboots                                */
 713/*                                                                          */
 714/****************************************************************************/
 715static int
 716ips_halt(struct notifier_block *nb, ulong event, void *buf)
 717{
 718	ips_scb_t *scb;
 719	ips_ha_t *ha;
 720	int i;
 721
 722	if ((event != SYS_RESTART) && (event != SYS_HALT) &&
 723	    (event != SYS_POWER_OFF))
 724		return (NOTIFY_DONE);
 725
 726	for (i = 0; i < ips_next_controller; i++) {
 727		ha = (ips_ha_t *) ips_ha[i];
 728
 729		if (!ha)
 730			continue;
 731
 732		if (!ha->active)
 733			continue;
 734
 735		/* flush the cache on the controller */
 736		scb = &ha->scbs[ha->max_cmds - 1];
 737
 738		ips_init_scb(ha, scb);
 739
 740		scb->timeout = ips_cmd_timeout;
 741		scb->cdb[0] = IPS_CMD_FLUSH;
 742
 743		scb->cmd.flush_cache.op_code = IPS_CMD_FLUSH;
 744		scb->cmd.flush_cache.command_id = IPS_COMMAND_ID(ha, scb);
 745		scb->cmd.flush_cache.state = IPS_NORM_STATE;
 746		scb->cmd.flush_cache.reserved = 0;
 747		scb->cmd.flush_cache.reserved2 = 0;
 748		scb->cmd.flush_cache.reserved3 = 0;
 749		scb->cmd.flush_cache.reserved4 = 0;
 750
 751		IPS_PRINTK(KERN_WARNING, ha->pcidev, "Flushing Cache.\n");
 752
 753		/* send command */
 754		if (ips_send_wait(ha, scb, ips_cmd_timeout, IPS_INTR_ON) ==
 755		    IPS_FAILURE)
 756			IPS_PRINTK(KERN_WARNING, ha->pcidev,
 757				   "Incomplete Flush.\n");
 758		else
 759			IPS_PRINTK(KERN_WARNING, ha->pcidev,
 760				   "Flushing Complete.\n");
 761	}
 762
 763	return (NOTIFY_OK);
 764}
 765
 766/****************************************************************************/
 767/*                                                                          */
 768/* Routine Name: ips_eh_abort                                               */
 769/*                                                                          */
 770/* Routine Description:                                                     */
 771/*                                                                          */
 772/*   Abort a command (using the new error code stuff)                       */
 773/* Note: this routine is called under the io_request_lock                   */
 774/****************************************************************************/
 775int ips_eh_abort(struct scsi_cmnd *SC)
 776{
 777	ips_ha_t *ha;
 778	ips_copp_wait_item_t *item;
 779	int ret;
 780	struct Scsi_Host *host;
 781
 782	METHOD_TRACE("ips_eh_abort", 1);
 783
 784	if (!SC)
 785		return (FAILED);
 786
 787	host = SC->device->host;
 788	ha = (ips_ha_t *) SC->device->host->hostdata;
 789
 790	if (!ha)
 791		return (FAILED);
 792
 793	if (!ha->active)
 794		return (FAILED);
 795
 796	spin_lock(host->host_lock);
 797
 798	/* See if the command is on the copp queue */
 799	item = ha->copp_waitlist.head;
 800	while ((item) && (item->scsi_cmd != SC))
 801		item = item->next;
 802
 803	if (item) {
 804		/* Found it */
 805		ips_removeq_copp(&ha->copp_waitlist, item);
 806		ret = (SUCCESS);
 807
 808		/* See if the command is on the wait queue */
 809	} else if (ips_removeq_wait(&ha->scb_waitlist, SC)) {
 810		/* command not sent yet */
 811		ret = (SUCCESS);
 812	} else {
 813		/* command must have already been sent */
 814		ret = (FAILED);
 815	}
 816
 817	spin_unlock(host->host_lock);
 818	return ret;
 819}
 820
 821/****************************************************************************/
 822/*                                                                          */
 823/* Routine Name: ips_eh_reset                                               */
 824/*                                                                          */
 825/* Routine Description:                                                     */
 826/*                                                                          */
 827/*   Reset the controller (with new eh error code)                          */
 828/*                                                                          */
 829/* NOTE: this routine is called under the io_request_lock spinlock          */
 830/*                                                                          */
 831/****************************************************************************/
 832static int __ips_eh_reset(struct scsi_cmnd *SC)
 833{
 834	int ret;
 835	int i;
 836	ips_ha_t *ha;
 837	ips_scb_t *scb;
 838	ips_copp_wait_item_t *item;
 839
 840	METHOD_TRACE("ips_eh_reset", 1);
 841
 842#ifdef NO_IPS_RESET
 843	return (FAILED);
 844#else
 845
 846	if (!SC) {
 847		DEBUG(1, "Reset called with NULL scsi command");
 848
 849		return (FAILED);
 850	}
 851
 852	ha = (ips_ha_t *) SC->device->host->hostdata;
 853
 854	if (!ha) {
 855		DEBUG(1, "Reset called with NULL ha struct");
 856
 857		return (FAILED);
 858	}
 859
 860	if (!ha->active)
 861		return (FAILED);
 862
 863	/* See if the command is on the copp queue */
 864	item = ha->copp_waitlist.head;
 865	while ((item) && (item->scsi_cmd != SC))
 866		item = item->next;
 867
 868	if (item) {
 869		/* Found it */
 870		ips_removeq_copp(&ha->copp_waitlist, item);
 871		return (SUCCESS);
 872	}
 873
 874	/* See if the command is on the wait queue */
 875	if (ips_removeq_wait(&ha->scb_waitlist, SC)) {
 876		/* command not sent yet */
 877		return (SUCCESS);
 878	}
 879
 880	/* An explanation for the casual observer:                              */
 881	/* Part of the function of a RAID controller is automatic error         */
 882	/* detection and recovery.  As such, the only problem that physically   */
 883	/* resetting an adapter will ever fix is when, for some reason,         */
 884	/* the driver is not successfully communicating with the adapter.       */
 885	/* Therefore, we will attempt to flush this adapter.  If that succeeds, */
 886	/* then there's no real purpose in a physical reset. This will complete */
 887	/* much faster and avoids any problems that might be caused by a        */
 888	/* physical reset ( such as having to fail all the outstanding I/O's ). */
 889
 890	if (ha->ioctl_reset == 0) {	/* IF Not an IOCTL Requested Reset */
 891		scb = &ha->scbs[ha->max_cmds - 1];
 892
 893		ips_init_scb(ha, scb);
 894
 895		scb->timeout = ips_cmd_timeout;
 896		scb->cdb[0] = IPS_CMD_FLUSH;
 897
 898		scb->cmd.flush_cache.op_code = IPS_CMD_FLUSH;
 899		scb->cmd.flush_cache.command_id = IPS_COMMAND_ID(ha, scb);
 900		scb->cmd.flush_cache.state = IPS_NORM_STATE;
 901		scb->cmd.flush_cache.reserved = 0;
 902		scb->cmd.flush_cache.reserved2 = 0;
 903		scb->cmd.flush_cache.reserved3 = 0;
 904		scb->cmd.flush_cache.reserved4 = 0;
 905
 906		/* Attempt the flush command */
 907		ret = ips_send_wait(ha, scb, ips_cmd_timeout, IPS_INTR_IORL);
 908		if (ret == IPS_SUCCESS) {
 909			IPS_PRINTK(KERN_NOTICE, ha->pcidev,
 910				   "Reset Request - Flushed Cache\n");
 911			return (SUCCESS);
 912		}
 913	}
 914
 915	/* Either we can't communicate with the adapter or it's an IOCTL request */
 916	/* from a utility.  A physical reset is needed at this point.            */
 917
 918	ha->ioctl_reset = 0;	/* Reset the IOCTL Requested Reset Flag */
 919
 920	/*
 921	 * command must have already been sent
 922	 * reset the controller
 923	 */
 924	IPS_PRINTK(KERN_NOTICE, ha->pcidev, "Resetting controller.\n");
 925	ret = (*ha->func.reset) (ha);
 926
 927	if (!ret) {
 928		struct scsi_cmnd *scsi_cmd;
 929
 930		IPS_PRINTK(KERN_NOTICE, ha->pcidev,
 931			   "Controller reset failed - controller now offline.\n");
 932
 933		/* Now fail all of the active commands */
 934		DEBUG_VAR(1, "(%s%d) Failing active commands",
 935			  ips_name, ha->host_num);
 936
 937		while ((scb = ips_removeq_scb_head(&ha->scb_activelist))) {
 938			scb->scsi_cmd->result = DID_ERROR << 16;
 939			scsi_done(scb->scsi_cmd);
 940			ips_freescb(ha, scb);
 941		}
 942
 943		/* Now fail all of the pending commands */
 944		DEBUG_VAR(1, "(%s%d) Failing pending commands",
 945			  ips_name, ha->host_num);
 946
 947		while ((scsi_cmd = ips_removeq_wait_head(&ha->scb_waitlist))) {
 948			scsi_cmd->result = DID_ERROR;
 949			scsi_done(scsi_cmd);
 950		}
 951
 952		ha->active = false;
 953		return (FAILED);
 954	}
 955
 956	if (!ips_clear_adapter(ha, IPS_INTR_IORL)) {
 957		struct scsi_cmnd *scsi_cmd;
 958
 959		IPS_PRINTK(KERN_NOTICE, ha->pcidev,
 960			   "Controller reset failed - controller now offline.\n");
 961
 962		/* Now fail all of the active commands */
 963		DEBUG_VAR(1, "(%s%d) Failing active commands",
 964			  ips_name, ha->host_num);
 965
 966		while ((scb = ips_removeq_scb_head(&ha->scb_activelist))) {
 967			scb->scsi_cmd->result = DID_ERROR << 16;
 968			scsi_done(scb->scsi_cmd);
 969			ips_freescb(ha, scb);
 970		}
 971
 972		/* Now fail all of the pending commands */
 973		DEBUG_VAR(1, "(%s%d) Failing pending commands",
 974			  ips_name, ha->host_num);
 975
 976		while ((scsi_cmd = ips_removeq_wait_head(&ha->scb_waitlist))) {
 977			scsi_cmd->result = DID_ERROR << 16;
 978			scsi_done(scsi_cmd);
 979		}
 980
 981		ha->active = false;
 982		return (FAILED);
 983	}
 984
 985	/* FFDC */
 986	if (le32_to_cpu(ha->subsys->param[3]) & 0x300000) {
 987		ha->last_ffdc = ktime_get_real_seconds();
 
 
 
 988		ha->reset_count++;
 989		ips_ffdc_reset(ha, IPS_INTR_IORL);
 990	}
 991
 992	/* Now fail all of the active commands */
 993	DEBUG_VAR(1, "(%s%d) Failing active commands", ips_name, ha->host_num);
 994
 995	while ((scb = ips_removeq_scb_head(&ha->scb_activelist))) {
 996		scb->scsi_cmd->result = DID_RESET << 16;
 997		scsi_done(scb->scsi_cmd);
 998		ips_freescb(ha, scb);
 999	}
1000
1001	/* Reset DCDB active command bits */
1002	for (i = 1; i < ha->nbus; i++)
1003		ha->dcdb_active[i - 1] = 0;
1004
1005	/* Reset the number of active IOCTLs */
1006	ha->num_ioctl = 0;
1007
1008	ips_next(ha, IPS_INTR_IORL);
1009
1010	return (SUCCESS);
1011#endif				/* NO_IPS_RESET */
1012
1013}
1014
1015static int ips_eh_reset(struct scsi_cmnd *SC)
1016{
1017	int rc;
1018
1019	spin_lock_irq(SC->device->host->host_lock);
1020	rc = __ips_eh_reset(SC);
1021	spin_unlock_irq(SC->device->host->host_lock);
1022
1023	return rc;
1024}
1025
1026/****************************************************************************/
1027/*                                                                          */
1028/* Routine Name: ips_queue                                                  */
1029/*                                                                          */
1030/* Routine Description:                                                     */
1031/*                                                                          */
1032/*   Send a command to the controller                                       */
1033/*                                                                          */
1034/* NOTE:                                                                    */
1035/*    Linux obtains io_request_lock before calling this function            */
1036/*                                                                          */
1037/****************************************************************************/
1038static int ips_queue_lck(struct scsi_cmnd *SC)
1039{
1040	void (*done)(struct scsi_cmnd *) = scsi_done;
1041	ips_ha_t *ha;
1042	ips_passthru_t *pt;
1043
1044	METHOD_TRACE("ips_queue", 1);
1045
1046	ha = (ips_ha_t *) SC->device->host->hostdata;
1047
1048	if (!ha)
1049		goto out_error;
1050
1051	if (!ha->active)
1052		goto out_error;
1053
1054	if (ips_is_passthru(SC)) {
1055		if (ha->copp_waitlist.count == IPS_MAX_IOCTL_QUEUE) {
1056			SC->result = DID_BUS_BUSY << 16;
1057			done(SC);
1058
1059			return (0);
1060		}
1061	} else if (ha->scb_waitlist.count == IPS_MAX_QUEUE) {
1062		SC->result = DID_BUS_BUSY << 16;
1063		done(SC);
1064
1065		return (0);
1066	}
1067
 
 
1068	DEBUG_VAR(2, "(%s%d): ips_queue: cmd 0x%X (%d %d %d)",
1069		  ips_name,
1070		  ha->host_num,
1071		  SC->cmnd[0],
1072		  SC->device->channel, SC->device->id, SC->device->lun);
1073
1074	/* Check for command to initiator IDs */
1075	if ((scmd_channel(SC) > 0)
1076	    && (scmd_id(SC) == ha->ha_id[scmd_channel(SC)])) {
1077		SC->result = DID_NO_CONNECT << 16;
1078		done(SC);
1079
1080		return (0);
1081	}
1082
1083	if (ips_is_passthru(SC)) {
1084
1085		ips_copp_wait_item_t *scratch;
1086
1087		/* A Reset IOCTL is only sent by the boot CD in extreme cases.           */
1088		/* There can never be any system activity ( network or disk ), but check */
1089		/* anyway just as a good practice.                                       */
1090		pt = (ips_passthru_t *) scsi_sglist(SC);
1091		if ((pt->CoppCP.cmd.reset.op_code == IPS_CMD_RESET_CHANNEL) &&
1092		    (pt->CoppCP.cmd.reset.adapter_flag == 1)) {
1093			if (ha->scb_activelist.count != 0) {
1094				SC->result = DID_BUS_BUSY << 16;
1095				done(SC);
1096				return (0);
1097			}
1098			ha->ioctl_reset = 1;	/* This reset request is from an IOCTL */
1099			__ips_eh_reset(SC);
1100			SC->result = DID_OK << 16;
1101			scsi_done(SC);
1102			return (0);
1103		}
1104
1105		/* allocate space for the scribble */
1106		scratch = kmalloc(sizeof (ips_copp_wait_item_t), GFP_ATOMIC);
1107
1108		if (!scratch) {
1109			SC->result = DID_ERROR << 16;
1110			done(SC);
1111
1112			return (0);
1113		}
1114
1115		scratch->scsi_cmd = SC;
1116		scratch->next = NULL;
1117
1118		ips_putq_copp_tail(&ha->copp_waitlist, scratch);
1119	} else {
1120		ips_putq_wait_tail(&ha->scb_waitlist, SC);
1121	}
1122
1123	ips_next(ha, IPS_INTR_IORL);
1124
1125	return (0);
1126out_error:
1127	SC->result = DID_ERROR << 16;
1128	done(SC);
1129
1130	return (0);
1131}
1132
1133static DEF_SCSI_QCMD(ips_queue)
1134
1135/****************************************************************************/
1136/*                                                                          */
1137/* Routine Name: ips_biosparam                                              */
1138/*                                                                          */
1139/* Routine Description:                                                     */
1140/*                                                                          */
1141/*   Set bios geometry for the controller                                   */
1142/*                                                                          */
1143/****************************************************************************/
1144static int ips_biosparam(struct scsi_device *sdev, struct block_device *bdev,
1145			 sector_t capacity, int geom[])
1146{
1147	ips_ha_t *ha = (ips_ha_t *) sdev->host->hostdata;
1148	int heads;
1149	int sectors;
1150	int cylinders;
1151
1152	METHOD_TRACE("ips_biosparam", 1);
1153
1154	if (!ha)
1155		/* ?!?! host adater info invalid */
1156		return (0);
1157
1158	if (!ha->active)
1159		return (0);
1160
1161	if (!ips_read_adapter_status(ha, IPS_INTR_ON))
1162		/* ?!?! Enquiry command failed */
1163		return (0);
1164
1165	if ((capacity > 0x400000) && ((ha->enq->ucMiscFlag & 0x8) == 0)) {
1166		heads = IPS_NORM_HEADS;
1167		sectors = IPS_NORM_SECTORS;
1168	} else {
1169		heads = IPS_COMP_HEADS;
1170		sectors = IPS_COMP_SECTORS;
1171	}
1172
1173	cylinders = (unsigned long) capacity / (heads * sectors);
1174
1175	DEBUG_VAR(2, "Geometry: heads: %d, sectors: %d, cylinders: %d",
1176		  heads, sectors, cylinders);
1177
1178	geom[0] = heads;
1179	geom[1] = sectors;
1180	geom[2] = cylinders;
1181
1182	return (0);
1183}
1184
1185/****************************************************************************/
1186/*                                                                          */
1187/* Routine Name: ips_slave_configure                                        */
1188/*                                                                          */
1189/* Routine Description:                                                     */
1190/*                                                                          */
1191/*   Set queue depths on devices once scan is complete                      */
1192/*                                                                          */
1193/****************************************************************************/
1194static int
1195ips_slave_configure(struct scsi_device * SDptr)
1196{
1197	ips_ha_t *ha;
1198	int min;
1199
1200	ha = IPS_HA(SDptr->host);
1201	if (SDptr->tagged_supported && SDptr->type == TYPE_DISK) {
1202		min = ha->max_cmds / 2;
1203		if (ha->enq->ucLogDriveCount <= 2)
1204			min = ha->max_cmds - 1;
1205		scsi_change_queue_depth(SDptr, min);
1206	}
1207
1208	SDptr->skip_ms_page_8 = 1;
1209	SDptr->skip_ms_page_3f = 1;
1210	return 0;
1211}
1212
1213/****************************************************************************/
1214/*                                                                          */
1215/* Routine Name: do_ipsintr                                                 */
1216/*                                                                          */
1217/* Routine Description:                                                     */
1218/*                                                                          */
1219/*   Wrapper for the interrupt handler                                      */
1220/*                                                                          */
1221/****************************************************************************/
1222static irqreturn_t
1223do_ipsintr(int irq, void *dev_id)
1224{
1225	ips_ha_t *ha;
1226	struct Scsi_Host *host;
1227	int irqstatus;
1228
1229	METHOD_TRACE("do_ipsintr", 2);
1230
1231	ha = (ips_ha_t *) dev_id;
1232	if (!ha)
1233		return IRQ_NONE;
1234	host = ips_sh[ha->host_num];
1235	/* interrupt during initialization */
1236	if (!host) {
1237		(*ha->func.intr) (ha);
1238		return IRQ_HANDLED;
1239	}
1240
1241	spin_lock(host->host_lock);
1242
1243	if (!ha->active) {
1244		spin_unlock(host->host_lock);
1245		return IRQ_HANDLED;
1246	}
1247
1248	irqstatus = (*ha->func.intr) (ha);
1249
1250	spin_unlock(host->host_lock);
1251
1252	/* start the next command */
1253	ips_next(ha, IPS_INTR_ON);
1254	return IRQ_RETVAL(irqstatus);
1255}
1256
1257/****************************************************************************/
1258/*                                                                          */
1259/* Routine Name: ips_intr_copperhead                                        */
1260/*                                                                          */
1261/* Routine Description:                                                     */
1262/*                                                                          */
1263/*   Polling interrupt handler                                              */
1264/*                                                                          */
1265/*   ASSUMES interrupts are disabled                                        */
1266/*                                                                          */
1267/****************************************************************************/
1268int
1269ips_intr_copperhead(ips_ha_t * ha)
1270{
1271	ips_stat_t *sp;
1272	ips_scb_t *scb;
1273	IPS_STATUS cstatus;
1274	int intrstatus;
1275
1276	METHOD_TRACE("ips_intr", 2);
1277
1278	if (!ha)
1279		return 0;
1280
1281	if (!ha->active)
1282		return 0;
1283
1284	intrstatus = (*ha->func.isintr) (ha);
1285
1286	if (!intrstatus) {
1287		/*
1288		 * Unexpected/Shared interrupt
1289		 */
1290
1291		return 0;
1292	}
1293
1294	while (true) {
1295		sp = &ha->sp;
1296
1297		intrstatus = (*ha->func.isintr) (ha);
1298
1299		if (!intrstatus)
1300			break;
1301		else
1302			cstatus.value = (*ha->func.statupd) (ha);
1303
1304		if (cstatus.fields.command_id > (IPS_MAX_CMDS - 1)) {
1305			/* Spurious Interrupt ? */
1306			continue;
1307		}
1308
1309		ips_chkstatus(ha, &cstatus);
1310		scb = (ips_scb_t *) sp->scb_addr;
1311
1312		/*
1313		 * use the callback function to finish things up
1314		 * NOTE: interrupts are OFF for this
1315		 */
1316		(*scb->callback) (ha, scb);
1317	}			/* end while */
1318	return 1;
1319}
1320
1321/****************************************************************************/
1322/*                                                                          */
1323/* Routine Name: ips_intr_morpheus                                          */
1324/*                                                                          */
1325/* Routine Description:                                                     */
1326/*                                                                          */
1327/*   Polling interrupt handler                                              */
1328/*                                                                          */
1329/*   ASSUMES interrupts are disabled                                        */
1330/*                                                                          */
1331/****************************************************************************/
1332int
1333ips_intr_morpheus(ips_ha_t * ha)
1334{
1335	ips_stat_t *sp;
1336	ips_scb_t *scb;
1337	IPS_STATUS cstatus;
1338	int intrstatus;
1339
1340	METHOD_TRACE("ips_intr_morpheus", 2);
1341
1342	if (!ha)
1343		return 0;
1344
1345	if (!ha->active)
1346		return 0;
1347
1348	intrstatus = (*ha->func.isintr) (ha);
1349
1350	if (!intrstatus) {
1351		/*
1352		 * Unexpected/Shared interrupt
1353		 */
1354
1355		return 0;
1356	}
1357
1358	while (true) {
1359		sp = &ha->sp;
1360
1361		intrstatus = (*ha->func.isintr) (ha);
1362
1363		if (!intrstatus)
1364			break;
1365		else
1366			cstatus.value = (*ha->func.statupd) (ha);
1367
1368		if (cstatus.value == 0xffffffff)
1369			/* No more to process */
1370			break;
1371
1372		if (cstatus.fields.command_id > (IPS_MAX_CMDS - 1)) {
1373			IPS_PRINTK(KERN_WARNING, ha->pcidev,
1374				   "Spurious interrupt; no ccb.\n");
1375
1376			continue;
1377		}
1378
1379		ips_chkstatus(ha, &cstatus);
1380		scb = (ips_scb_t *) sp->scb_addr;
1381
1382		/*
1383		 * use the callback function to finish things up
1384		 * NOTE: interrupts are OFF for this
1385		 */
1386		(*scb->callback) (ha, scb);
1387	}			/* end while */
1388	return 1;
1389}
1390
1391/****************************************************************************/
1392/*                                                                          */
1393/* Routine Name: ips_info                                                   */
1394/*                                                                          */
1395/* Routine Description:                                                     */
1396/*                                                                          */
1397/*   Return info about the driver                                           */
1398/*                                                                          */
1399/****************************************************************************/
1400static const char *
1401ips_info(struct Scsi_Host *SH)
1402{
1403	static char buffer[256];
1404	char *bp;
1405	ips_ha_t *ha;
1406
1407	METHOD_TRACE("ips_info", 1);
1408
1409	ha = IPS_HA(SH);
1410
1411	if (!ha)
1412		return (NULL);
1413
1414	bp = &buffer[0];
1415	memset(bp, 0, sizeof (buffer));
1416
1417	sprintf(bp, "%s%s%s Build %d", "IBM PCI ServeRAID ",
1418		IPS_VERSION_HIGH, IPS_VERSION_LOW, IPS_BUILD_IDENT);
1419
1420	if (ha->ad_type > 0 && ha->ad_type <= MAX_ADAPTER_NAME) {
1421		strcat(bp, " <");
1422		strcat(bp, ips_adapter_name[ha->ad_type - 1]);
1423		strcat(bp, ">");
1424	}
1425
1426	return (bp);
1427}
1428
 
 
 
 
 
 
 
 
 
1429static int
1430ips_write_info(struct Scsi_Host *host, char *buffer, int length)
 
1431{
1432	int i;
 
1433	ips_ha_t *ha = NULL;
1434
 
 
1435	/* Find our host structure */
1436	for (i = 0; i < ips_next_controller; i++) {
1437		if (ips_sh[i]) {
1438			if (ips_sh[i] == host) {
1439				ha = (ips_ha_t *) ips_sh[i]->hostdata;
1440				break;
1441			}
1442		}
1443	}
1444
1445	if (!ha)
1446		return (-EINVAL);
1447
1448	return 0;
1449}
 
 
 
 
 
1450
1451static int
1452ips_show_info(struct seq_file *m, struct Scsi_Host *host)
1453{
1454	int i;
1455	ips_ha_t *ha = NULL;
1456
1457	/* Find our host structure */
1458	for (i = 0; i < ips_next_controller; i++) {
1459		if (ips_sh[i]) {
1460			if (ips_sh[i] == host) {
1461				ha = (ips_ha_t *) ips_sh[i]->hostdata;
1462				break;
1463			}
1464		}
1465	}
1466
1467	if (!ha)
1468		return (-EINVAL);
1469
1470	return ips_host_info(ha, m);
1471}
1472
1473/*--------------------------------------------------------------------------*/
1474/* Helper Functions                                                         */
1475/*--------------------------------------------------------------------------*/
1476
1477/****************************************************************************/
1478/*                                                                          */
1479/* Routine Name: ips_is_passthru                                            */
1480/*                                                                          */
1481/* Routine Description:                                                     */
1482/*                                                                          */
1483/*   Determine if the specified SCSI command is really a passthru command   */
1484/*                                                                          */
1485/****************************************************************************/
1486static int ips_is_passthru(struct scsi_cmnd *SC)
1487{
1488	unsigned long flags;
1489
1490	METHOD_TRACE("ips_is_passthru", 1);
1491
1492	if (!SC)
1493		return (0);
1494
1495	if ((SC->cmnd[0] == IPS_IOCTL_COMMAND) &&
1496	    (SC->device->channel == 0) &&
1497	    (SC->device->id == IPS_ADAPTER_ID) &&
1498	    (SC->device->lun == 0) && scsi_sglist(SC)) {
1499                struct scatterlist *sg = scsi_sglist(SC);
1500                char  *buffer;
1501
1502                /* kmap_atomic() ensures addressability of the user buffer.*/
1503                /* local_irq_save() protects the KM_IRQ0 address slot.     */
1504                local_irq_save(flags);
1505                buffer = kmap_atomic(sg_page(sg)) + sg->offset;
1506                if (buffer && buffer[0] == 'C' && buffer[1] == 'O' &&
1507                    buffer[2] == 'P' && buffer[3] == 'P') {
1508                        kunmap_atomic(buffer - sg->offset);
1509                        local_irq_restore(flags);
1510                        return 1;
1511                }
1512                kunmap_atomic(buffer - sg->offset);
1513                local_irq_restore(flags);
1514	}
1515	return 0;
1516}
1517
1518/****************************************************************************/
1519/*                                                                          */
1520/* Routine Name: ips_alloc_passthru_buffer                                  */
1521/*                                                                          */
1522/* Routine Description:                                                     */
1523/*   allocate a buffer large enough for the ioctl data if the ioctl buffer  */
1524/*   is too small or doesn't exist                                          */
1525/****************************************************************************/
1526static int
1527ips_alloc_passthru_buffer(ips_ha_t * ha, int length)
1528{
1529	void *bigger_buf;
1530	dma_addr_t dma_busaddr;
1531
1532	if (ha->ioctl_data && length <= ha->ioctl_len)
1533		return 0;
1534	/* there is no buffer or it's not big enough, allocate a new one */
1535	bigger_buf = dma_alloc_coherent(&ha->pcidev->dev, length, &dma_busaddr,
1536			GFP_KERNEL);
1537	if (bigger_buf) {
1538		/* free the old memory */
1539		dma_free_coherent(&ha->pcidev->dev, ha->ioctl_len,
1540				  ha->ioctl_data, ha->ioctl_busaddr);
1541		/* use the new memory */
1542		ha->ioctl_data = (char *) bigger_buf;
1543		ha->ioctl_len = length;
1544		ha->ioctl_busaddr = dma_busaddr;
1545	} else {
1546		return -1;
1547	}
1548	return 0;
1549}
1550
1551/****************************************************************************/
1552/*                                                                          */
1553/* Routine Name: ips_make_passthru                                          */
1554/*                                                                          */
1555/* Routine Description:                                                     */
1556/*                                                                          */
1557/*   Make a passthru command out of the info in the Scsi block              */
1558/*                                                                          */
1559/****************************************************************************/
1560static int
1561ips_make_passthru(ips_ha_t *ha, struct scsi_cmnd *SC, ips_scb_t *scb, int intr)
1562{
1563	ips_passthru_t *pt;
1564	int length = 0;
1565	int i, ret;
1566        struct scatterlist *sg = scsi_sglist(SC);
1567
1568	METHOD_TRACE("ips_make_passthru", 1);
1569
1570        scsi_for_each_sg(SC, sg, scsi_sg_count(SC), i)
1571		length += sg->length;
1572
1573	if (length < sizeof (ips_passthru_t)) {
1574		/* wrong size */
1575		DEBUG_VAR(1, "(%s%d) Passthru structure wrong size",
1576			  ips_name, ha->host_num);
1577		return (IPS_FAILURE);
1578	}
1579	if (ips_alloc_passthru_buffer(ha, length)) {
1580		/* allocation failure!  If ha->ioctl_data exists, use it to return
1581		   some error codes.  Return a failed command to the scsi layer. */
1582		if (ha->ioctl_data) {
1583			pt = (ips_passthru_t *) ha->ioctl_data;
1584			ips_scmd_buf_read(SC, pt, sizeof (ips_passthru_t));
1585			pt->BasicStatus = 0x0B;
1586			pt->ExtendedStatus = 0x00;
1587			ips_scmd_buf_write(SC, pt, sizeof (ips_passthru_t));
1588		}
1589		return IPS_FAILURE;
1590	}
1591	ha->ioctl_datasize = length;
1592
1593	ips_scmd_buf_read(SC, ha->ioctl_data, ha->ioctl_datasize);
1594	pt = (ips_passthru_t *) ha->ioctl_data;
1595
1596	/*
1597	 * Some notes about the passthru interface used
1598	 *
1599	 * IF the scsi op_code == 0x0d then we assume
1600	 * that the data came along with/goes with the
1601	 * packet we received from the sg driver. In this
1602	 * case the CmdBSize field of the pt structure is
1603	 * used for the size of the buffer.
1604	 */
1605
1606	switch (pt->CoppCmd) {
1607	case IPS_NUMCTRLS:
1608		memcpy(ha->ioctl_data + sizeof (ips_passthru_t),
1609		       &ips_num_controllers, sizeof (int));
1610		ips_scmd_buf_write(SC, ha->ioctl_data,
1611				   sizeof (ips_passthru_t) + sizeof (int));
1612		SC->result = DID_OK << 16;
1613
1614		return (IPS_SUCCESS_IMM);
1615
1616	case IPS_COPPUSRCMD:
1617	case IPS_COPPIOCCMD:
1618		if (SC->cmnd[0] == IPS_IOCTL_COMMAND) {
1619			if (length < (sizeof (ips_passthru_t) + pt->CmdBSize)) {
1620				/* wrong size */
1621				DEBUG_VAR(1,
1622					  "(%s%d) Passthru structure wrong size",
1623					  ips_name, ha->host_num);
1624
1625				return (IPS_FAILURE);
1626			}
1627
1628			if (ha->pcidev->device == IPS_DEVICEID_COPPERHEAD &&
1629			    pt->CoppCP.cmd.flashfw.op_code ==
1630			    IPS_CMD_RW_BIOSFW) {
1631				ret = ips_flash_copperhead(ha, pt, scb);
1632				ips_scmd_buf_write(SC, ha->ioctl_data,
1633						   sizeof (ips_passthru_t));
1634				return ret;
1635			}
1636			if (ips_usrcmd(ha, pt, scb))
1637				return (IPS_SUCCESS);
1638			else
1639				return (IPS_FAILURE);
1640		}
1641
1642		break;
1643
1644	}			/* end switch */
1645
1646	return (IPS_FAILURE);
1647}
1648
1649/****************************************************************************/
1650/* Routine Name: ips_flash_copperhead                                       */
1651/* Routine Description:                                                     */
1652/*   Flash the BIOS/FW on a Copperhead style controller                     */
1653/****************************************************************************/
1654static int
1655ips_flash_copperhead(ips_ha_t * ha, ips_passthru_t * pt, ips_scb_t * scb)
1656{
1657	int datasize;
1658
1659	/* Trombone is the only copperhead that can do packet flash, but only
1660	 * for firmware. No one said it had to make sense. */
1661	if (IPS_IS_TROMBONE(ha) && pt->CoppCP.cmd.flashfw.type == IPS_FW_IMAGE) {
1662		if (ips_usrcmd(ha, pt, scb))
1663			return IPS_SUCCESS;
1664		else
1665			return IPS_FAILURE;
1666	}
1667	pt->BasicStatus = 0x0B;
1668	pt->ExtendedStatus = 0;
1669	scb->scsi_cmd->result = DID_OK << 16;
1670	/* IF it's OK to Use the "CD BOOT" Flash Buffer, then you can     */
1671	/* avoid allocating a huge buffer per adapter ( which can fail ). */
1672	if (pt->CoppCP.cmd.flashfw.type == IPS_BIOS_IMAGE &&
1673	    pt->CoppCP.cmd.flashfw.direction == IPS_ERASE_BIOS) {
1674		pt->BasicStatus = 0;
1675		return ips_flash_bios(ha, pt, scb);
1676	} else if (pt->CoppCP.cmd.flashfw.packet_num == 0) {
1677		if (ips_FlashData && !test_and_set_bit(0, &ips_FlashDataInUse)){
1678			ha->flash_data = ips_FlashData;
1679			ha->flash_busaddr = ips_flashbusaddr;
1680			ha->flash_len = PAGE_SIZE << 7;
1681			ha->flash_datasize = 0;
1682		} else if (!ha->flash_data) {
1683			datasize = pt->CoppCP.cmd.flashfw.total_packets *
1684			    pt->CoppCP.cmd.flashfw.count;
1685			ha->flash_data = dma_alloc_coherent(&ha->pcidev->dev,
1686					datasize, &ha->flash_busaddr, GFP_KERNEL);
 
1687			if (!ha->flash_data){
1688				printk(KERN_WARNING "Unable to allocate a flash buffer\n");
1689				return IPS_FAILURE;
1690			}
1691			ha->flash_datasize = 0;
1692			ha->flash_len = datasize;
1693		} else
1694			return IPS_FAILURE;
1695	} else {
1696		if (pt->CoppCP.cmd.flashfw.count + ha->flash_datasize >
1697		    ha->flash_len) {
1698			ips_free_flash_copperhead(ha);
1699			IPS_PRINTK(KERN_WARNING, ha->pcidev,
1700				   "failed size sanity check\n");
1701			return IPS_FAILURE;
1702		}
1703	}
1704	if (!ha->flash_data)
1705		return IPS_FAILURE;
1706	pt->BasicStatus = 0;
1707	memcpy(&ha->flash_data[ha->flash_datasize], pt + 1,
1708	       pt->CoppCP.cmd.flashfw.count);
1709	ha->flash_datasize += pt->CoppCP.cmd.flashfw.count;
1710	if (pt->CoppCP.cmd.flashfw.packet_num ==
1711	    pt->CoppCP.cmd.flashfw.total_packets - 1) {
1712		if (pt->CoppCP.cmd.flashfw.type == IPS_BIOS_IMAGE)
1713			return ips_flash_bios(ha, pt, scb);
1714		else if (pt->CoppCP.cmd.flashfw.type == IPS_FW_IMAGE)
1715			return ips_flash_firmware(ha, pt, scb);
1716	}
1717	return IPS_SUCCESS_IMM;
1718}
1719
1720/****************************************************************************/
1721/* Routine Name: ips_flash_bios                                             */
1722/* Routine Description:                                                     */
1723/*   flashes the bios of a copperhead adapter                               */
1724/****************************************************************************/
1725static int
1726ips_flash_bios(ips_ha_t * ha, ips_passthru_t * pt, ips_scb_t * scb)
1727{
1728
1729	if (pt->CoppCP.cmd.flashfw.type == IPS_BIOS_IMAGE &&
1730	    pt->CoppCP.cmd.flashfw.direction == IPS_WRITE_BIOS) {
1731		if ((!ha->func.programbios) || (!ha->func.erasebios) ||
1732		    (!ha->func.verifybios))
1733			goto error;
1734		if ((*ha->func.erasebios) (ha)) {
1735			DEBUG_VAR(1,
1736				  "(%s%d) flash bios failed - unable to erase flash",
1737				  ips_name, ha->host_num);
1738			goto error;
1739		} else
1740		    if ((*ha->func.programbios) (ha,
1741						 ha->flash_data +
1742						 IPS_BIOS_HEADER,
1743						 ha->flash_datasize -
1744						 IPS_BIOS_HEADER, 0)) {
1745			DEBUG_VAR(1,
1746				  "(%s%d) flash bios failed - unable to flash",
1747				  ips_name, ha->host_num);
1748			goto error;
1749		} else
1750		    if ((*ha->func.verifybios) (ha,
1751						ha->flash_data +
1752						IPS_BIOS_HEADER,
1753						ha->flash_datasize -
1754						IPS_BIOS_HEADER, 0)) {
1755			DEBUG_VAR(1,
1756				  "(%s%d) flash bios failed - unable to verify flash",
1757				  ips_name, ha->host_num);
1758			goto error;
1759		}
1760		ips_free_flash_copperhead(ha);
1761		return IPS_SUCCESS_IMM;
1762	} else if (pt->CoppCP.cmd.flashfw.type == IPS_BIOS_IMAGE &&
1763		   pt->CoppCP.cmd.flashfw.direction == IPS_ERASE_BIOS) {
1764		if (!ha->func.erasebios)
1765			goto error;
1766		if ((*ha->func.erasebios) (ha)) {
1767			DEBUG_VAR(1,
1768				  "(%s%d) flash bios failed - unable to erase flash",
1769				  ips_name, ha->host_num);
1770			goto error;
1771		}
1772		return IPS_SUCCESS_IMM;
1773	}
1774      error:
1775	pt->BasicStatus = 0x0B;
1776	pt->ExtendedStatus = 0x00;
1777	ips_free_flash_copperhead(ha);
1778	return IPS_FAILURE;
1779}
1780
1781/****************************************************************************/
1782/*                                                                          */
1783/* Routine Name: ips_fill_scb_sg_single                                     */
1784/*                                                                          */
1785/* Routine Description:                                                     */
1786/*   Fill in a single scb sg_list element from an address                   */
1787/*   return a -1 if a breakup occurred                                      */
1788/****************************************************************************/
1789static int
1790ips_fill_scb_sg_single(ips_ha_t * ha, dma_addr_t busaddr,
1791		       ips_scb_t * scb, int indx, unsigned int e_len)
1792{
1793
1794	int ret_val = 0;
1795
1796	if ((scb->data_len + e_len) > ha->max_xfer) {
1797		e_len = ha->max_xfer - scb->data_len;
1798		scb->breakup = indx;
1799		++scb->sg_break;
1800		ret_val = -1;
1801	} else {
1802		scb->breakup = 0;
1803		scb->sg_break = 0;
1804	}
1805	if (IPS_USE_ENH_SGLIST(ha)) {
1806		scb->sg_list.enh_list[indx].address_lo =
1807		    cpu_to_le32(lower_32_bits(busaddr));
1808		scb->sg_list.enh_list[indx].address_hi =
1809		    cpu_to_le32(upper_32_bits(busaddr));
1810		scb->sg_list.enh_list[indx].length = cpu_to_le32(e_len);
1811	} else {
1812		scb->sg_list.std_list[indx].address =
1813		    cpu_to_le32(lower_32_bits(busaddr));
1814		scb->sg_list.std_list[indx].length = cpu_to_le32(e_len);
1815	}
1816
1817	++scb->sg_len;
1818	scb->data_len += e_len;
1819	return ret_val;
1820}
1821
1822/****************************************************************************/
1823/* Routine Name: ips_flash_firmware                                         */
1824/* Routine Description:                                                     */
1825/*   flashes the firmware of a copperhead adapter                           */
1826/****************************************************************************/
1827static int
1828ips_flash_firmware(ips_ha_t * ha, ips_passthru_t * pt, ips_scb_t * scb)
1829{
1830	IPS_SG_LIST sg_list;
1831	uint32_t cmd_busaddr;
1832
1833	if (pt->CoppCP.cmd.flashfw.type == IPS_FW_IMAGE &&
1834	    pt->CoppCP.cmd.flashfw.direction == IPS_WRITE_FW) {
1835		memset(&pt->CoppCP.cmd, 0, sizeof (IPS_HOST_COMMAND));
1836		pt->CoppCP.cmd.flashfw.op_code = IPS_CMD_DOWNLOAD;
1837		pt->CoppCP.cmd.flashfw.count = cpu_to_le32(ha->flash_datasize);
1838	} else {
1839		pt->BasicStatus = 0x0B;
1840		pt->ExtendedStatus = 0x00;
1841		ips_free_flash_copperhead(ha);
1842		return IPS_FAILURE;
1843	}
1844	/* Save the S/G list pointer so it doesn't get clobbered */
1845	sg_list.list = scb->sg_list.list;
1846	cmd_busaddr = scb->scb_busaddr;
1847	/* copy in the CP */
1848	memcpy(&scb->cmd, &pt->CoppCP.cmd, sizeof (IPS_IOCTL_CMD));
1849	/* FIX stuff that might be wrong */
1850	scb->sg_list.list = sg_list.list;
1851	scb->scb_busaddr = cmd_busaddr;
1852	scb->bus = scb->scsi_cmd->device->channel;
1853	scb->target_id = scb->scsi_cmd->device->id;
1854	scb->lun = scb->scsi_cmd->device->lun;
1855	scb->sg_len = 0;
1856	scb->data_len = 0;
1857	scb->flags = 0;
1858	scb->op_code = 0;
1859	scb->callback = ipsintr_done;
1860	scb->timeout = ips_cmd_timeout;
1861
1862	scb->data_len = ha->flash_datasize;
1863	scb->data_busaddr =
1864	    dma_map_single(&ha->pcidev->dev, ha->flash_data, scb->data_len,
1865			   IPS_DMA_DIR(scb));
1866	scb->flags |= IPS_SCB_MAP_SINGLE;
1867	scb->cmd.flashfw.command_id = IPS_COMMAND_ID(ha, scb);
1868	scb->cmd.flashfw.buffer_addr = cpu_to_le32(scb->data_busaddr);
1869	if (pt->TimeOut)
1870		scb->timeout = pt->TimeOut;
1871	scb->scsi_cmd->result = DID_OK << 16;
1872	return IPS_SUCCESS;
1873}
1874
1875/****************************************************************************/
1876/* Routine Name: ips_free_flash_copperhead                                  */
1877/* Routine Description:                                                     */
1878/*   release the memory resources used to hold the flash image              */
1879/****************************************************************************/
1880static void
1881ips_free_flash_copperhead(ips_ha_t * ha)
1882{
1883	if (ha->flash_data == ips_FlashData)
1884		test_and_clear_bit(0, &ips_FlashDataInUse);
1885	else if (ha->flash_data)
1886		dma_free_coherent(&ha->pcidev->dev, ha->flash_len,
1887				  ha->flash_data, ha->flash_busaddr);
1888	ha->flash_data = NULL;
1889}
1890
1891/****************************************************************************/
1892/*                                                                          */
1893/* Routine Name: ips_usrcmd                                                 */
1894/*                                                                          */
1895/* Routine Description:                                                     */
1896/*                                                                          */
1897/*   Process a user command and make it ready to send                       */
1898/*                                                                          */
1899/****************************************************************************/
1900static int
1901ips_usrcmd(ips_ha_t * ha, ips_passthru_t * pt, ips_scb_t * scb)
1902{
1903	IPS_SG_LIST sg_list;
1904	uint32_t cmd_busaddr;
1905
1906	METHOD_TRACE("ips_usrcmd", 1);
1907
1908	if ((!scb) || (!pt) || (!ha))
1909		return (0);
1910
1911	/* Save the S/G list pointer so it doesn't get clobbered */
1912	sg_list.list = scb->sg_list.list;
1913	cmd_busaddr = scb->scb_busaddr;
1914	/* copy in the CP */
1915	memcpy(&scb->cmd, &pt->CoppCP.cmd, sizeof (IPS_IOCTL_CMD));
1916	memcpy(&scb->dcdb, &pt->CoppCP.dcdb, sizeof (IPS_DCDB_TABLE));
1917
1918	/* FIX stuff that might be wrong */
1919	scb->sg_list.list = sg_list.list;
1920	scb->scb_busaddr = cmd_busaddr;
1921	scb->bus = scb->scsi_cmd->device->channel;
1922	scb->target_id = scb->scsi_cmd->device->id;
1923	scb->lun = scb->scsi_cmd->device->lun;
1924	scb->sg_len = 0;
1925	scb->data_len = 0;
1926	scb->flags = 0;
1927	scb->op_code = 0;
1928	scb->callback = ipsintr_done;
1929	scb->timeout = ips_cmd_timeout;
1930	scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
1931
1932	/* we don't support DCDB/READ/WRITE Scatter Gather */
1933	if ((scb->cmd.basic_io.op_code == IPS_CMD_READ_SG) ||
1934	    (scb->cmd.basic_io.op_code == IPS_CMD_WRITE_SG) ||
1935	    (scb->cmd.basic_io.op_code == IPS_CMD_DCDB_SG))
1936		return (0);
1937
1938	if (pt->CmdBSize) {
1939		scb->data_len = pt->CmdBSize;
1940		scb->data_busaddr = ha->ioctl_busaddr + sizeof (ips_passthru_t);
1941	} else {
1942		scb->data_busaddr = 0L;
1943	}
1944
1945	if (scb->cmd.dcdb.op_code == IPS_CMD_DCDB)
1946		scb->cmd.dcdb.dcdb_address = cpu_to_le32(scb->scb_busaddr +
1947							 (unsigned long) &scb->
1948							 dcdb -
1949							 (unsigned long) scb);
1950
1951	if (pt->CmdBSize) {
1952		if (scb->cmd.dcdb.op_code == IPS_CMD_DCDB)
1953			scb->dcdb.buffer_pointer =
1954			    cpu_to_le32(scb->data_busaddr);
1955		else
1956			scb->cmd.basic_io.sg_addr =
1957			    cpu_to_le32(scb->data_busaddr);
1958	}
1959
1960	/* set timeouts */
1961	if (pt->TimeOut) {
1962		scb->timeout = pt->TimeOut;
1963
1964		if (pt->TimeOut <= 10)
1965			scb->dcdb.cmd_attribute |= IPS_TIMEOUT10;
1966		else if (pt->TimeOut <= 60)
1967			scb->dcdb.cmd_attribute |= IPS_TIMEOUT60;
1968		else
1969			scb->dcdb.cmd_attribute |= IPS_TIMEOUT20M;
1970	}
1971
1972	/* assume success */
1973	scb->scsi_cmd->result = DID_OK << 16;
1974
1975	/* success */
1976	return (1);
1977}
1978
1979/****************************************************************************/
1980/*                                                                          */
1981/* Routine Name: ips_cleanup_passthru                                       */
1982/*                                                                          */
1983/* Routine Description:                                                     */
1984/*                                                                          */
1985/*   Cleanup after a passthru command                                       */
1986/*                                                                          */
1987/****************************************************************************/
1988static void
1989ips_cleanup_passthru(ips_ha_t * ha, ips_scb_t * scb)
1990{
1991	ips_passthru_t *pt;
1992
1993	METHOD_TRACE("ips_cleanup_passthru", 1);
1994
1995	if ((!scb) || (!scb->scsi_cmd) || (!scsi_sglist(scb->scsi_cmd))) {
1996		DEBUG_VAR(1, "(%s%d) couldn't cleanup after passthru",
1997			  ips_name, ha->host_num);
1998
1999		return;
2000	}
2001	pt = (ips_passthru_t *) ha->ioctl_data;
2002
2003	/* Copy data back to the user */
2004	if (scb->cmd.dcdb.op_code == IPS_CMD_DCDB)	/* Copy DCDB Back to Caller's Area */
2005		memcpy(&pt->CoppCP.dcdb, &scb->dcdb, sizeof (IPS_DCDB_TABLE));
2006
2007	pt->BasicStatus = scb->basic_status;
2008	pt->ExtendedStatus = scb->extended_status;
2009	pt->AdapterType = ha->ad_type;
2010
2011	if (ha->pcidev->device == IPS_DEVICEID_COPPERHEAD &&
2012	    (scb->cmd.flashfw.op_code == IPS_CMD_DOWNLOAD ||
2013	     scb->cmd.flashfw.op_code == IPS_CMD_RW_BIOSFW))
2014		ips_free_flash_copperhead(ha);
2015
2016	ips_scmd_buf_write(scb->scsi_cmd, ha->ioctl_data, ha->ioctl_datasize);
2017}
2018
2019/****************************************************************************/
2020/*                                                                          */
2021/* Routine Name: ips_host_info                                              */
2022/*                                                                          */
2023/* Routine Description:                                                     */
2024/*                                                                          */
2025/*   The passthru interface for the driver                                  */
2026/*                                                                          */
2027/****************************************************************************/
2028static int
2029ips_host_info(ips_ha_t *ha, struct seq_file *m)
2030{
 
 
2031	METHOD_TRACE("ips_host_info", 1);
2032
2033	seq_puts(m, "\nIBM ServeRAID General Information:\n\n");
 
 
 
 
 
 
2034
2035	if ((le32_to_cpu(ha->nvram->signature) == IPS_NVRAM_P5_SIG) &&
2036	    (le16_to_cpu(ha->nvram->adapter_type) != 0))
2037		seq_printf(m, "\tController Type                   : %s\n",
2038			  ips_adapter_name[ha->ad_type - 1]);
2039	else
2040		seq_puts(m, "\tController Type                   : Unknown\n");
 
2041
2042	if (ha->io_addr)
2043		seq_printf(m,
2044			  "\tIO region                         : 0x%x (%d bytes)\n",
2045			  ha->io_addr, ha->io_len);
2046
2047	if (ha->mem_addr) {
2048		seq_printf(m,
2049			  "\tMemory region                     : 0x%x (%d bytes)\n",
2050			  ha->mem_addr, ha->mem_len);
2051		seq_printf(m,
2052			  "\tShared memory address             : 0x%lx\n",
2053			  (unsigned long)ha->mem_ptr);
2054	}
2055
2056	seq_printf(m, "\tIRQ number                        : %d\n", ha->pcidev->irq);
2057
2058    /* For the Next 3 lines Check for Binary 0 at the end and don't include it if it's there. */
2059    /* That keeps everything happy for "text" operations on the proc file.                    */
2060
2061	if (le32_to_cpu(ha->nvram->signature) == IPS_NVRAM_P5_SIG) {
2062	if (ha->nvram->bios_low[3] == 0) {
2063		seq_printf(m,
2064			  "\tBIOS Version                      : %c%c%c%c%c%c%c\n",
2065			  ha->nvram->bios_high[0], ha->nvram->bios_high[1],
2066			  ha->nvram->bios_high[2], ha->nvram->bios_high[3],
2067			  ha->nvram->bios_low[0], ha->nvram->bios_low[1],
2068			  ha->nvram->bios_low[2]);
2069
2070        } else {
2071		seq_printf(m,
2072			  "\tBIOS Version                      : %c%c%c%c%c%c%c%c\n",
2073			  ha->nvram->bios_high[0], ha->nvram->bios_high[1],
2074			  ha->nvram->bios_high[2], ha->nvram->bios_high[3],
2075			  ha->nvram->bios_low[0], ha->nvram->bios_low[1],
2076			  ha->nvram->bios_low[2], ha->nvram->bios_low[3]);
2077        }
2078
2079    }
2080
2081    if (ha->enq->CodeBlkVersion[7] == 0) {
2082        seq_printf(m,
2083		  "\tFirmware Version                  : %c%c%c%c%c%c%c\n",
2084		  ha->enq->CodeBlkVersion[0], ha->enq->CodeBlkVersion[1],
2085		  ha->enq->CodeBlkVersion[2], ha->enq->CodeBlkVersion[3],
2086		  ha->enq->CodeBlkVersion[4], ha->enq->CodeBlkVersion[5],
2087		  ha->enq->CodeBlkVersion[6]);
2088    } else {
2089	seq_printf(m,
2090		  "\tFirmware Version                  : %c%c%c%c%c%c%c%c\n",
2091		  ha->enq->CodeBlkVersion[0], ha->enq->CodeBlkVersion[1],
2092		  ha->enq->CodeBlkVersion[2], ha->enq->CodeBlkVersion[3],
2093		  ha->enq->CodeBlkVersion[4], ha->enq->CodeBlkVersion[5],
2094		  ha->enq->CodeBlkVersion[6], ha->enq->CodeBlkVersion[7]);
2095    }
2096
2097    if (ha->enq->BootBlkVersion[7] == 0) {
2098        seq_printf(m,
2099		  "\tBoot Block Version                : %c%c%c%c%c%c%c\n",
2100		  ha->enq->BootBlkVersion[0], ha->enq->BootBlkVersion[1],
2101		  ha->enq->BootBlkVersion[2], ha->enq->BootBlkVersion[3],
2102		  ha->enq->BootBlkVersion[4], ha->enq->BootBlkVersion[5],
2103		  ha->enq->BootBlkVersion[6]);
2104    } else {
2105        seq_printf(m,
2106		  "\tBoot Block Version                : %c%c%c%c%c%c%c%c\n",
2107		  ha->enq->BootBlkVersion[0], ha->enq->BootBlkVersion[1],
2108		  ha->enq->BootBlkVersion[2], ha->enq->BootBlkVersion[3],
2109		  ha->enq->BootBlkVersion[4], ha->enq->BootBlkVersion[5],
2110		  ha->enq->BootBlkVersion[6], ha->enq->BootBlkVersion[7]);
2111    }
2112
2113	seq_printf(m, "\tDriver Version                    : %s%s\n",
2114		  IPS_VERSION_HIGH, IPS_VERSION_LOW);
2115
2116	seq_printf(m, "\tDriver Build                      : %d\n",
2117		  IPS_BUILD_IDENT);
2118
2119	seq_printf(m, "\tMax Physical Devices              : %d\n",
2120		  ha->enq->ucMaxPhysicalDevices);
2121	seq_printf(m, "\tMax Active Commands               : %d\n",
2122		  ha->max_cmds);
2123	seq_printf(m, "\tCurrent Queued Commands           : %d\n",
2124		  ha->scb_waitlist.count);
2125	seq_printf(m, "\tCurrent Active Commands           : %d\n",
2126		  ha->scb_activelist.count - ha->num_ioctl);
2127	seq_printf(m, "\tCurrent Queued PT Commands        : %d\n",
2128		  ha->copp_waitlist.count);
2129	seq_printf(m, "\tCurrent Active PT Commands        : %d\n",
2130		  ha->num_ioctl);
2131
2132	seq_putc(m, '\n');
 
 
 
2133
2134	return 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2135}
2136
2137/****************************************************************************/
2138/*                                                                          */
2139/* Routine Name: ips_identify_controller                                    */
2140/*                                                                          */
2141/* Routine Description:                                                     */
2142/*                                                                          */
2143/*   Identify this controller                                               */
2144/*                                                                          */
2145/****************************************************************************/
2146static void
2147ips_identify_controller(ips_ha_t * ha)
2148{
2149	METHOD_TRACE("ips_identify_controller", 1);
2150
2151	switch (ha->pcidev->device) {
2152	case IPS_DEVICEID_COPPERHEAD:
2153		if (ha->pcidev->revision <= IPS_REVID_SERVERAID) {
2154			ha->ad_type = IPS_ADTYPE_SERVERAID;
2155		} else if (ha->pcidev->revision == IPS_REVID_SERVERAID2) {
2156			ha->ad_type = IPS_ADTYPE_SERVERAID2;
2157		} else if (ha->pcidev->revision == IPS_REVID_NAVAJO) {
2158			ha->ad_type = IPS_ADTYPE_NAVAJO;
2159		} else if ((ha->pcidev->revision == IPS_REVID_SERVERAID2)
2160			   && (ha->slot_num == 0)) {
2161			ha->ad_type = IPS_ADTYPE_KIOWA;
2162		} else if ((ha->pcidev->revision >= IPS_REVID_CLARINETP1) &&
2163			   (ha->pcidev->revision <= IPS_REVID_CLARINETP3)) {
2164			if (ha->enq->ucMaxPhysicalDevices == 15)
2165				ha->ad_type = IPS_ADTYPE_SERVERAID3L;
2166			else
2167				ha->ad_type = IPS_ADTYPE_SERVERAID3;
2168		} else if ((ha->pcidev->revision >= IPS_REVID_TROMBONE32) &&
2169			   (ha->pcidev->revision <= IPS_REVID_TROMBONE64)) {
2170			ha->ad_type = IPS_ADTYPE_SERVERAID4H;
2171		}
2172		break;
2173
2174	case IPS_DEVICEID_MORPHEUS:
2175		switch (ha->pcidev->subsystem_device) {
2176		case IPS_SUBDEVICEID_4L:
2177			ha->ad_type = IPS_ADTYPE_SERVERAID4L;
2178			break;
2179
2180		case IPS_SUBDEVICEID_4M:
2181			ha->ad_type = IPS_ADTYPE_SERVERAID4M;
2182			break;
2183
2184		case IPS_SUBDEVICEID_4MX:
2185			ha->ad_type = IPS_ADTYPE_SERVERAID4MX;
2186			break;
2187
2188		case IPS_SUBDEVICEID_4LX:
2189			ha->ad_type = IPS_ADTYPE_SERVERAID4LX;
2190			break;
2191
2192		case IPS_SUBDEVICEID_5I2:
2193			ha->ad_type = IPS_ADTYPE_SERVERAID5I2;
2194			break;
2195
2196		case IPS_SUBDEVICEID_5I1:
2197			ha->ad_type = IPS_ADTYPE_SERVERAID5I1;
2198			break;
2199		}
2200
2201		break;
2202
2203	case IPS_DEVICEID_MARCO:
2204		switch (ha->pcidev->subsystem_device) {
2205		case IPS_SUBDEVICEID_6M:
2206			ha->ad_type = IPS_ADTYPE_SERVERAID6M;
2207			break;
2208		case IPS_SUBDEVICEID_6I:
2209			ha->ad_type = IPS_ADTYPE_SERVERAID6I;
2210			break;
2211		case IPS_SUBDEVICEID_7k:
2212			ha->ad_type = IPS_ADTYPE_SERVERAID7k;
2213			break;
2214		case IPS_SUBDEVICEID_7M:
2215			ha->ad_type = IPS_ADTYPE_SERVERAID7M;
2216			break;
2217		}
2218		break;
2219	}
2220}
2221
2222/****************************************************************************/
2223/*                                                                          */
2224/* Routine Name: ips_get_bios_version                                       */
2225/*                                                                          */
2226/* Routine Description:                                                     */
2227/*                                                                          */
2228/*   Get the BIOS revision number                                           */
2229/*                                                                          */
2230/****************************************************************************/
2231static void
2232ips_get_bios_version(ips_ha_t * ha, int intr)
2233{
2234	ips_scb_t *scb;
2235	int ret;
2236	uint8_t major;
2237	uint8_t minor;
2238	uint8_t subminor;
2239	uint8_t *buffer;
 
 
 
2240
2241	METHOD_TRACE("ips_get_bios_version", 1);
2242
2243	major = 0;
2244	minor = 0;
2245
2246	memcpy(ha->bios_version, "       ?", 8);
2247
2248	if (ha->pcidev->device == IPS_DEVICEID_COPPERHEAD) {
2249		if (IPS_USE_MEMIO(ha)) {
2250			/* Memory Mapped I/O */
2251
2252			/* test 1st byte */
2253			writel(0, ha->mem_ptr + IPS_REG_FLAP);
2254			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2255				udelay(25);	/* 25 us */
2256
2257			if (readb(ha->mem_ptr + IPS_REG_FLDP) != 0x55)
2258				return;
2259
2260			writel(1, ha->mem_ptr + IPS_REG_FLAP);
2261			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2262				udelay(25);	/* 25 us */
2263
2264			if (readb(ha->mem_ptr + IPS_REG_FLDP) != 0xAA)
2265				return;
2266
2267			/* Get Major version */
2268			writel(0x1FF, ha->mem_ptr + IPS_REG_FLAP);
2269			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2270				udelay(25);	/* 25 us */
2271
2272			major = readb(ha->mem_ptr + IPS_REG_FLDP);
2273
2274			/* Get Minor version */
2275			writel(0x1FE, ha->mem_ptr + IPS_REG_FLAP);
2276			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2277				udelay(25);	/* 25 us */
2278			minor = readb(ha->mem_ptr + IPS_REG_FLDP);
2279
2280			/* Get SubMinor version */
2281			writel(0x1FD, ha->mem_ptr + IPS_REG_FLAP);
2282			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2283				udelay(25);	/* 25 us */
2284			subminor = readb(ha->mem_ptr + IPS_REG_FLDP);
2285
2286		} else {
2287			/* Programmed I/O */
2288
2289			/* test 1st byte */
2290			outl(0, ha->io_addr + IPS_REG_FLAP);
2291			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2292				udelay(25);	/* 25 us */
2293
2294			if (inb(ha->io_addr + IPS_REG_FLDP) != 0x55)
2295				return;
2296
2297			outl(1, ha->io_addr + IPS_REG_FLAP);
2298			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2299				udelay(25);	/* 25 us */
2300
2301			if (inb(ha->io_addr + IPS_REG_FLDP) != 0xAA)
2302				return;
2303
2304			/* Get Major version */
2305			outl(0x1FF, ha->io_addr + IPS_REG_FLAP);
2306			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2307				udelay(25);	/* 25 us */
2308
2309			major = inb(ha->io_addr + IPS_REG_FLDP);
2310
2311			/* Get Minor version */
2312			outl(0x1FE, ha->io_addr + IPS_REG_FLAP);
2313			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2314				udelay(25);	/* 25 us */
2315
2316			minor = inb(ha->io_addr + IPS_REG_FLDP);
2317
2318			/* Get SubMinor version */
2319			outl(0x1FD, ha->io_addr + IPS_REG_FLAP);
2320			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
2321				udelay(25);	/* 25 us */
2322
2323			subminor = inb(ha->io_addr + IPS_REG_FLDP);
2324
2325		}
2326	} else {
2327		/* Morpheus Family - Send Command to the card */
2328
2329		buffer = ha->ioctl_data;
2330
2331		memset(buffer, 0, 0x1000);
2332
2333		scb = &ha->scbs[ha->max_cmds - 1];
2334
2335		ips_init_scb(ha, scb);
2336
2337		scb->timeout = ips_cmd_timeout;
2338		scb->cdb[0] = IPS_CMD_RW_BIOSFW;
2339
2340		scb->cmd.flashfw.op_code = IPS_CMD_RW_BIOSFW;
2341		scb->cmd.flashfw.command_id = IPS_COMMAND_ID(ha, scb);
2342		scb->cmd.flashfw.type = 1;
2343		scb->cmd.flashfw.direction = 0;
2344		scb->cmd.flashfw.count = cpu_to_le32(0x800);
2345		scb->cmd.flashfw.total_packets = 1;
2346		scb->cmd.flashfw.packet_num = 0;
2347		scb->data_len = 0x1000;
2348		scb->cmd.flashfw.buffer_addr = ha->ioctl_busaddr;
2349
2350		/* issue the command */
2351		if (((ret =
2352		      ips_send_wait(ha, scb, ips_cmd_timeout,
2353				    intr)) == IPS_FAILURE)
2354		    || (ret == IPS_SUCCESS_IMM)
2355		    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1)) {
2356			/* Error occurred */
2357
2358			return;
2359		}
2360
2361		if ((buffer[0xC0] == 0x55) && (buffer[0xC1] == 0xAA)) {
2362			major = buffer[0x1ff + 0xC0];	/* Offset 0x1ff after the header (0xc0) */
2363			minor = buffer[0x1fe + 0xC0];	/* Offset 0x1fe after the header (0xc0) */
2364			subminor = buffer[0x1fd + 0xC0];	/* Offset 0x1fd after the header (0xc0) */
2365		} else {
2366			return;
2367		}
2368	}
2369
2370	ha->bios_version[0] = hex_asc_upper_hi(major);
2371	ha->bios_version[1] = '.';
2372	ha->bios_version[2] = hex_asc_upper_lo(major);
2373	ha->bios_version[3] = hex_asc_upper_lo(subminor);
2374	ha->bios_version[4] = '.';
2375	ha->bios_version[5] = hex_asc_upper_hi(minor);
2376	ha->bios_version[6] = hex_asc_upper_lo(minor);
2377	ha->bios_version[7] = 0;
2378}
2379
2380/****************************************************************************/
2381/*                                                                          */
2382/* Routine Name: ips_hainit                                                 */
2383/*                                                                          */
2384/* Routine Description:                                                     */
2385/*                                                                          */
2386/*   Initialize the controller                                              */
2387/*                                                                          */
2388/* NOTE: Assumes to be called from with a lock                              */
2389/*                                                                          */
2390/****************************************************************************/
2391static int
2392ips_hainit(ips_ha_t * ha)
2393{
2394	int i;
 
2395
2396	METHOD_TRACE("ips_hainit", 1);
2397
2398	if (!ha)
2399		return (0);
2400
2401	if (ha->func.statinit)
2402		(*ha->func.statinit) (ha);
2403
2404	if (ha->func.enableint)
2405		(*ha->func.enableint) (ha);
2406
2407	/* Send FFDC */
2408	ha->reset_count = 1;
2409	ha->last_ffdc = ktime_get_real_seconds();
 
2410	ips_ffdc_reset(ha, IPS_INTR_IORL);
2411
2412	if (!ips_read_config(ha, IPS_INTR_IORL)) {
2413		IPS_PRINTK(KERN_WARNING, ha->pcidev,
2414			   "unable to read config from controller.\n");
2415
2416		return (0);
2417	}
2418	/* end if */
2419	if (!ips_read_adapter_status(ha, IPS_INTR_IORL)) {
2420		IPS_PRINTK(KERN_WARNING, ha->pcidev,
2421			   "unable to read controller status.\n");
2422
2423		return (0);
2424	}
2425
2426	/* Identify this controller */
2427	ips_identify_controller(ha);
2428
2429	if (!ips_read_subsystem_parameters(ha, IPS_INTR_IORL)) {
2430		IPS_PRINTK(KERN_WARNING, ha->pcidev,
2431			   "unable to read subsystem parameters.\n");
2432
2433		return (0);
2434	}
2435
2436	/* write nvram user page 5 */
2437	if (!ips_write_driver_status(ha, IPS_INTR_IORL)) {
2438		IPS_PRINTK(KERN_WARNING, ha->pcidev,
2439			   "unable to write driver info to controller.\n");
2440
2441		return (0);
2442	}
2443
2444	/* If there are Logical Drives and a Reset Occurred, then an EraseStripeLock is Needed */
2445	if ((ha->conf->ucLogDriveCount > 0) && (ha->requires_esl == 1))
2446		ips_clear_adapter(ha, IPS_INTR_IORL);
2447
2448	/* set limits on SID, LUN, BUS */
2449	ha->ntargets = IPS_MAX_TARGETS + 1;
2450	ha->nlun = 1;
2451	ha->nbus = (ha->enq->ucMaxPhysicalDevices / IPS_MAX_TARGETS) + 1;
2452
2453	switch (ha->conf->logical_drive[0].ucStripeSize) {
2454	case 4:
2455		ha->max_xfer = 0x10000;
2456		break;
2457
2458	case 5:
2459		ha->max_xfer = 0x20000;
2460		break;
2461
2462	case 6:
2463		ha->max_xfer = 0x40000;
2464		break;
2465
2466	case 7:
2467	default:
2468		ha->max_xfer = 0x80000;
2469		break;
2470	}
2471
2472	/* setup max concurrent commands */
2473	if (le32_to_cpu(ha->subsys->param[4]) & 0x1) {
2474		/* Use the new method */
2475		ha->max_cmds = ha->enq->ucConcurrentCmdCount;
2476	} else {
2477		/* use the old method */
2478		switch (ha->conf->logical_drive[0].ucStripeSize) {
2479		case 4:
2480			ha->max_cmds = 32;
2481			break;
2482
2483		case 5:
2484			ha->max_cmds = 16;
2485			break;
2486
2487		case 6:
2488			ha->max_cmds = 8;
2489			break;
2490
2491		case 7:
2492		default:
2493			ha->max_cmds = 4;
2494			break;
2495		}
2496	}
2497
2498	/* Limit the Active Commands on a Lite Adapter */
2499	if ((ha->ad_type == IPS_ADTYPE_SERVERAID3L) ||
2500	    (ha->ad_type == IPS_ADTYPE_SERVERAID4L) ||
2501	    (ha->ad_type == IPS_ADTYPE_SERVERAID4LX)) {
2502		if ((ha->max_cmds > MaxLiteCmds) && (MaxLiteCmds))
2503			ha->max_cmds = MaxLiteCmds;
2504	}
2505
2506	/* set controller IDs */
2507	ha->ha_id[0] = IPS_ADAPTER_ID;
2508	for (i = 1; i < ha->nbus; i++) {
2509		ha->ha_id[i] = ha->conf->init_id[i - 1] & 0x1f;
2510		ha->dcdb_active[i - 1] = 0;
2511	}
2512
2513	return (1);
2514}
2515
2516/****************************************************************************/
2517/*                                                                          */
2518/* Routine Name: ips_next                                                   */
2519/*                                                                          */
2520/* Routine Description:                                                     */
2521/*                                                                          */
2522/*   Take the next command off the queue and send it to the controller      */
2523/*                                                                          */
2524/****************************************************************************/
2525static void
2526ips_next(ips_ha_t * ha, int intr)
2527{
2528	ips_scb_t *scb;
2529	struct scsi_cmnd *SC;
2530	struct scsi_cmnd *p;
2531	struct scsi_cmnd *q;
2532	ips_copp_wait_item_t *item;
2533	int ret;
2534	struct Scsi_Host *host;
2535	METHOD_TRACE("ips_next", 1);
2536
2537	if (!ha)
2538		return;
2539	host = ips_sh[ha->host_num];
2540	/*
2541	 * Block access to the queue function so
2542	 * this command won't time out
2543	 */
2544	if (intr == IPS_INTR_ON)
2545		spin_lock(host->host_lock);
2546
2547	if ((ha->subsys->param[3] & 0x300000)
2548	    && (ha->scb_activelist.count == 0)) {
2549		time64_t now = ktime_get_real_seconds();
2550		if (now - ha->last_ffdc > IPS_SECS_8HOURS) {
2551			ha->last_ffdc = now;
 
 
 
2552			ips_ffdc_time(ha);
2553		}
2554	}
2555
2556	/*
2557	 * Send passthru commands
2558	 * These have priority over normal I/O
2559	 * but shouldn't affect performance too much
2560	 * since we limit the number that can be active
2561	 * on the card at any one time
2562	 */
2563	while ((ha->num_ioctl < IPS_MAX_IOCTL) &&
2564	       (ha->copp_waitlist.head) && (scb = ips_getscb(ha))) {
2565
2566		item = ips_removeq_copp_head(&ha->copp_waitlist);
2567		ha->num_ioctl++;
2568		if (intr == IPS_INTR_ON)
2569			spin_unlock(host->host_lock);
2570		scb->scsi_cmd = item->scsi_cmd;
2571		kfree(item);
2572
2573		ret = ips_make_passthru(ha, scb->scsi_cmd, scb, intr);
2574
2575		if (intr == IPS_INTR_ON)
2576			spin_lock(host->host_lock);
2577		switch (ret) {
2578		case IPS_FAILURE:
2579			if (scb->scsi_cmd) {
2580				scb->scsi_cmd->result = DID_ERROR << 16;
2581				scsi_done(scb->scsi_cmd);
2582			}
2583
2584			ips_freescb(ha, scb);
2585			break;
2586		case IPS_SUCCESS_IMM:
2587			if (scb->scsi_cmd) {
2588				scb->scsi_cmd->result = DID_OK << 16;
2589				scsi_done(scb->scsi_cmd);
2590			}
2591
2592			ips_freescb(ha, scb);
2593			break;
2594		default:
2595			break;
2596		}		/* end case */
2597
2598		if (ret != IPS_SUCCESS) {
2599			ha->num_ioctl--;
2600			continue;
2601		}
2602
2603		ret = ips_send_cmd(ha, scb);
2604
2605		if (ret == IPS_SUCCESS)
2606			ips_putq_scb_head(&ha->scb_activelist, scb);
2607		else
2608			ha->num_ioctl--;
2609
2610		switch (ret) {
2611		case IPS_FAILURE:
2612			if (scb->scsi_cmd) {
2613				scb->scsi_cmd->result = DID_ERROR << 16;
2614			}
2615
2616			ips_freescb(ha, scb);
2617			break;
2618		case IPS_SUCCESS_IMM:
2619			ips_freescb(ha, scb);
2620			break;
2621		default:
2622			break;
2623		}		/* end case */
2624
2625	}
2626
2627	/*
2628	 * Send "Normal" I/O commands
2629	 */
2630
2631	p = ha->scb_waitlist.head;
2632	while ((p) && (scb = ips_getscb(ha))) {
2633		if ((scmd_channel(p) > 0)
2634		    && (ha->
2635			dcdb_active[scmd_channel(p) -
2636				    1] & (1 << scmd_id(p)))) {
2637			ips_freescb(ha, scb);
2638			p = (struct scsi_cmnd *) p->host_scribble;
2639			continue;
2640		}
2641
2642		q = p;
2643		SC = ips_removeq_wait(&ha->scb_waitlist, q);
2644
2645		if (intr == IPS_INTR_ON)
2646			spin_unlock(host->host_lock);	/* Unlock HA after command is taken off queue */
2647
2648		SC->result = DID_OK;
2649		SC->host_scribble = NULL;
2650
2651		scb->target_id = SC->device->id;
2652		scb->lun = SC->device->lun;
2653		scb->bus = SC->device->channel;
2654		scb->scsi_cmd = SC;
2655		scb->breakup = 0;
2656		scb->data_len = 0;
2657		scb->callback = ipsintr_done;
2658		scb->timeout = ips_cmd_timeout;
2659		memset(&scb->cmd, 0, 16);
2660
2661		/* copy in the CDB */
2662		memcpy(scb->cdb, SC->cmnd, SC->cmd_len);
2663
2664                scb->sg_count = scsi_dma_map(SC);
2665                BUG_ON(scb->sg_count < 0);
2666		if (scb->sg_count) {
2667			struct scatterlist *sg;
2668			int i;
2669
2670			scb->flags |= IPS_SCB_MAP_SG;
2671
2672                        scsi_for_each_sg(SC, sg, scb->sg_count, i) {
2673				if (ips_fill_scb_sg_single
2674				    (ha, sg_dma_address(sg), scb, i,
2675				     sg_dma_len(sg)) < 0)
2676					break;
2677			}
2678			scb->dcdb.transfer_length = scb->data_len;
2679		} else {
2680                        scb->data_busaddr = 0L;
2681                        scb->sg_len = 0;
2682                        scb->data_len = 0;
2683                        scb->dcdb.transfer_length = 0;
2684		}
2685
2686		scb->dcdb.cmd_attribute =
2687		    ips_command_direction[scb->scsi_cmd->cmnd[0]];
2688
2689		/* Allow a WRITE BUFFER Command to Have no Data */
2690		/* This is Used by Tape Flash Utilites          */
2691		if ((scb->scsi_cmd->cmnd[0] == WRITE_BUFFER) &&
2692				(scb->data_len == 0))
2693			scb->dcdb.cmd_attribute = 0;
2694
2695		if (!(scb->dcdb.cmd_attribute & 0x3))
2696			scb->dcdb.transfer_length = 0;
2697
2698		if (scb->data_len >= IPS_MAX_XFER) {
2699			scb->dcdb.cmd_attribute |= IPS_TRANSFER64K;
2700			scb->dcdb.transfer_length = 0;
2701		}
2702		if (intr == IPS_INTR_ON)
2703			spin_lock(host->host_lock);
2704
2705		ret = ips_send_cmd(ha, scb);
2706
2707		switch (ret) {
2708		case IPS_SUCCESS:
2709			ips_putq_scb_head(&ha->scb_activelist, scb);
2710			break;
2711		case IPS_FAILURE:
2712			if (scb->scsi_cmd) {
2713				scb->scsi_cmd->result = DID_ERROR << 16;
2714				scsi_done(scb->scsi_cmd);
2715			}
2716
2717			if (scb->bus)
2718				ha->dcdb_active[scb->bus - 1] &=
2719				    ~(1 << scb->target_id);
2720
2721			ips_freescb(ha, scb);
2722			break;
2723		case IPS_SUCCESS_IMM:
2724			if (scb->scsi_cmd)
2725				scsi_done(scb->scsi_cmd);
2726
2727			if (scb->bus)
2728				ha->dcdb_active[scb->bus - 1] &=
2729				    ~(1 << scb->target_id);
2730
2731			ips_freescb(ha, scb);
2732			break;
2733		default:
2734			break;
2735		}		/* end case */
2736
2737		p = (struct scsi_cmnd *) p->host_scribble;
2738
2739	}			/* end while */
2740
2741	if (intr == IPS_INTR_ON)
2742		spin_unlock(host->host_lock);
2743}
2744
2745/****************************************************************************/
2746/*                                                                          */
2747/* Routine Name: ips_putq_scb_head                                          */
2748/*                                                                          */
2749/* Routine Description:                                                     */
2750/*                                                                          */
2751/*   Add an item to the head of the queue                                   */
2752/*                                                                          */
2753/* ASSUMED to be called from within the HA lock                             */
2754/*                                                                          */
2755/****************************************************************************/
2756static void
2757ips_putq_scb_head(ips_scb_queue_t * queue, ips_scb_t * item)
2758{
2759	METHOD_TRACE("ips_putq_scb_head", 1);
2760
2761	if (!item)
2762		return;
2763
2764	item->q_next = queue->head;
2765	queue->head = item;
2766
2767	if (!queue->tail)
2768		queue->tail = item;
2769
2770	queue->count++;
2771}
2772
2773/****************************************************************************/
2774/*                                                                          */
2775/* Routine Name: ips_removeq_scb_head                                       */
2776/*                                                                          */
2777/* Routine Description:                                                     */
2778/*                                                                          */
2779/*   Remove the head of the queue                                           */
2780/*                                                                          */
2781/* ASSUMED to be called from within the HA lock                             */
2782/*                                                                          */
2783/****************************************************************************/
2784static ips_scb_t *
2785ips_removeq_scb_head(ips_scb_queue_t * queue)
2786{
2787	ips_scb_t *item;
2788
2789	METHOD_TRACE("ips_removeq_scb_head", 1);
2790
2791	item = queue->head;
2792
2793	if (!item) {
2794		return (NULL);
2795	}
2796
2797	queue->head = item->q_next;
2798	item->q_next = NULL;
2799
2800	if (queue->tail == item)
2801		queue->tail = NULL;
2802
2803	queue->count--;
2804
2805	return (item);
2806}
2807
2808/****************************************************************************/
2809/*                                                                          */
2810/* Routine Name: ips_removeq_scb                                            */
2811/*                                                                          */
2812/* Routine Description:                                                     */
2813/*                                                                          */
2814/*   Remove an item from a queue                                            */
2815/*                                                                          */
2816/* ASSUMED to be called from within the HA lock                             */
2817/*                                                                          */
2818/****************************************************************************/
2819static ips_scb_t *
2820ips_removeq_scb(ips_scb_queue_t * queue, ips_scb_t * item)
2821{
2822	ips_scb_t *p;
2823
2824	METHOD_TRACE("ips_removeq_scb", 1);
2825
2826	if (!item)
2827		return (NULL);
2828
2829	if (item == queue->head) {
2830		return (ips_removeq_scb_head(queue));
2831	}
2832
2833	p = queue->head;
2834
2835	while ((p) && (item != p->q_next))
2836		p = p->q_next;
2837
2838	if (p) {
2839		/* found a match */
2840		p->q_next = item->q_next;
2841
2842		if (!item->q_next)
2843			queue->tail = p;
2844
2845		item->q_next = NULL;
2846		queue->count--;
2847
2848		return (item);
2849	}
2850
2851	return (NULL);
2852}
2853
2854/****************************************************************************/
2855/*                                                                          */
2856/* Routine Name: ips_putq_wait_tail                                         */
2857/*                                                                          */
2858/* Routine Description:                                                     */
2859/*                                                                          */
2860/*   Add an item to the tail of the queue                                   */
2861/*                                                                          */
2862/* ASSUMED to be called from within the HA lock                             */
2863/*                                                                          */
2864/****************************************************************************/
2865static void ips_putq_wait_tail(ips_wait_queue_entry_t *queue, struct scsi_cmnd *item)
2866{
2867	METHOD_TRACE("ips_putq_wait_tail", 1);
2868
2869	if (!item)
2870		return;
2871
2872	item->host_scribble = NULL;
2873
2874	if (queue->tail)
2875		queue->tail->host_scribble = (char *) item;
2876
2877	queue->tail = item;
2878
2879	if (!queue->head)
2880		queue->head = item;
2881
2882	queue->count++;
2883}
2884
2885/****************************************************************************/
2886/*                                                                          */
2887/* Routine Name: ips_removeq_wait_head                                      */
2888/*                                                                          */
2889/* Routine Description:                                                     */
2890/*                                                                          */
2891/*   Remove the head of the queue                                           */
2892/*                                                                          */
2893/* ASSUMED to be called from within the HA lock                             */
2894/*                                                                          */
2895/****************************************************************************/
2896static struct scsi_cmnd *ips_removeq_wait_head(ips_wait_queue_entry_t *queue)
2897{
2898	struct scsi_cmnd *item;
2899
2900	METHOD_TRACE("ips_removeq_wait_head", 1);
2901
2902	item = queue->head;
2903
2904	if (!item) {
2905		return (NULL);
2906	}
2907
2908	queue->head = (struct scsi_cmnd *) item->host_scribble;
2909	item->host_scribble = NULL;
2910
2911	if (queue->tail == item)
2912		queue->tail = NULL;
2913
2914	queue->count--;
2915
2916	return (item);
2917}
2918
2919/****************************************************************************/
2920/*                                                                          */
2921/* Routine Name: ips_removeq_wait                                           */
2922/*                                                                          */
2923/* Routine Description:                                                     */
2924/*                                                                          */
2925/*   Remove an item from a queue                                            */
2926/*                                                                          */
2927/* ASSUMED to be called from within the HA lock                             */
2928/*                                                                          */
2929/****************************************************************************/
2930static struct scsi_cmnd *ips_removeq_wait(ips_wait_queue_entry_t *queue,
2931					  struct scsi_cmnd *item)
2932{
2933	struct scsi_cmnd *p;
2934
2935	METHOD_TRACE("ips_removeq_wait", 1);
2936
2937	if (!item)
2938		return (NULL);
2939
2940	if (item == queue->head) {
2941		return (ips_removeq_wait_head(queue));
2942	}
2943
2944	p = queue->head;
2945
2946	while ((p) && (item != (struct scsi_cmnd *) p->host_scribble))
2947		p = (struct scsi_cmnd *) p->host_scribble;
2948
2949	if (p) {
2950		/* found a match */
2951		p->host_scribble = item->host_scribble;
2952
2953		if (!item->host_scribble)
2954			queue->tail = p;
2955
2956		item->host_scribble = NULL;
2957		queue->count--;
2958
2959		return (item);
2960	}
2961
2962	return (NULL);
2963}
2964
2965/****************************************************************************/
2966/*                                                                          */
2967/* Routine Name: ips_putq_copp_tail                                         */
2968/*                                                                          */
2969/* Routine Description:                                                     */
2970/*                                                                          */
2971/*   Add an item to the tail of the queue                                   */
2972/*                                                                          */
2973/* ASSUMED to be called from within the HA lock                             */
2974/*                                                                          */
2975/****************************************************************************/
2976static void
2977ips_putq_copp_tail(ips_copp_queue_t * queue, ips_copp_wait_item_t * item)
2978{
2979	METHOD_TRACE("ips_putq_copp_tail", 1);
2980
2981	if (!item)
2982		return;
2983
2984	item->next = NULL;
2985
2986	if (queue->tail)
2987		queue->tail->next = item;
2988
2989	queue->tail = item;
2990
2991	if (!queue->head)
2992		queue->head = item;
2993
2994	queue->count++;
2995}
2996
2997/****************************************************************************/
2998/*                                                                          */
2999/* Routine Name: ips_removeq_copp_head                                      */
3000/*                                                                          */
3001/* Routine Description:                                                     */
3002/*                                                                          */
3003/*   Remove the head of the queue                                           */
3004/*                                                                          */
3005/* ASSUMED to be called from within the HA lock                             */
3006/*                                                                          */
3007/****************************************************************************/
3008static ips_copp_wait_item_t *
3009ips_removeq_copp_head(ips_copp_queue_t * queue)
3010{
3011	ips_copp_wait_item_t *item;
3012
3013	METHOD_TRACE("ips_removeq_copp_head", 1);
3014
3015	item = queue->head;
3016
3017	if (!item) {
3018		return (NULL);
3019	}
3020
3021	queue->head = item->next;
3022	item->next = NULL;
3023
3024	if (queue->tail == item)
3025		queue->tail = NULL;
3026
3027	queue->count--;
3028
3029	return (item);
3030}
3031
3032/****************************************************************************/
3033/*                                                                          */
3034/* Routine Name: ips_removeq_copp                                           */
3035/*                                                                          */
3036/* Routine Description:                                                     */
3037/*                                                                          */
3038/*   Remove an item from a queue                                            */
3039/*                                                                          */
3040/* ASSUMED to be called from within the HA lock                             */
3041/*                                                                          */
3042/****************************************************************************/
3043static ips_copp_wait_item_t *
3044ips_removeq_copp(ips_copp_queue_t * queue, ips_copp_wait_item_t * item)
3045{
3046	ips_copp_wait_item_t *p;
3047
3048	METHOD_TRACE("ips_removeq_copp", 1);
3049
3050	if (!item)
3051		return (NULL);
3052
3053	if (item == queue->head) {
3054		return (ips_removeq_copp_head(queue));
3055	}
3056
3057	p = queue->head;
3058
3059	while ((p) && (item != p->next))
3060		p = p->next;
3061
3062	if (p) {
3063		/* found a match */
3064		p->next = item->next;
3065
3066		if (!item->next)
3067			queue->tail = p;
3068
3069		item->next = NULL;
3070		queue->count--;
3071
3072		return (item);
3073	}
3074
3075	return (NULL);
3076}
3077
3078/****************************************************************************/
3079/*                                                                          */
3080/* Routine Name: ipsintr_blocking                                           */
3081/*                                                                          */
3082/* Routine Description:                                                     */
3083/*                                                                          */
3084/*   Finalize an interrupt for internal commands                            */
3085/*                                                                          */
3086/****************************************************************************/
3087static void
3088ipsintr_blocking(ips_ha_t * ha, ips_scb_t * scb)
3089{
3090	METHOD_TRACE("ipsintr_blocking", 2);
3091
3092	ips_freescb(ha, scb);
3093	if (ha->waitflag && ha->cmd_in_progress == scb->cdb[0]) {
3094		ha->waitflag = false;
3095
3096		return;
3097	}
3098}
3099
3100/****************************************************************************/
3101/*                                                                          */
3102/* Routine Name: ipsintr_done                                               */
3103/*                                                                          */
3104/* Routine Description:                                                     */
3105/*                                                                          */
3106/*   Finalize an interrupt for non-internal commands                        */
3107/*                                                                          */
3108/****************************************************************************/
3109static void
3110ipsintr_done(ips_ha_t * ha, ips_scb_t * scb)
3111{
3112	METHOD_TRACE("ipsintr_done", 2);
3113
3114	if (!scb) {
3115		IPS_PRINTK(KERN_WARNING, ha->pcidev,
3116			   "Spurious interrupt; scb NULL.\n");
3117
3118		return;
3119	}
3120
3121	if (scb->scsi_cmd == NULL) {
3122		/* unexpected interrupt */
3123		IPS_PRINTK(KERN_WARNING, ha->pcidev,
3124			   "Spurious interrupt; scsi_cmd not set.\n");
3125
3126		return;
3127	}
3128
3129	ips_done(ha, scb);
3130}
3131
3132/****************************************************************************/
3133/*                                                                          */
3134/* Routine Name: ips_done                                                   */
3135/*                                                                          */
3136/* Routine Description:                                                     */
3137/*                                                                          */
3138/*   Do housekeeping on completed commands                                  */
3139/*  ASSUMED to be called form within the request lock                       */
3140/****************************************************************************/
3141static void
3142ips_done(ips_ha_t * ha, ips_scb_t * scb)
3143{
3144	int ret;
3145
3146	METHOD_TRACE("ips_done", 1);
3147
3148	if (!scb)
3149		return;
3150
3151	if ((scb->scsi_cmd) && (ips_is_passthru(scb->scsi_cmd))) {
3152		ips_cleanup_passthru(ha, scb);
3153		ha->num_ioctl--;
3154	} else {
3155		/*
3156		 * Check to see if this command had too much
3157		 * data and had to be broke up.  If so, queue
3158		 * the rest of the data and continue.
3159		 */
3160		if ((scb->breakup) || (scb->sg_break)) {
3161                        struct scatterlist *sg;
3162                        int i, sg_dma_index, ips_sg_index = 0;
3163
3164			/* we had a data breakup */
3165			scb->data_len = 0;
3166
3167                        sg = scsi_sglist(scb->scsi_cmd);
3168
3169                        /* Spin forward to last dma chunk */
3170                        sg_dma_index = scb->breakup;
3171                        for (i = 0; i < scb->breakup; i++)
3172                                sg = sg_next(sg);
3173
3174			/* Take care of possible partial on last chunk */
3175                        ips_fill_scb_sg_single(ha,
3176                                               sg_dma_address(sg),
3177                                               scb, ips_sg_index++,
3178                                               sg_dma_len(sg));
3179
3180                        for (; sg_dma_index < scsi_sg_count(scb->scsi_cmd);
3181                             sg_dma_index++, sg = sg_next(sg)) {
3182                                if (ips_fill_scb_sg_single
3183                                    (ha,
3184                                     sg_dma_address(sg),
3185                                     scb, ips_sg_index++,
3186                                     sg_dma_len(sg)) < 0)
3187                                        break;
3188                        }
3189
3190			scb->dcdb.transfer_length = scb->data_len;
3191			scb->dcdb.cmd_attribute |=
3192			    ips_command_direction[scb->scsi_cmd->cmnd[0]];
3193
3194			if (!(scb->dcdb.cmd_attribute & 0x3))
3195				scb->dcdb.transfer_length = 0;
3196
3197			if (scb->data_len >= IPS_MAX_XFER) {
3198				scb->dcdb.cmd_attribute |= IPS_TRANSFER64K;
3199				scb->dcdb.transfer_length = 0;
3200			}
3201
3202			ret = ips_send_cmd(ha, scb);
3203
3204			switch (ret) {
3205			case IPS_FAILURE:
3206				if (scb->scsi_cmd) {
3207					scb->scsi_cmd->result = DID_ERROR << 16;
3208					scsi_done(scb->scsi_cmd);
3209				}
3210
3211				ips_freescb(ha, scb);
3212				break;
3213			case IPS_SUCCESS_IMM:
3214				if (scb->scsi_cmd) {
3215					scb->scsi_cmd->result = DID_ERROR << 16;
3216					scsi_done(scb->scsi_cmd);
3217				}
3218
3219				ips_freescb(ha, scb);
3220				break;
3221			default:
3222				break;
3223			}	/* end case */
3224
3225			return;
3226		}
3227	}			/* end if passthru */
3228
3229	if (scb->bus) {
3230		ha->dcdb_active[scb->bus - 1] &= ~(1 << scb->target_id);
3231	}
3232
3233	scsi_done(scb->scsi_cmd);
3234
3235	ips_freescb(ha, scb);
3236}
3237
3238/****************************************************************************/
3239/*                                                                          */
3240/* Routine Name: ips_map_status                                             */
3241/*                                                                          */
3242/* Routine Description:                                                     */
3243/*                                                                          */
3244/*   Map Controller Error codes to Linux Error Codes                        */
3245/*                                                                          */
3246/****************************************************************************/
3247static int
3248ips_map_status(ips_ha_t * ha, ips_scb_t * scb, ips_stat_t * sp)
3249{
3250	int errcode;
3251	int device_error;
3252	uint32_t transfer_len;
3253	IPS_DCDB_TABLE_TAPE *tapeDCDB;
3254	IPS_SCSI_INQ_DATA inquiryData;
3255
3256	METHOD_TRACE("ips_map_status", 1);
3257
3258	if (scb->bus) {
3259		DEBUG_VAR(2,
3260			  "(%s%d) Physical device error (%d %d %d): %x %x, Sense Key: %x, ASC: %x, ASCQ: %x",
3261			  ips_name, ha->host_num,
3262			  scb->scsi_cmd->device->channel,
3263			  scb->scsi_cmd->device->id, scb->scsi_cmd->device->lun,
3264			  scb->basic_status, scb->extended_status,
3265			  scb->extended_status ==
3266			  IPS_ERR_CKCOND ? scb->dcdb.sense_info[2] & 0xf : 0,
3267			  scb->extended_status ==
3268			  IPS_ERR_CKCOND ? scb->dcdb.sense_info[12] : 0,
3269			  scb->extended_status ==
3270			  IPS_ERR_CKCOND ? scb->dcdb.sense_info[13] : 0);
3271	}
3272
3273	/* default driver error */
3274	errcode = DID_ERROR;
3275	device_error = 0;
3276
3277	switch (scb->basic_status & IPS_GSC_STATUS_MASK) {
3278	case IPS_CMD_TIMEOUT:
3279		errcode = DID_TIME_OUT;
3280		break;
3281
3282	case IPS_INVAL_OPCO:
3283	case IPS_INVAL_CMD_BLK:
3284	case IPS_INVAL_PARM_BLK:
3285	case IPS_LD_ERROR:
3286	case IPS_CMD_CMPLT_WERROR:
3287		break;
3288
3289	case IPS_PHYS_DRV_ERROR:
3290		switch (scb->extended_status) {
3291		case IPS_ERR_SEL_TO:
3292			if (scb->bus)
3293				errcode = DID_NO_CONNECT;
3294
3295			break;
3296
3297		case IPS_ERR_OU_RUN:
3298			if ((scb->cmd.dcdb.op_code == IPS_CMD_EXTENDED_DCDB) ||
3299			    (scb->cmd.dcdb.op_code ==
3300			     IPS_CMD_EXTENDED_DCDB_SG)) {
3301				tapeDCDB = (IPS_DCDB_TABLE_TAPE *) & scb->dcdb;
3302				transfer_len = tapeDCDB->transfer_length;
3303			} else {
3304				transfer_len =
3305				    (uint32_t) scb->dcdb.transfer_length;
3306			}
3307
3308			if ((scb->bus) && (transfer_len < scb->data_len)) {
3309				/* Underrun - set default to no error */
3310				errcode = DID_OK;
3311
3312				/* Restrict access to physical DASD */
3313				if (scb->scsi_cmd->cmnd[0] == INQUIRY) {
3314				    ips_scmd_buf_read(scb->scsi_cmd,
3315                                      &inquiryData, sizeof (inquiryData));
3316 				    if ((inquiryData.DeviceType & 0x1f) == TYPE_DISK) {
3317				        errcode = DID_TIME_OUT;
3318				        break;
3319				    }
3320				}
3321			} else
3322				errcode = DID_ERROR;
3323
3324			break;
3325
3326		case IPS_ERR_RECOVERY:
3327			/* don't fail recovered errors */
3328			if (scb->bus)
3329				errcode = DID_OK;
3330
3331			break;
3332
3333		case IPS_ERR_HOST_RESET:
3334		case IPS_ERR_DEV_RESET:
3335			errcode = DID_RESET;
3336			break;
3337
3338		case IPS_ERR_CKCOND:
3339			if (scb->bus) {
3340				if ((scb->cmd.dcdb.op_code ==
3341				     IPS_CMD_EXTENDED_DCDB)
3342				    || (scb->cmd.dcdb.op_code ==
3343					IPS_CMD_EXTENDED_DCDB_SG)) {
3344					tapeDCDB =
3345					    (IPS_DCDB_TABLE_TAPE *) & scb->dcdb;
3346					memcpy_and_pad(scb->scsi_cmd->sense_buffer,
3347					       SCSI_SENSE_BUFFERSIZE,
3348					       tapeDCDB->sense_info,
3349					       sizeof(tapeDCDB->sense_info), 0);
3350				} else {
3351					memcpy_and_pad(scb->scsi_cmd->sense_buffer,
3352					       SCSI_SENSE_BUFFERSIZE,
3353					       scb->dcdb.sense_info,
3354					       sizeof(scb->dcdb.sense_info), 0);
3355				}
3356				device_error = 2;	/* check condition */
3357			}
3358
3359			errcode = DID_OK;
3360
3361			break;
3362
3363		default:
3364			errcode = DID_ERROR;
3365			break;
3366
3367		}		/* end switch */
3368	}			/* end switch */
3369
3370	scb->scsi_cmd->result = device_error | (errcode << 16);
3371
3372	return (1);
3373}
3374
3375/****************************************************************************/
3376/*                                                                          */
3377/* Routine Name: ips_send_wait                                              */
3378/*                                                                          */
3379/* Routine Description:                                                     */
3380/*                                                                          */
3381/*   Send a command to the controller and wait for it to return             */
3382/*                                                                          */
3383/*   The FFDC Time Stamp use this function for the callback, but doesn't    */
3384/*   actually need to wait.                                                 */
3385/****************************************************************************/
3386static int
3387ips_send_wait(ips_ha_t * ha, ips_scb_t * scb, int timeout, int intr)
3388{
3389	int ret;
3390
3391	METHOD_TRACE("ips_send_wait", 1);
3392
3393	if (intr != IPS_FFDC) {	/* Won't be Waiting if this is a Time Stamp */
3394		ha->waitflag = true;
3395		ha->cmd_in_progress = scb->cdb[0];
3396	}
3397	scb->callback = ipsintr_blocking;
3398	ret = ips_send_cmd(ha, scb);
3399
3400	if ((ret == IPS_FAILURE) || (ret == IPS_SUCCESS_IMM))
3401		return (ret);
3402
3403	if (intr != IPS_FFDC)	/* Don't Wait around if this is a Time Stamp */
3404		ret = ips_wait(ha, timeout, intr);
3405
3406	return (ret);
3407}
3408
3409/****************************************************************************/
3410/*                                                                          */
3411/* Routine Name: ips_scmd_buf_write                                         */
3412/*                                                                          */
3413/* Routine Description:                                                     */
3414/*  Write data to struct scsi_cmnd request_buffer at proper offsets	    */
3415/****************************************************************************/
3416static void
3417ips_scmd_buf_write(struct scsi_cmnd *scmd, void *data, unsigned int count)
3418{
3419	unsigned long flags;
3420
3421	local_irq_save(flags);
3422	scsi_sg_copy_from_buffer(scmd, data, count);
3423	local_irq_restore(flags);
3424}
3425
3426/****************************************************************************/
3427/*                                                                          */
3428/* Routine Name: ips_scmd_buf_read                                          */
3429/*                                                                          */
3430/* Routine Description:                                                     */
3431/*  Copy data from a struct scsi_cmnd to a new, linear buffer		    */
3432/****************************************************************************/
3433static void
3434ips_scmd_buf_read(struct scsi_cmnd *scmd, void *data, unsigned int count)
3435{
3436	unsigned long flags;
3437
3438	local_irq_save(flags);
3439	scsi_sg_copy_to_buffer(scmd, data, count);
3440	local_irq_restore(flags);
3441}
3442
3443/****************************************************************************/
3444/*                                                                          */
3445/* Routine Name: ips_send_cmd                                               */
3446/*                                                                          */
3447/* Routine Description:                                                     */
3448/*                                                                          */
3449/*   Map SCSI commands to ServeRAID commands for logical drives             */
3450/*                                                                          */
3451/****************************************************************************/
3452static int
3453ips_send_cmd(ips_ha_t * ha, ips_scb_t * scb)
3454{
3455	int ret;
3456	char *sp;
3457	int device_error;
3458	IPS_DCDB_TABLE_TAPE *tapeDCDB;
3459	int TimeOut;
3460
3461	METHOD_TRACE("ips_send_cmd", 1);
3462
3463	ret = IPS_SUCCESS;
3464
3465	if (!scb->scsi_cmd) {
3466		/* internal command */
3467
3468		if (scb->bus > 0) {
3469			/* Controller commands can't be issued */
3470			/* to real devices -- fail them        */
3471			if (ha->waitflag && ha->cmd_in_progress == scb->cdb[0])
3472				ha->waitflag = false;
 
 
3473
3474			return (1);
3475		}
3476	} else if ((scb->bus == 0) && (!ips_is_passthru(scb->scsi_cmd))) {
3477		/* command to logical bus -- interpret */
3478		ret = IPS_SUCCESS_IMM;
3479
3480		switch (scb->scsi_cmd->cmnd[0]) {
3481		case ALLOW_MEDIUM_REMOVAL:
3482		case REZERO_UNIT:
3483		case ERASE:
3484		case WRITE_FILEMARKS:
3485		case SPACE:
3486			scb->scsi_cmd->result = DID_ERROR << 16;
3487			break;
3488
3489		case START_STOP:
3490			scb->scsi_cmd->result = DID_OK << 16;
3491			break;
3492
3493		case TEST_UNIT_READY:
3494		case INQUIRY:
3495			if (scb->target_id == IPS_ADAPTER_ID) {
3496				/*
3497				 * Either we have a TUR
3498				 * or we have a SCSI inquiry
3499				 */
3500				if (scb->scsi_cmd->cmnd[0] == TEST_UNIT_READY)
3501					scb->scsi_cmd->result = DID_OK << 16;
3502
3503				if (scb->scsi_cmd->cmnd[0] == INQUIRY) {
3504					IPS_SCSI_INQ_DATA inquiry;
3505
3506					memset(&inquiry, 0,
3507					       sizeof (IPS_SCSI_INQ_DATA));
3508
3509					inquiry.DeviceType =
3510					    IPS_SCSI_INQ_TYPE_PROCESSOR;
3511					inquiry.DeviceTypeQualifier =
3512					    IPS_SCSI_INQ_LU_CONNECTED;
3513					inquiry.Version = IPS_SCSI_INQ_REV2;
3514					inquiry.ResponseDataFormat =
3515					    IPS_SCSI_INQ_RD_REV2;
3516					inquiry.AdditionalLength = 31;
3517					inquiry.Flags[0] =
3518					    IPS_SCSI_INQ_Address16;
3519					inquiry.Flags[1] =
3520					    IPS_SCSI_INQ_WBus16 |
3521					    IPS_SCSI_INQ_Sync;
3522					memcpy(inquiry.VendorId, "IBM     ",
3523						8);
3524					memcpy(inquiry.ProductId,
3525						"SERVERAID       ", 16);
3526					memcpy(inquiry.ProductRevisionLevel,
3527						"1.00", 4);
3528
3529					ips_scmd_buf_write(scb->scsi_cmd,
3530							   &inquiry,
3531							   sizeof (inquiry));
3532
3533					scb->scsi_cmd->result = DID_OK << 16;
3534				}
3535			} else {
3536				scb->cmd.logical_info.op_code = IPS_CMD_GET_LD_INFO;
3537				scb->cmd.logical_info.command_id = IPS_COMMAND_ID(ha, scb);
3538				scb->cmd.logical_info.reserved = 0;
3539				scb->cmd.logical_info.reserved2 = 0;
3540				scb->data_len = sizeof (IPS_LD_INFO);
3541				scb->data_busaddr = ha->logical_drive_info_dma_addr;
3542				scb->flags = 0;
3543				scb->cmd.logical_info.buffer_addr = scb->data_busaddr;
3544				ret = IPS_SUCCESS;
3545			}
3546
3547			break;
3548
3549		case REQUEST_SENSE:
3550			ips_reqsen(ha, scb);
3551			scb->scsi_cmd->result = DID_OK << 16;
3552			break;
3553
3554		case READ_6:
3555		case WRITE_6:
3556			if (!scb->sg_len) {
3557				scb->cmd.basic_io.op_code =
3558				    (scb->scsi_cmd->cmnd[0] ==
3559				     READ_6) ? IPS_CMD_READ : IPS_CMD_WRITE;
3560				scb->cmd.basic_io.enhanced_sg = 0;
3561				scb->cmd.basic_io.sg_addr =
3562				    cpu_to_le32(scb->data_busaddr);
3563			} else {
3564				scb->cmd.basic_io.op_code =
3565				    (scb->scsi_cmd->cmnd[0] ==
3566				     READ_6) ? IPS_CMD_READ_SG :
3567				    IPS_CMD_WRITE_SG;
3568				scb->cmd.basic_io.enhanced_sg =
3569				    IPS_USE_ENH_SGLIST(ha) ? 0xFF : 0;
3570				scb->cmd.basic_io.sg_addr =
3571				    cpu_to_le32(scb->sg_busaddr);
3572			}
3573
3574			scb->cmd.basic_io.segment_4G = 0;
3575			scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
3576			scb->cmd.basic_io.log_drv = scb->target_id;
3577			scb->cmd.basic_io.sg_count = scb->sg_len;
3578
3579			if (scb->cmd.basic_io.lba)
3580				le32_add_cpu(&scb->cmd.basic_io.lba,
3581						le16_to_cpu(scb->cmd.basic_io.
3582							    sector_count));
3583			else
3584				scb->cmd.basic_io.lba =
3585				    (((scb->scsi_cmd->
3586				       cmnd[1] & 0x1f) << 16) | (scb->scsi_cmd->
3587								 cmnd[2] << 8) |
3588				     (scb->scsi_cmd->cmnd[3]));
3589
3590			scb->cmd.basic_io.sector_count =
3591			    cpu_to_le16(scb->data_len / IPS_BLKSIZE);
3592
3593			if (le16_to_cpu(scb->cmd.basic_io.sector_count) == 0)
3594				scb->cmd.basic_io.sector_count =
3595				    cpu_to_le16(256);
3596
3597			ret = IPS_SUCCESS;
3598			break;
3599
3600		case READ_10:
3601		case WRITE_10:
3602			if (!scb->sg_len) {
3603				scb->cmd.basic_io.op_code =
3604				    (scb->scsi_cmd->cmnd[0] ==
3605				     READ_10) ? IPS_CMD_READ : IPS_CMD_WRITE;
3606				scb->cmd.basic_io.enhanced_sg = 0;
3607				scb->cmd.basic_io.sg_addr =
3608				    cpu_to_le32(scb->data_busaddr);
3609			} else {
3610				scb->cmd.basic_io.op_code =
3611				    (scb->scsi_cmd->cmnd[0] ==
3612				     READ_10) ? IPS_CMD_READ_SG :
3613				    IPS_CMD_WRITE_SG;
3614				scb->cmd.basic_io.enhanced_sg =
3615				    IPS_USE_ENH_SGLIST(ha) ? 0xFF : 0;
3616				scb->cmd.basic_io.sg_addr =
3617				    cpu_to_le32(scb->sg_busaddr);
3618			}
3619
3620			scb->cmd.basic_io.segment_4G = 0;
3621			scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
3622			scb->cmd.basic_io.log_drv = scb->target_id;
3623			scb->cmd.basic_io.sg_count = scb->sg_len;
3624
3625			if (scb->cmd.basic_io.lba)
3626				le32_add_cpu(&scb->cmd.basic_io.lba,
3627						le16_to_cpu(scb->cmd.basic_io.
3628							    sector_count));
3629			else
3630				scb->cmd.basic_io.lba =
3631				    ((scb->scsi_cmd->cmnd[2] << 24) | (scb->
3632								       scsi_cmd->
3633								       cmnd[3]
3634								       << 16) |
3635				     (scb->scsi_cmd->cmnd[4] << 8) | scb->
3636				     scsi_cmd->cmnd[5]);
3637
3638			scb->cmd.basic_io.sector_count =
3639			    cpu_to_le16(scb->data_len / IPS_BLKSIZE);
3640
3641			if (cpu_to_le16(scb->cmd.basic_io.sector_count) == 0) {
3642				/*
3643				 * This is a null condition
3644				 * we don't have to do anything
3645				 * so just return
3646				 */
3647				scb->scsi_cmd->result = DID_OK << 16;
3648			} else
3649				ret = IPS_SUCCESS;
3650
3651			break;
3652
3653		case RESERVE:
3654		case RELEASE:
3655			scb->scsi_cmd->result = DID_OK << 16;
3656			break;
3657
3658		case MODE_SENSE:
3659			scb->cmd.basic_io.op_code = IPS_CMD_ENQUIRY;
3660			scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
3661			scb->cmd.basic_io.segment_4G = 0;
3662			scb->cmd.basic_io.enhanced_sg = 0;
3663			scb->data_len = sizeof (*ha->enq);
3664			scb->cmd.basic_io.sg_addr = ha->enq_busaddr;
3665			ret = IPS_SUCCESS;
3666			break;
3667
3668		case READ_CAPACITY:
3669			scb->cmd.logical_info.op_code = IPS_CMD_GET_LD_INFO;
3670			scb->cmd.logical_info.command_id = IPS_COMMAND_ID(ha, scb);
3671			scb->cmd.logical_info.reserved = 0;
3672			scb->cmd.logical_info.reserved2 = 0;
3673			scb->cmd.logical_info.reserved3 = 0;
3674			scb->data_len = sizeof (IPS_LD_INFO);
3675			scb->data_busaddr = ha->logical_drive_info_dma_addr;
3676			scb->flags = 0;
3677			scb->cmd.logical_info.buffer_addr = scb->data_busaddr;
3678			ret = IPS_SUCCESS;
3679			break;
3680
3681		case SEND_DIAGNOSTIC:
3682		case REASSIGN_BLOCKS:
3683		case FORMAT_UNIT:
3684		case SEEK_10:
3685		case VERIFY:
3686		case READ_DEFECT_DATA:
3687		case READ_BUFFER:
3688		case WRITE_BUFFER:
3689			scb->scsi_cmd->result = DID_OK << 16;
3690			break;
3691
3692		default:
3693			/* Set the Return Info to appear like the Command was */
3694			/* attempted, a Check Condition occurred, and Sense   */
3695			/* Data indicating an Invalid CDB OpCode is returned. */
3696			sp = (char *) scb->scsi_cmd->sense_buffer;
3697
3698			sp[0] = 0x70;	/* Error Code               */
3699			sp[2] = ILLEGAL_REQUEST;	/* Sense Key 5 Illegal Req. */
3700			sp[7] = 0x0A;	/* Additional Sense Length  */
3701			sp[12] = 0x20;	/* ASC = Invalid OpCode     */
3702			sp[13] = 0x00;	/* ASCQ                     */
3703
3704			device_error = 2;	/* Indicate Check Condition */
3705			scb->scsi_cmd->result = device_error | (DID_OK << 16);
3706			break;
3707		}		/* end switch */
3708	}
3709	/* end if */
3710	if (ret == IPS_SUCCESS_IMM)
3711		return (ret);
3712
3713	/* setup DCDB */
3714	if (scb->bus > 0) {
3715
3716		/* If we already know the Device is Not there, no need to attempt a Command   */
3717		/* This also protects an NT FailOver Controller from getting CDB's sent to it */
3718		if (ha->conf->dev[scb->bus - 1][scb->target_id].ucState == 0) {
3719			scb->scsi_cmd->result = DID_NO_CONNECT << 16;
3720			return (IPS_SUCCESS_IMM);
3721		}
3722
3723		ha->dcdb_active[scb->bus - 1] |= (1 << scb->target_id);
3724		scb->cmd.dcdb.command_id = IPS_COMMAND_ID(ha, scb);
3725		scb->cmd.dcdb.dcdb_address = cpu_to_le32(scb->scb_busaddr +
3726							 (unsigned long) &scb->
3727							 dcdb -
3728							 (unsigned long) scb);
3729		scb->cmd.dcdb.reserved = 0;
3730		scb->cmd.dcdb.reserved2 = 0;
3731		scb->cmd.dcdb.reserved3 = 0;
3732		scb->cmd.dcdb.segment_4G = 0;
3733		scb->cmd.dcdb.enhanced_sg = 0;
3734
3735		TimeOut = scsi_cmd_to_rq(scb->scsi_cmd)->timeout;
3736
3737		if (ha->subsys->param[4] & 0x00100000) {	/* If NEW Tape DCDB is Supported */
3738			if (!scb->sg_len) {
3739				scb->cmd.dcdb.op_code = IPS_CMD_EXTENDED_DCDB;
3740			} else {
3741				scb->cmd.dcdb.op_code =
3742				    IPS_CMD_EXTENDED_DCDB_SG;
3743				scb->cmd.dcdb.enhanced_sg =
3744				    IPS_USE_ENH_SGLIST(ha) ? 0xFF : 0;
3745			}
3746
3747			tapeDCDB = (IPS_DCDB_TABLE_TAPE *) & scb->dcdb;	/* Use Same Data Area as Old DCDB Struct */
3748			tapeDCDB->device_address =
3749			    ((scb->bus - 1) << 4) | scb->target_id;
3750			tapeDCDB->cmd_attribute |= IPS_DISCONNECT_ALLOWED;
3751			tapeDCDB->cmd_attribute &= ~IPS_TRANSFER64K;	/* Always Turn OFF 64K Size Flag */
3752
3753			if (TimeOut) {
3754				if (TimeOut < (10 * HZ))
3755					tapeDCDB->cmd_attribute |= IPS_TIMEOUT10;	/* TimeOut is 10 Seconds */
3756				else if (TimeOut < (60 * HZ))
3757					tapeDCDB->cmd_attribute |= IPS_TIMEOUT60;	/* TimeOut is 60 Seconds */
3758				else if (TimeOut < (1200 * HZ))
3759					tapeDCDB->cmd_attribute |= IPS_TIMEOUT20M;	/* TimeOut is 20 Minutes */
3760			}
3761
3762			tapeDCDB->cdb_length = scb->scsi_cmd->cmd_len;
3763			tapeDCDB->reserved_for_LUN = 0;
3764			tapeDCDB->transfer_length = scb->data_len;
3765			if (scb->cmd.dcdb.op_code == IPS_CMD_EXTENDED_DCDB_SG)
3766				tapeDCDB->buffer_pointer =
3767				    cpu_to_le32(scb->sg_busaddr);
3768			else
3769				tapeDCDB->buffer_pointer =
3770				    cpu_to_le32(scb->data_busaddr);
3771			tapeDCDB->sg_count = scb->sg_len;
3772			tapeDCDB->sense_length = sizeof (tapeDCDB->sense_info);
3773			tapeDCDB->scsi_status = 0;
3774			tapeDCDB->reserved = 0;
3775			memcpy(tapeDCDB->scsi_cdb, scb->scsi_cmd->cmnd,
3776			       scb->scsi_cmd->cmd_len);
3777		} else {
3778			if (!scb->sg_len) {
3779				scb->cmd.dcdb.op_code = IPS_CMD_DCDB;
3780			} else {
3781				scb->cmd.dcdb.op_code = IPS_CMD_DCDB_SG;
3782				scb->cmd.dcdb.enhanced_sg =
3783				    IPS_USE_ENH_SGLIST(ha) ? 0xFF : 0;
3784			}
3785
3786			scb->dcdb.device_address =
3787			    ((scb->bus - 1) << 4) | scb->target_id;
3788			scb->dcdb.cmd_attribute |= IPS_DISCONNECT_ALLOWED;
3789
3790			if (TimeOut) {
3791				if (TimeOut < (10 * HZ))
3792					scb->dcdb.cmd_attribute |= IPS_TIMEOUT10;	/* TimeOut is 10 Seconds */
3793				else if (TimeOut < (60 * HZ))
3794					scb->dcdb.cmd_attribute |= IPS_TIMEOUT60;	/* TimeOut is 60 Seconds */
3795				else if (TimeOut < (1200 * HZ))
3796					scb->dcdb.cmd_attribute |= IPS_TIMEOUT20M;	/* TimeOut is 20 Minutes */
3797			}
3798
3799			scb->dcdb.transfer_length = scb->data_len;
3800			if (scb->dcdb.cmd_attribute & IPS_TRANSFER64K)
3801				scb->dcdb.transfer_length = 0;
3802			if (scb->cmd.dcdb.op_code == IPS_CMD_DCDB_SG)
3803				scb->dcdb.buffer_pointer =
3804				    cpu_to_le32(scb->sg_busaddr);
3805			else
3806				scb->dcdb.buffer_pointer =
3807				    cpu_to_le32(scb->data_busaddr);
3808			scb->dcdb.cdb_length = scb->scsi_cmd->cmd_len;
3809			scb->dcdb.sense_length = sizeof (scb->dcdb.sense_info);
3810			scb->dcdb.sg_count = scb->sg_len;
3811			scb->dcdb.reserved = 0;
3812			memcpy(scb->dcdb.scsi_cdb, scb->scsi_cmd->cmnd,
3813			       scb->scsi_cmd->cmd_len);
3814			scb->dcdb.scsi_status = 0;
3815			scb->dcdb.reserved2[0] = 0;
3816			scb->dcdb.reserved2[1] = 0;
3817			scb->dcdb.reserved2[2] = 0;
3818		}
3819	}
3820
3821	return ((*ha->func.issue) (ha, scb));
3822}
3823
3824/****************************************************************************/
3825/*                                                                          */
3826/* Routine Name: ips_chk_status                                             */
3827/*                                                                          */
3828/* Routine Description:                                                     */
3829/*                                                                          */
3830/*   Check the status of commands to logical drives                         */
3831/*   Assumed to be called with the HA lock                                  */
3832/****************************************************************************/
3833static void
3834ips_chkstatus(ips_ha_t * ha, IPS_STATUS * pstatus)
3835{
3836	ips_scb_t *scb;
3837	ips_stat_t *sp;
3838	uint8_t basic_status;
3839	uint8_t ext_status;
3840	int errcode;
3841	IPS_SCSI_INQ_DATA inquiryData;
3842
3843	METHOD_TRACE("ips_chkstatus", 1);
3844
3845	scb = &ha->scbs[pstatus->fields.command_id];
3846	scb->basic_status = basic_status =
3847	    pstatus->fields.basic_status & IPS_BASIC_STATUS_MASK;
3848	scb->extended_status = ext_status = pstatus->fields.extended_status;
3849
3850	sp = &ha->sp;
3851	sp->residue_len = 0;
3852	sp->scb_addr = (void *) scb;
3853
3854	/* Remove the item from the active queue */
3855	ips_removeq_scb(&ha->scb_activelist, scb);
3856
3857	if (!scb->scsi_cmd)
3858		/* internal commands are handled in do_ipsintr */
3859		return;
3860
3861	DEBUG_VAR(2, "(%s%d) ips_chkstatus: cmd 0x%X id %d (%d %d %d)",
3862		  ips_name,
3863		  ha->host_num,
3864		  scb->cdb[0],
3865		  scb->cmd.basic_io.command_id,
3866		  scb->bus, scb->target_id, scb->lun);
3867
3868	if ((scb->scsi_cmd) && (ips_is_passthru(scb->scsi_cmd)))
3869		/* passthru - just returns the raw result */
3870		return;
3871
3872	errcode = DID_OK;
3873
3874	if (((basic_status & IPS_GSC_STATUS_MASK) == IPS_CMD_SUCCESS) ||
3875	    ((basic_status & IPS_GSC_STATUS_MASK) == IPS_CMD_RECOVERED_ERROR)) {
3876
3877		if (scb->bus == 0) {
3878			if ((basic_status & IPS_GSC_STATUS_MASK) ==
3879			    IPS_CMD_RECOVERED_ERROR) {
3880				DEBUG_VAR(1,
3881					  "(%s%d) Recovered Logical Drive Error OpCode: %x, BSB: %x, ESB: %x",
3882					  ips_name, ha->host_num,
3883					  scb->cmd.basic_io.op_code,
3884					  basic_status, ext_status);
3885			}
3886
3887			switch (scb->scsi_cmd->cmnd[0]) {
3888			case ALLOW_MEDIUM_REMOVAL:
3889			case REZERO_UNIT:
3890			case ERASE:
3891			case WRITE_FILEMARKS:
3892			case SPACE:
3893				errcode = DID_ERROR;
3894				break;
3895
3896			case START_STOP:
3897				break;
3898
3899			case TEST_UNIT_READY:
3900				if (!ips_online(ha, scb)) {
3901					errcode = DID_TIME_OUT;
3902				}
3903				break;
3904
3905			case INQUIRY:
3906				if (ips_online(ha, scb)) {
3907					ips_inquiry(ha, scb);
3908				} else {
3909					errcode = DID_TIME_OUT;
3910				}
3911				break;
3912
3913			case REQUEST_SENSE:
3914				ips_reqsen(ha, scb);
3915				break;
3916
3917			case READ_6:
3918			case WRITE_6:
3919			case READ_10:
3920			case WRITE_10:
3921			case RESERVE:
3922			case RELEASE:
3923				break;
3924
3925			case MODE_SENSE:
3926				if (!ips_online(ha, scb)
3927				    || !ips_msense(ha, scb)) {
3928					errcode = DID_ERROR;
3929				}
3930				break;
3931
3932			case READ_CAPACITY:
3933				if (ips_online(ha, scb))
3934					ips_rdcap(ha, scb);
3935				else {
3936					errcode = DID_TIME_OUT;
3937				}
3938				break;
3939
3940			case SEND_DIAGNOSTIC:
3941			case REASSIGN_BLOCKS:
3942				break;
3943
3944			case FORMAT_UNIT:
3945				errcode = DID_ERROR;
3946				break;
3947
3948			case SEEK_10:
3949			case VERIFY:
3950			case READ_DEFECT_DATA:
3951			case READ_BUFFER:
3952			case WRITE_BUFFER:
3953				break;
3954
3955			default:
3956				errcode = DID_ERROR;
3957			}	/* end switch */
3958
3959			scb->scsi_cmd->result = errcode << 16;
3960		} else {	/* bus == 0 */
3961			/* restrict access to physical drives */
3962			if (scb->scsi_cmd->cmnd[0] == INQUIRY) {
3963			    ips_scmd_buf_read(scb->scsi_cmd,
3964                                  &inquiryData, sizeof (inquiryData));
3965			    if ((inquiryData.DeviceType & 0x1f) == TYPE_DISK)
3966			        scb->scsi_cmd->result = DID_TIME_OUT << 16;
3967			}
3968		}		/* else */
3969	} else {		/* recovered error / success */
3970		if (scb->bus == 0) {
3971			DEBUG_VAR(1,
3972				  "(%s%d) Unrecovered Logical Drive Error OpCode: %x, BSB: %x, ESB: %x",
3973				  ips_name, ha->host_num,
3974				  scb->cmd.basic_io.op_code, basic_status,
3975				  ext_status);
3976		}
3977
3978		ips_map_status(ha, scb, sp);
3979	}			/* else */
3980}
3981
3982/****************************************************************************/
3983/*                                                                          */
3984/* Routine Name: ips_online                                                 */
3985/*                                                                          */
3986/* Routine Description:                                                     */
3987/*                                                                          */
3988/*   Determine if a logical drive is online                                 */
3989/*                                                                          */
3990/****************************************************************************/
3991static int
3992ips_online(ips_ha_t * ha, ips_scb_t * scb)
3993{
3994	METHOD_TRACE("ips_online", 1);
3995
3996	if (scb->target_id >= IPS_MAX_LD)
3997		return (0);
3998
3999	if ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1) {
4000		memset(ha->logical_drive_info, 0, sizeof (IPS_LD_INFO));
4001		return (0);
4002	}
4003
4004	if (ha->logical_drive_info->drive_info[scb->target_id].state !=
4005	    IPS_LD_OFFLINE
4006	    && ha->logical_drive_info->drive_info[scb->target_id].state !=
4007	    IPS_LD_FREE
4008	    && ha->logical_drive_info->drive_info[scb->target_id].state !=
4009	    IPS_LD_CRS
4010	    && ha->logical_drive_info->drive_info[scb->target_id].state !=
4011	    IPS_LD_SYS)
4012		return (1);
4013	else
4014		return (0);
4015}
4016
4017/****************************************************************************/
4018/*                                                                          */
4019/* Routine Name: ips_inquiry                                                */
4020/*                                                                          */
4021/* Routine Description:                                                     */
4022/*                                                                          */
4023/*   Simulate an inquiry command to a logical drive                         */
4024/*                                                                          */
4025/****************************************************************************/
4026static int
4027ips_inquiry(ips_ha_t * ha, ips_scb_t * scb)
4028{
4029	IPS_SCSI_INQ_DATA inquiry;
4030
4031	METHOD_TRACE("ips_inquiry", 1);
4032
4033	memset(&inquiry, 0, sizeof (IPS_SCSI_INQ_DATA));
4034
4035	inquiry.DeviceType = IPS_SCSI_INQ_TYPE_DASD;
4036	inquiry.DeviceTypeQualifier = IPS_SCSI_INQ_LU_CONNECTED;
4037	inquiry.Version = IPS_SCSI_INQ_REV2;
4038	inquiry.ResponseDataFormat = IPS_SCSI_INQ_RD_REV2;
4039	inquiry.AdditionalLength = 31;
4040	inquiry.Flags[0] = IPS_SCSI_INQ_Address16;
4041	inquiry.Flags[1] =
4042	    IPS_SCSI_INQ_WBus16 | IPS_SCSI_INQ_Sync | IPS_SCSI_INQ_CmdQue;
4043	memcpy(inquiry.VendorId, "IBM     ", 8);
4044	memcpy(inquiry.ProductId, "SERVERAID       ", 16);
4045	memcpy(inquiry.ProductRevisionLevel, "1.00", 4);
4046
4047	ips_scmd_buf_write(scb->scsi_cmd, &inquiry, sizeof (inquiry));
4048
4049	return (1);
4050}
4051
4052/****************************************************************************/
4053/*                                                                          */
4054/* Routine Name: ips_rdcap                                                  */
4055/*                                                                          */
4056/* Routine Description:                                                     */
4057/*                                                                          */
4058/*   Simulate a read capacity command to a logical drive                    */
4059/*                                                                          */
4060/****************************************************************************/
4061static int
4062ips_rdcap(ips_ha_t * ha, ips_scb_t * scb)
4063{
4064	IPS_SCSI_CAPACITY cap;
4065
4066	METHOD_TRACE("ips_rdcap", 1);
4067
4068	if (scsi_bufflen(scb->scsi_cmd) < 8)
4069		return (0);
4070
4071	cap.lba =
4072	    cpu_to_be32(le32_to_cpu
4073			(ha->logical_drive_info->
4074			 drive_info[scb->target_id].sector_count) - 1);
4075	cap.len = cpu_to_be32((uint32_t) IPS_BLKSIZE);
4076
4077	ips_scmd_buf_write(scb->scsi_cmd, &cap, sizeof (cap));
4078
4079	return (1);
4080}
4081
4082/****************************************************************************/
4083/*                                                                          */
4084/* Routine Name: ips_msense                                                 */
4085/*                                                                          */
4086/* Routine Description:                                                     */
4087/*                                                                          */
4088/*   Simulate a mode sense command to a logical drive                       */
4089/*                                                                          */
4090/****************************************************************************/
4091static int
4092ips_msense(ips_ha_t * ha, ips_scb_t * scb)
4093{
4094	uint16_t heads;
4095	uint16_t sectors;
4096	uint32_t cylinders;
4097	IPS_SCSI_MODE_PAGE_DATA mdata;
4098
4099	METHOD_TRACE("ips_msense", 1);
4100
4101	if (le32_to_cpu(ha->enq->ulDriveSize[scb->target_id]) > 0x400000 &&
4102	    (ha->enq->ucMiscFlag & 0x8) == 0) {
4103		heads = IPS_NORM_HEADS;
4104		sectors = IPS_NORM_SECTORS;
4105	} else {
4106		heads = IPS_COMP_HEADS;
4107		sectors = IPS_COMP_SECTORS;
4108	}
4109
4110	cylinders =
4111	    (le32_to_cpu(ha->enq->ulDriveSize[scb->target_id]) -
4112	     1) / (heads * sectors);
4113
4114	memset(&mdata, 0, sizeof (IPS_SCSI_MODE_PAGE_DATA));
4115
4116	mdata.hdr.BlockDescLength = 8;
4117
4118	switch (scb->scsi_cmd->cmnd[2] & 0x3f) {
4119	case 0x03:		/* page 3 */
4120		mdata.pdata.pg3.PageCode = 3;
4121		mdata.pdata.pg3.PageLength = sizeof (IPS_SCSI_MODE_PAGE3);
4122		mdata.hdr.DataLength =
4123		    3 + mdata.hdr.BlockDescLength + mdata.pdata.pg3.PageLength;
4124		mdata.pdata.pg3.TracksPerZone = 0;
4125		mdata.pdata.pg3.AltSectorsPerZone = 0;
4126		mdata.pdata.pg3.AltTracksPerZone = 0;
4127		mdata.pdata.pg3.AltTracksPerVolume = 0;
4128		mdata.pdata.pg3.SectorsPerTrack = cpu_to_be16(sectors);
4129		mdata.pdata.pg3.BytesPerSector = cpu_to_be16(IPS_BLKSIZE);
4130		mdata.pdata.pg3.Interleave = cpu_to_be16(1);
4131		mdata.pdata.pg3.TrackSkew = 0;
4132		mdata.pdata.pg3.CylinderSkew = 0;
4133		mdata.pdata.pg3.flags = IPS_SCSI_MP3_SoftSector;
4134		break;
4135
4136	case 0x4:
4137		mdata.pdata.pg4.PageCode = 4;
4138		mdata.pdata.pg4.PageLength = sizeof (IPS_SCSI_MODE_PAGE4);
4139		mdata.hdr.DataLength =
4140		    3 + mdata.hdr.BlockDescLength + mdata.pdata.pg4.PageLength;
4141		mdata.pdata.pg4.CylindersHigh =
4142		    cpu_to_be16((cylinders >> 8) & 0xFFFF);
4143		mdata.pdata.pg4.CylindersLow = (cylinders & 0xFF);
4144		mdata.pdata.pg4.Heads = heads;
4145		mdata.pdata.pg4.WritePrecompHigh = 0;
4146		mdata.pdata.pg4.WritePrecompLow = 0;
4147		mdata.pdata.pg4.ReducedWriteCurrentHigh = 0;
4148		mdata.pdata.pg4.ReducedWriteCurrentLow = 0;
4149		mdata.pdata.pg4.StepRate = cpu_to_be16(1);
4150		mdata.pdata.pg4.LandingZoneHigh = 0;
4151		mdata.pdata.pg4.LandingZoneLow = 0;
4152		mdata.pdata.pg4.flags = 0;
4153		mdata.pdata.pg4.RotationalOffset = 0;
4154		mdata.pdata.pg4.MediumRotationRate = 0;
4155		break;
4156	case 0x8:
4157		mdata.pdata.pg8.PageCode = 8;
4158		mdata.pdata.pg8.PageLength = sizeof (IPS_SCSI_MODE_PAGE8);
4159		mdata.hdr.DataLength =
4160		    3 + mdata.hdr.BlockDescLength + mdata.pdata.pg8.PageLength;
4161		/* everything else is left set to 0 */
4162		break;
4163
4164	default:
4165		return (0);
4166	}			/* end switch */
4167
4168	ips_scmd_buf_write(scb->scsi_cmd, &mdata, sizeof (mdata));
4169
4170	return (1);
4171}
4172
4173/****************************************************************************/
4174/*                                                                          */
4175/* Routine Name: ips_reqsen                                                 */
4176/*                                                                          */
4177/* Routine Description:                                                     */
4178/*                                                                          */
4179/*   Simulate a request sense command to a logical drive                    */
4180/*                                                                          */
4181/****************************************************************************/
4182static int
4183ips_reqsen(ips_ha_t * ha, ips_scb_t * scb)
4184{
4185	IPS_SCSI_REQSEN reqsen;
4186
4187	METHOD_TRACE("ips_reqsen", 1);
4188
4189	memset(&reqsen, 0, sizeof (IPS_SCSI_REQSEN));
4190
4191	reqsen.ResponseCode =
4192	    IPS_SCSI_REQSEN_VALID | IPS_SCSI_REQSEN_CURRENT_ERR;
4193	reqsen.AdditionalLength = 10;
4194	reqsen.AdditionalSenseCode = IPS_SCSI_REQSEN_NO_SENSE;
4195	reqsen.AdditionalSenseCodeQual = IPS_SCSI_REQSEN_NO_SENSE;
4196
4197	ips_scmd_buf_write(scb->scsi_cmd, &reqsen, sizeof (reqsen));
4198
4199	return (1);
4200}
4201
4202/****************************************************************************/
4203/*                                                                          */
4204/* Routine Name: ips_free                                                   */
4205/*                                                                          */
4206/* Routine Description:                                                     */
4207/*                                                                          */
4208/*   Free any allocated space for this controller                           */
4209/*                                                                          */
4210/****************************************************************************/
4211static void
4212ips_free(ips_ha_t * ha)
4213{
4214
4215	METHOD_TRACE("ips_free", 1);
4216
4217	if (ha) {
4218		if (ha->enq) {
4219			dma_free_coherent(&ha->pcidev->dev, sizeof(IPS_ENQ),
4220					    ha->enq, ha->enq_busaddr);
4221			ha->enq = NULL;
4222		}
4223
4224		kfree(ha->conf);
4225		ha->conf = NULL;
4226
4227		if (ha->adapt) {
4228			dma_free_coherent(&ha->pcidev->dev,
4229					    sizeof (IPS_ADAPTER) +
4230					    sizeof (IPS_IO_CMD), ha->adapt,
4231					    ha->adapt->hw_status_start);
4232			ha->adapt = NULL;
4233		}
4234
4235		if (ha->logical_drive_info) {
4236			dma_free_coherent(&ha->pcidev->dev,
4237					    sizeof (IPS_LD_INFO),
4238					    ha->logical_drive_info,
4239					    ha->logical_drive_info_dma_addr);
4240			ha->logical_drive_info = NULL;
4241		}
4242
4243		kfree(ha->nvram);
4244		ha->nvram = NULL;
4245
4246		kfree(ha->subsys);
4247		ha->subsys = NULL;
4248
4249		if (ha->ioctl_data) {
4250			dma_free_coherent(&ha->pcidev->dev, ha->ioctl_len,
4251					    ha->ioctl_data, ha->ioctl_busaddr);
4252			ha->ioctl_data = NULL;
4253			ha->ioctl_datasize = 0;
4254			ha->ioctl_len = 0;
4255		}
4256		ips_deallocatescbs(ha, ha->max_cmds);
4257
4258		/* free memory mapped (if applicable) */
4259		if (ha->mem_ptr) {
4260			iounmap(ha->ioremap_ptr);
4261			ha->ioremap_ptr = NULL;
4262			ha->mem_ptr = NULL;
4263		}
4264
4265		ha->mem_addr = 0;
4266
4267	}
4268}
4269
4270/****************************************************************************/
4271/*                                                                          */
4272/* Routine Name: ips_deallocatescbs                                         */
4273/*                                                                          */
4274/* Routine Description:                                                     */
4275/*                                                                          */
4276/*   Free the command blocks                                                */
4277/*                                                                          */
4278/****************************************************************************/
4279static int
4280ips_deallocatescbs(ips_ha_t * ha, int cmds)
4281{
4282	if (ha->scbs) {
4283		dma_free_coherent(&ha->pcidev->dev,
4284				    IPS_SGLIST_SIZE(ha) * IPS_MAX_SG * cmds,
4285				    ha->scbs->sg_list.list,
4286				    ha->scbs->sg_busaddr);
4287		dma_free_coherent(&ha->pcidev->dev, sizeof (ips_scb_t) * cmds,
4288				    ha->scbs, ha->scbs->scb_busaddr);
4289		ha->scbs = NULL;
4290	}			/* end if */
4291	return 1;
4292}
4293
4294/****************************************************************************/
4295/*                                                                          */
4296/* Routine Name: ips_allocatescbs                                           */
4297/*                                                                          */
4298/* Routine Description:                                                     */
4299/*                                                                          */
4300/*   Allocate the command blocks                                            */
4301/*                                                                          */
4302/****************************************************************************/
4303static int
4304ips_allocatescbs(ips_ha_t * ha)
4305{
4306	ips_scb_t *scb_p;
4307	IPS_SG_LIST ips_sg;
4308	int i;
4309	dma_addr_t command_dma, sg_dma;
4310
4311	METHOD_TRACE("ips_allocatescbs", 1);
4312
4313	/* Allocate memory for the SCBs */
4314	ha->scbs = dma_alloc_coherent(&ha->pcidev->dev,
4315			ha->max_cmds * sizeof (ips_scb_t),
4316			&command_dma, GFP_KERNEL);
4317	if (ha->scbs == NULL)
4318		return 0;
4319	ips_sg.list = dma_alloc_coherent(&ha->pcidev->dev,
4320			IPS_SGLIST_SIZE(ha) * IPS_MAX_SG * ha->max_cmds,
4321			&sg_dma, GFP_KERNEL);
 
4322	if (ips_sg.list == NULL) {
4323		dma_free_coherent(&ha->pcidev->dev,
4324				    ha->max_cmds * sizeof (ips_scb_t), ha->scbs,
4325				    command_dma);
4326		return 0;
4327	}
4328
4329	memset(ha->scbs, 0, ha->max_cmds * sizeof (ips_scb_t));
4330
4331	for (i = 0; i < ha->max_cmds; i++) {
4332		scb_p = &ha->scbs[i];
4333		scb_p->scb_busaddr = command_dma + sizeof (ips_scb_t) * i;
4334		/* set up S/G list */
4335		if (IPS_USE_ENH_SGLIST(ha)) {
4336			scb_p->sg_list.enh_list =
4337			    ips_sg.enh_list + i * IPS_MAX_SG;
4338			scb_p->sg_busaddr =
4339			    sg_dma + IPS_SGLIST_SIZE(ha) * IPS_MAX_SG * i;
4340		} else {
4341			scb_p->sg_list.std_list =
4342			    ips_sg.std_list + i * IPS_MAX_SG;
4343			scb_p->sg_busaddr =
4344			    sg_dma + IPS_SGLIST_SIZE(ha) * IPS_MAX_SG * i;
4345		}
4346
4347		/* add to the free list */
4348		if (i < ha->max_cmds - 1) {
4349			scb_p->q_next = ha->scb_freelist;
4350			ha->scb_freelist = scb_p;
4351		}
4352	}
4353
4354	/* success */
4355	return (1);
4356}
4357
4358/****************************************************************************/
4359/*                                                                          */
4360/* Routine Name: ips_init_scb                                               */
4361/*                                                                          */
4362/* Routine Description:                                                     */
4363/*                                                                          */
4364/*   Initialize a CCB to default values                                     */
4365/*                                                                          */
4366/****************************************************************************/
4367static void
4368ips_init_scb(ips_ha_t * ha, ips_scb_t * scb)
4369{
4370	IPS_SG_LIST sg_list;
4371	uint32_t cmd_busaddr, sg_busaddr;
4372	METHOD_TRACE("ips_init_scb", 1);
4373
4374	if (scb == NULL)
4375		return;
4376
4377	sg_list.list = scb->sg_list.list;
4378	cmd_busaddr = scb->scb_busaddr;
4379	sg_busaddr = scb->sg_busaddr;
4380	/* zero fill */
4381	memset(scb, 0, sizeof (ips_scb_t));
4382	memset(ha->dummy, 0, sizeof (IPS_IO_CMD));
4383
4384	/* Initialize dummy command bucket */
4385	ha->dummy->op_code = 0xFF;
4386	ha->dummy->ccsar = cpu_to_le32(ha->adapt->hw_status_start
4387				       + sizeof (IPS_ADAPTER));
4388	ha->dummy->command_id = IPS_MAX_CMDS;
4389
4390	/* set bus address of scb */
4391	scb->scb_busaddr = cmd_busaddr;
4392	scb->sg_busaddr = sg_busaddr;
4393	scb->sg_list.list = sg_list.list;
4394
4395	/* Neptune Fix */
4396	scb->cmd.basic_io.cccr = cpu_to_le32((uint32_t) IPS_BIT_ILE);
4397	scb->cmd.basic_io.ccsar = cpu_to_le32(ha->adapt->hw_status_start
4398					      + sizeof (IPS_ADAPTER));
4399}
4400
4401/****************************************************************************/
4402/*                                                                          */
4403/* Routine Name: ips_get_scb                                                */
4404/*                                                                          */
4405/* Routine Description:                                                     */
4406/*                                                                          */
4407/*   Initialize a CCB to default values                                     */
4408/*                                                                          */
4409/* ASSUMED to be called from within a lock                                 */
4410/*                                                                          */
4411/****************************************************************************/
4412static ips_scb_t *
4413ips_getscb(ips_ha_t * ha)
4414{
4415	ips_scb_t *scb;
4416
4417	METHOD_TRACE("ips_getscb", 1);
4418
4419	if ((scb = ha->scb_freelist) == NULL) {
4420
4421		return (NULL);
4422	}
4423
4424	ha->scb_freelist = scb->q_next;
4425	scb->flags = 0;
4426	scb->q_next = NULL;
4427
4428	ips_init_scb(ha, scb);
4429
4430	return (scb);
4431}
4432
4433/****************************************************************************/
4434/*                                                                          */
4435/* Routine Name: ips_free_scb                                               */
4436/*                                                                          */
4437/* Routine Description:                                                     */
4438/*                                                                          */
4439/*   Return an unused CCB back to the free list                             */
4440/*                                                                          */
4441/* ASSUMED to be called from within a lock                                  */
4442/*                                                                          */
4443/****************************************************************************/
4444static void
4445ips_freescb(ips_ha_t * ha, ips_scb_t * scb)
4446{
4447
4448	METHOD_TRACE("ips_freescb", 1);
4449	if (scb->flags & IPS_SCB_MAP_SG)
4450                scsi_dma_unmap(scb->scsi_cmd);
4451	else if (scb->flags & IPS_SCB_MAP_SINGLE)
4452		dma_unmap_single(&ha->pcidev->dev, scb->data_busaddr,
4453				 scb->data_len, IPS_DMA_DIR(scb));
4454
4455	/* check to make sure this is not our "special" scb */
4456	if (IPS_COMMAND_ID(ha, scb) < (ha->max_cmds - 1)) {
4457		scb->q_next = ha->scb_freelist;
4458		ha->scb_freelist = scb;
4459	}
4460}
4461
4462/****************************************************************************/
4463/*                                                                          */
4464/* Routine Name: ips_isinit_copperhead                                      */
4465/*                                                                          */
4466/* Routine Description:                                                     */
4467/*                                                                          */
4468/*   Is controller initialized ?                                            */
4469/*                                                                          */
4470/****************************************************************************/
4471static int
4472ips_isinit_copperhead(ips_ha_t * ha)
4473{
4474	uint8_t scpr;
4475	uint8_t isr;
4476
4477	METHOD_TRACE("ips_isinit_copperhead", 1);
4478
4479	isr = inb(ha->io_addr + IPS_REG_HISR);
4480	scpr = inb(ha->io_addr + IPS_REG_SCPR);
4481
4482	if (((isr & IPS_BIT_EI) == 0) && ((scpr & IPS_BIT_EBM) == 0))
4483		return (0);
4484	else
4485		return (1);
4486}
4487
4488/****************************************************************************/
4489/*                                                                          */
4490/* Routine Name: ips_isinit_copperhead_memio                                */
4491/*                                                                          */
4492/* Routine Description:                                                     */
4493/*                                                                          */
4494/*   Is controller initialized ?                                            */
4495/*                                                                          */
4496/****************************************************************************/
4497static int
4498ips_isinit_copperhead_memio(ips_ha_t * ha)
4499{
4500	uint8_t isr = 0;
4501	uint8_t scpr;
4502
4503	METHOD_TRACE("ips_is_init_copperhead_memio", 1);
4504
4505	isr = readb(ha->mem_ptr + IPS_REG_HISR);
4506	scpr = readb(ha->mem_ptr + IPS_REG_SCPR);
4507
4508	if (((isr & IPS_BIT_EI) == 0) && ((scpr & IPS_BIT_EBM) == 0))
4509		return (0);
4510	else
4511		return (1);
4512}
4513
4514/****************************************************************************/
4515/*                                                                          */
4516/* Routine Name: ips_isinit_morpheus                                        */
4517/*                                                                          */
4518/* Routine Description:                                                     */
4519/*                                                                          */
4520/*   Is controller initialized ?                                            */
4521/*                                                                          */
4522/****************************************************************************/
4523static int
4524ips_isinit_morpheus(ips_ha_t * ha)
4525{
4526	uint32_t post;
4527	uint32_t bits;
4528
4529	METHOD_TRACE("ips_is_init_morpheus", 1);
4530
4531	if (ips_isintr_morpheus(ha))
4532	    ips_flush_and_reset(ha);
4533
4534	post = readl(ha->mem_ptr + IPS_REG_I960_MSG0);
4535	bits = readl(ha->mem_ptr + IPS_REG_I2O_HIR);
4536
4537	if (post == 0)
4538		return (0);
4539	else if (bits & 0x3)
4540		return (0);
4541	else
4542		return (1);
4543}
4544
4545/****************************************************************************/
4546/*                                                                          */
4547/* Routine Name: ips_flush_and_reset                                        */
4548/*                                                                          */
4549/* Routine Description:                                                     */
4550/*                                                                          */
4551/*   Perform cleanup ( FLUSH and RESET ) when the adapter is in an unknown  */
4552/*   state ( was trying to INIT and an interrupt was already pending ) ...  */
4553/*                                                                          */
4554/****************************************************************************/
4555static void
4556ips_flush_and_reset(ips_ha_t *ha)
4557{
4558	ips_scb_t *scb;
4559	int  ret;
4560 	int  time;
4561	int  done;
4562	dma_addr_t command_dma;
4563
4564	/* Create a usuable SCB */
4565	scb = dma_alloc_coherent(&ha->pcidev->dev, sizeof(ips_scb_t),
4566			&command_dma, GFP_KERNEL);
4567	if (scb) {
4568	    memset(scb, 0, sizeof(ips_scb_t));
4569	    ips_init_scb(ha, scb);
4570	    scb->scb_busaddr = command_dma;
4571
4572	    scb->timeout = ips_cmd_timeout;
4573	    scb->cdb[0] = IPS_CMD_FLUSH;
4574
4575	    scb->cmd.flush_cache.op_code = IPS_CMD_FLUSH;
4576	    scb->cmd.flush_cache.command_id = IPS_MAX_CMDS;   /* Use an ID that would otherwise not exist */
4577	    scb->cmd.flush_cache.state = IPS_NORM_STATE;
4578	    scb->cmd.flush_cache.reserved = 0;
4579	    scb->cmd.flush_cache.reserved2 = 0;
4580	    scb->cmd.flush_cache.reserved3 = 0;
4581	    scb->cmd.flush_cache.reserved4 = 0;
4582
4583	    ret = ips_send_cmd(ha, scb);                      /* Send the Flush Command */
4584
4585	    if (ret == IPS_SUCCESS) {
4586	        time = 60 * IPS_ONE_SEC;	              /* Max Wait time is 60 seconds */
4587	        done = 0;
4588
4589	        while ((time > 0) && (!done)) {
4590		   done = ips_poll_for_flush_complete(ha);
4591	           /* This may look evil, but it's only done during extremely rare start-up conditions ! */
4592	           udelay(1000);
4593	           time--;
4594	        }
4595        }
4596	}
4597
4598	/* Now RESET and INIT the adapter */
4599	(*ha->func.reset) (ha);
4600
4601	dma_free_coherent(&ha->pcidev->dev, sizeof(ips_scb_t), scb, command_dma);
4602	return;
4603}
4604
4605/****************************************************************************/
4606/*                                                                          */
4607/* Routine Name: ips_poll_for_flush_complete                                */
4608/*                                                                          */
4609/* Routine Description:                                                     */
4610/*                                                                          */
4611/*   Poll for the Flush Command issued by ips_flush_and_reset() to complete */
4612/*   All other responses are just taken off the queue and ignored           */
4613/*                                                                          */
4614/****************************************************************************/
4615static int
4616ips_poll_for_flush_complete(ips_ha_t * ha)
4617{
4618	IPS_STATUS cstatus;
4619
4620	while (true) {
4621	    cstatus.value = (*ha->func.statupd) (ha);
4622
4623	    if (cstatus.value == 0xffffffff)      /* If No Interrupt to process */
4624			break;
4625
4626	    /* Success is when we see the Flush Command ID */
4627	    if (cstatus.fields.command_id == IPS_MAX_CMDS)
4628	        return 1;
4629	 }
4630
4631	return 0;
4632}
4633
4634/****************************************************************************/
4635/*                                                                          */
4636/* Routine Name: ips_enable_int_copperhead                                  */
4637/*                                                                          */
4638/* Routine Description:                                                     */
4639/*   Turn on interrupts                                                     */
4640/*                                                                          */
4641/****************************************************************************/
4642static void
4643ips_enable_int_copperhead(ips_ha_t * ha)
4644{
4645	METHOD_TRACE("ips_enable_int_copperhead", 1);
4646
4647	outb(ha->io_addr + IPS_REG_HISR, IPS_BIT_EI);
4648	inb(ha->io_addr + IPS_REG_HISR);	/*Ensure PCI Posting Completes*/
4649}
4650
4651/****************************************************************************/
4652/*                                                                          */
4653/* Routine Name: ips_enable_int_copperhead_memio                            */
4654/*                                                                          */
4655/* Routine Description:                                                     */
4656/*   Turn on interrupts                                                     */
4657/*                                                                          */
4658/****************************************************************************/
4659static void
4660ips_enable_int_copperhead_memio(ips_ha_t * ha)
4661{
4662	METHOD_TRACE("ips_enable_int_copperhead_memio", 1);
4663
4664	writeb(IPS_BIT_EI, ha->mem_ptr + IPS_REG_HISR);
4665	readb(ha->mem_ptr + IPS_REG_HISR);	/*Ensure PCI Posting Completes*/
4666}
4667
4668/****************************************************************************/
4669/*                                                                          */
4670/* Routine Name: ips_enable_int_morpheus                                    */
4671/*                                                                          */
4672/* Routine Description:                                                     */
4673/*   Turn on interrupts                                                     */
4674/*                                                                          */
4675/****************************************************************************/
4676static void
4677ips_enable_int_morpheus(ips_ha_t * ha)
4678{
4679	uint32_t Oimr;
4680
4681	METHOD_TRACE("ips_enable_int_morpheus", 1);
4682
4683	Oimr = readl(ha->mem_ptr + IPS_REG_I960_OIMR);
4684	Oimr &= ~0x08;
4685	writel(Oimr, ha->mem_ptr + IPS_REG_I960_OIMR);
4686	readl(ha->mem_ptr + IPS_REG_I960_OIMR);	/*Ensure PCI Posting Completes*/
4687}
4688
4689/****************************************************************************/
4690/*                                                                          */
4691/* Routine Name: ips_init_copperhead                                        */
4692/*                                                                          */
4693/* Routine Description:                                                     */
4694/*                                                                          */
4695/*   Initialize a copperhead controller                                     */
4696/*                                                                          */
4697/****************************************************************************/
4698static int
4699ips_init_copperhead(ips_ha_t * ha)
4700{
4701	uint8_t Isr;
4702	uint8_t Cbsp;
4703	uint8_t PostByte[IPS_MAX_POST_BYTES];
 
4704	int i, j;
4705
4706	METHOD_TRACE("ips_init_copperhead", 1);
4707
4708	for (i = 0; i < IPS_MAX_POST_BYTES; i++) {
4709		for (j = 0; j < 45; j++) {
4710			Isr = inb(ha->io_addr + IPS_REG_HISR);
4711			if (Isr & IPS_BIT_GHI)
4712				break;
4713
4714			/* Delay for 1 Second */
4715			MDELAY(IPS_ONE_SEC);
4716		}
4717
4718		if (j >= 45)
4719			/* error occurred */
4720			return (0);
4721
4722		PostByte[i] = inb(ha->io_addr + IPS_REG_ISPR);
4723		outb(Isr, ha->io_addr + IPS_REG_HISR);
4724	}
4725
4726	if (PostByte[0] < IPS_GOOD_POST_STATUS) {
4727		IPS_PRINTK(KERN_WARNING, ha->pcidev,
4728			   "reset controller fails (post status %x %x).\n",
4729			   PostByte[0], PostByte[1]);
4730
4731		return (0);
4732	}
4733
4734	for (i = 0; i < IPS_MAX_CONFIG_BYTES; i++) {
4735		for (j = 0; j < 240; j++) {
4736			Isr = inb(ha->io_addr + IPS_REG_HISR);
4737			if (Isr & IPS_BIT_GHI)
4738				break;
4739
4740			/* Delay for 1 Second */
4741			MDELAY(IPS_ONE_SEC);
4742		}
4743
4744		if (j >= 240)
4745			/* error occurred */
4746			return (0);
4747
4748		inb(ha->io_addr + IPS_REG_ISPR);
4749		outb(Isr, ha->io_addr + IPS_REG_HISR);
4750	}
4751
4752	for (i = 0; i < 240; i++) {
4753		Cbsp = inb(ha->io_addr + IPS_REG_CBSP);
4754
4755		if ((Cbsp & IPS_BIT_OP) == 0)
4756			break;
4757
4758		/* Delay for 1 Second */
4759		MDELAY(IPS_ONE_SEC);
4760	}
4761
4762	if (i >= 240)
4763		/* reset failed */
4764		return (0);
4765
4766	/* setup CCCR */
4767	outl(0x1010, ha->io_addr + IPS_REG_CCCR);
4768
4769	/* Enable busmastering */
4770	outb(IPS_BIT_EBM, ha->io_addr + IPS_REG_SCPR);
4771
4772	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
4773		/* fix for anaconda64 */
4774		outl(0, ha->io_addr + IPS_REG_NDAE);
4775
4776	/* Enable interrupts */
4777	outb(IPS_BIT_EI, ha->io_addr + IPS_REG_HISR);
4778
4779	return (1);
4780}
4781
4782/****************************************************************************/
4783/*                                                                          */
4784/* Routine Name: ips_init_copperhead_memio                                  */
4785/*                                                                          */
4786/* Routine Description:                                                     */
4787/*                                                                          */
4788/*   Initialize a copperhead controller with memory mapped I/O              */
4789/*                                                                          */
4790/****************************************************************************/
4791static int
4792ips_init_copperhead_memio(ips_ha_t * ha)
4793{
4794	uint8_t Isr = 0;
4795	uint8_t Cbsp;
4796	uint8_t PostByte[IPS_MAX_POST_BYTES];
 
4797	int i, j;
4798
4799	METHOD_TRACE("ips_init_copperhead_memio", 1);
4800
4801	for (i = 0; i < IPS_MAX_POST_BYTES; i++) {
4802		for (j = 0; j < 45; j++) {
4803			Isr = readb(ha->mem_ptr + IPS_REG_HISR);
4804			if (Isr & IPS_BIT_GHI)
4805				break;
4806
4807			/* Delay for 1 Second */
4808			MDELAY(IPS_ONE_SEC);
4809		}
4810
4811		if (j >= 45)
4812			/* error occurred */
4813			return (0);
4814
4815		PostByte[i] = readb(ha->mem_ptr + IPS_REG_ISPR);
4816		writeb(Isr, ha->mem_ptr + IPS_REG_HISR);
4817	}
4818
4819	if (PostByte[0] < IPS_GOOD_POST_STATUS) {
4820		IPS_PRINTK(KERN_WARNING, ha->pcidev,
4821			   "reset controller fails (post status %x %x).\n",
4822			   PostByte[0], PostByte[1]);
4823
4824		return (0);
4825	}
4826
4827	for (i = 0; i < IPS_MAX_CONFIG_BYTES; i++) {
4828		for (j = 0; j < 240; j++) {
4829			Isr = readb(ha->mem_ptr + IPS_REG_HISR);
4830			if (Isr & IPS_BIT_GHI)
4831				break;
4832
4833			/* Delay for 1 Second */
4834			MDELAY(IPS_ONE_SEC);
4835		}
4836
4837		if (j >= 240)
4838			/* error occurred */
4839			return (0);
4840
4841		readb(ha->mem_ptr + IPS_REG_ISPR);
4842		writeb(Isr, ha->mem_ptr + IPS_REG_HISR);
4843	}
4844
4845	for (i = 0; i < 240; i++) {
4846		Cbsp = readb(ha->mem_ptr + IPS_REG_CBSP);
4847
4848		if ((Cbsp & IPS_BIT_OP) == 0)
4849			break;
4850
4851		/* Delay for 1 Second */
4852		MDELAY(IPS_ONE_SEC);
4853	}
4854
4855	if (i >= 240)
4856		/* error occurred */
4857		return (0);
4858
4859	/* setup CCCR */
4860	writel(0x1010, ha->mem_ptr + IPS_REG_CCCR);
4861
4862	/* Enable busmastering */
4863	writeb(IPS_BIT_EBM, ha->mem_ptr + IPS_REG_SCPR);
4864
4865	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
4866		/* fix for anaconda64 */
4867		writel(0, ha->mem_ptr + IPS_REG_NDAE);
4868
4869	/* Enable interrupts */
4870	writeb(IPS_BIT_EI, ha->mem_ptr + IPS_REG_HISR);
4871
4872	/* if we get here then everything went OK */
4873	return (1);
4874}
4875
4876/****************************************************************************/
4877/*                                                                          */
4878/* Routine Name: ips_init_morpheus                                          */
4879/*                                                                          */
4880/* Routine Description:                                                     */
4881/*                                                                          */
4882/*   Initialize a morpheus controller                                       */
4883/*                                                                          */
4884/****************************************************************************/
4885static int
4886ips_init_morpheus(ips_ha_t * ha)
4887{
4888	uint32_t Post;
4889	uint32_t Config;
4890	uint32_t Isr;
4891	uint32_t Oimr;
4892	int i;
4893
4894	METHOD_TRACE("ips_init_morpheus", 1);
4895
4896	/* Wait up to 45 secs for Post */
4897	for (i = 0; i < 45; i++) {
4898		Isr = readl(ha->mem_ptr + IPS_REG_I2O_HIR);
4899
4900		if (Isr & IPS_BIT_I960_MSG0I)
4901			break;
4902
4903		/* Delay for 1 Second */
4904		MDELAY(IPS_ONE_SEC);
4905	}
4906
4907	if (i >= 45) {
4908		/* error occurred */
4909		IPS_PRINTK(KERN_WARNING, ha->pcidev,
4910			   "timeout waiting for post.\n");
4911
4912		return (0);
4913	}
4914
4915	Post = readl(ha->mem_ptr + IPS_REG_I960_MSG0);
4916
4917	if (Post == 0x4F00) {	/* If Flashing the Battery PIC         */
4918		IPS_PRINTK(KERN_WARNING, ha->pcidev,
4919			   "Flashing Battery PIC, Please wait ...\n");
4920
4921		/* Clear the interrupt bit */
4922		Isr = (uint32_t) IPS_BIT_I960_MSG0I;
4923		writel(Isr, ha->mem_ptr + IPS_REG_I2O_HIR);
4924
4925		for (i = 0; i < 120; i++) {	/*    Wait Up to 2 Min. for Completion */
4926			Post = readl(ha->mem_ptr + IPS_REG_I960_MSG0);
4927			if (Post != 0x4F00)
4928				break;
4929			/* Delay for 1 Second */
4930			MDELAY(IPS_ONE_SEC);
4931		}
4932
4933		if (i >= 120) {
4934			IPS_PRINTK(KERN_WARNING, ha->pcidev,
4935				   "timeout waiting for Battery PIC Flash\n");
4936			return (0);
4937		}
4938
4939	}
4940
4941	/* Clear the interrupt bit */
4942	Isr = (uint32_t) IPS_BIT_I960_MSG0I;
4943	writel(Isr, ha->mem_ptr + IPS_REG_I2O_HIR);
4944
4945	if (Post < (IPS_GOOD_POST_STATUS << 8)) {
4946		IPS_PRINTK(KERN_WARNING, ha->pcidev,
4947			   "reset controller fails (post status %x).\n", Post);
4948
4949		return (0);
4950	}
4951
4952	/* Wait up to 240 secs for config bytes */
4953	for (i = 0; i < 240; i++) {
4954		Isr = readl(ha->mem_ptr + IPS_REG_I2O_HIR);
4955
4956		if (Isr & IPS_BIT_I960_MSG1I)
4957			break;
4958
4959		/* Delay for 1 Second */
4960		MDELAY(IPS_ONE_SEC);
4961	}
4962
4963	if (i >= 240) {
4964		/* error occurred */
4965		IPS_PRINTK(KERN_WARNING, ha->pcidev,
4966			   "timeout waiting for config.\n");
4967
4968		return (0);
4969	}
4970
4971	Config = readl(ha->mem_ptr + IPS_REG_I960_MSG1);
4972
4973	/* Clear interrupt bit */
4974	Isr = (uint32_t) IPS_BIT_I960_MSG1I;
4975	writel(Isr, ha->mem_ptr + IPS_REG_I2O_HIR);
4976
4977	/* Turn on the interrupts */
4978	Oimr = readl(ha->mem_ptr + IPS_REG_I960_OIMR);
4979	Oimr &= ~0x8;
4980	writel(Oimr, ha->mem_ptr + IPS_REG_I960_OIMR);
4981
4982	/* if we get here then everything went OK */
4983
4984	/* Since we did a RESET, an EraseStripeLock may be needed */
4985	if (Post == 0xEF10) {
4986		if ((Config == 0x000F) || (Config == 0x0009))
4987			ha->requires_esl = 1;
4988	}
4989
4990	return (1);
4991}
4992
4993/****************************************************************************/
4994/*                                                                          */
4995/* Routine Name: ips_reset_copperhead                                       */
4996/*                                                                          */
4997/* Routine Description:                                                     */
4998/*                                                                          */
4999/*   Reset the controller                                                   */
5000/*                                                                          */
5001/****************************************************************************/
5002static int
5003ips_reset_copperhead(ips_ha_t * ha)
5004{
5005	int reset_counter;
5006
5007	METHOD_TRACE("ips_reset_copperhead", 1);
5008
5009	DEBUG_VAR(1, "(%s%d) ips_reset_copperhead: io addr: %x, irq: %d",
5010		  ips_name, ha->host_num, ha->io_addr, ha->pcidev->irq);
5011
5012	reset_counter = 0;
5013
5014	while (reset_counter < 2) {
5015		reset_counter++;
5016
5017		outb(IPS_BIT_RST, ha->io_addr + IPS_REG_SCPR);
5018
5019		/* Delay for 1 Second */
5020		MDELAY(IPS_ONE_SEC);
5021
5022		outb(0, ha->io_addr + IPS_REG_SCPR);
5023
5024		/* Delay for 1 Second */
5025		MDELAY(IPS_ONE_SEC);
5026
5027		if ((*ha->func.init) (ha))
5028			break;
5029		else if (reset_counter >= 2) {
5030
5031			return (0);
5032		}
5033	}
5034
5035	return (1);
5036}
5037
5038/****************************************************************************/
5039/*                                                                          */
5040/* Routine Name: ips_reset_copperhead_memio                                 */
5041/*                                                                          */
5042/* Routine Description:                                                     */
5043/*                                                                          */
5044/*   Reset the controller                                                   */
5045/*                                                                          */
5046/****************************************************************************/
5047static int
5048ips_reset_copperhead_memio(ips_ha_t * ha)
5049{
5050	int reset_counter;
5051
5052	METHOD_TRACE("ips_reset_copperhead_memio", 1);
5053
5054	DEBUG_VAR(1, "(%s%d) ips_reset_copperhead_memio: mem addr: %x, irq: %d",
5055		  ips_name, ha->host_num, ha->mem_addr, ha->pcidev->irq);
5056
5057	reset_counter = 0;
5058
5059	while (reset_counter < 2) {
5060		reset_counter++;
5061
5062		writeb(IPS_BIT_RST, ha->mem_ptr + IPS_REG_SCPR);
5063
5064		/* Delay for 1 Second */
5065		MDELAY(IPS_ONE_SEC);
5066
5067		writeb(0, ha->mem_ptr + IPS_REG_SCPR);
5068
5069		/* Delay for 1 Second */
5070		MDELAY(IPS_ONE_SEC);
5071
5072		if ((*ha->func.init) (ha))
5073			break;
5074		else if (reset_counter >= 2) {
5075
5076			return (0);
5077		}
5078	}
5079
5080	return (1);
5081}
5082
5083/****************************************************************************/
5084/*                                                                          */
5085/* Routine Name: ips_reset_morpheus                                         */
5086/*                                                                          */
5087/* Routine Description:                                                     */
5088/*                                                                          */
5089/*   Reset the controller                                                   */
5090/*                                                                          */
5091/****************************************************************************/
5092static int
5093ips_reset_morpheus(ips_ha_t * ha)
5094{
5095	int reset_counter;
5096	uint8_t junk;
5097
5098	METHOD_TRACE("ips_reset_morpheus", 1);
5099
5100	DEBUG_VAR(1, "(%s%d) ips_reset_morpheus: mem addr: %x, irq: %d",
5101		  ips_name, ha->host_num, ha->mem_addr, ha->pcidev->irq);
5102
5103	reset_counter = 0;
5104
5105	while (reset_counter < 2) {
5106		reset_counter++;
5107
5108		writel(0x80000000, ha->mem_ptr + IPS_REG_I960_IDR);
5109
5110		/* Delay for 5 Seconds */
5111		MDELAY(5 * IPS_ONE_SEC);
5112
5113		/* Do a PCI config read to wait for adapter */
5114		pci_read_config_byte(ha->pcidev, 4, &junk);
5115
5116		if ((*ha->func.init) (ha))
5117			break;
5118		else if (reset_counter >= 2) {
5119
5120			return (0);
5121		}
5122	}
5123
5124	return (1);
5125}
5126
5127/****************************************************************************/
5128/*                                                                          */
5129/* Routine Name: ips_statinit                                               */
5130/*                                                                          */
5131/* Routine Description:                                                     */
5132/*                                                                          */
5133/*   Initialize the status queues on the controller                         */
5134/*                                                                          */
5135/****************************************************************************/
5136static void
5137ips_statinit(ips_ha_t * ha)
5138{
5139	uint32_t phys_status_start;
5140
5141	METHOD_TRACE("ips_statinit", 1);
5142
5143	ha->adapt->p_status_start = ha->adapt->status;
5144	ha->adapt->p_status_end = ha->adapt->status + IPS_MAX_CMDS;
5145	ha->adapt->p_status_tail = ha->adapt->status;
5146
5147	phys_status_start = ha->adapt->hw_status_start;
5148	outl(phys_status_start, ha->io_addr + IPS_REG_SQSR);
5149	outl(phys_status_start + IPS_STATUS_Q_SIZE,
5150	     ha->io_addr + IPS_REG_SQER);
5151	outl(phys_status_start + IPS_STATUS_SIZE,
5152	     ha->io_addr + IPS_REG_SQHR);
5153	outl(phys_status_start, ha->io_addr + IPS_REG_SQTR);
5154
5155	ha->adapt->hw_status_tail = phys_status_start;
5156}
5157
5158/****************************************************************************/
5159/*                                                                          */
5160/* Routine Name: ips_statinit_memio                                         */
5161/*                                                                          */
5162/* Routine Description:                                                     */
5163/*                                                                          */
5164/*   Initialize the status queues on the controller                         */
5165/*                                                                          */
5166/****************************************************************************/
5167static void
5168ips_statinit_memio(ips_ha_t * ha)
5169{
5170	uint32_t phys_status_start;
5171
5172	METHOD_TRACE("ips_statinit_memio", 1);
5173
5174	ha->adapt->p_status_start = ha->adapt->status;
5175	ha->adapt->p_status_end = ha->adapt->status + IPS_MAX_CMDS;
5176	ha->adapt->p_status_tail = ha->adapt->status;
5177
5178	phys_status_start = ha->adapt->hw_status_start;
5179	writel(phys_status_start, ha->mem_ptr + IPS_REG_SQSR);
5180	writel(phys_status_start + IPS_STATUS_Q_SIZE,
5181	       ha->mem_ptr + IPS_REG_SQER);
5182	writel(phys_status_start + IPS_STATUS_SIZE, ha->mem_ptr + IPS_REG_SQHR);
5183	writel(phys_status_start, ha->mem_ptr + IPS_REG_SQTR);
5184
5185	ha->adapt->hw_status_tail = phys_status_start;
5186}
5187
5188/****************************************************************************/
5189/*                                                                          */
5190/* Routine Name: ips_statupd_copperhead                                     */
5191/*                                                                          */
5192/* Routine Description:                                                     */
5193/*                                                                          */
5194/*   Remove an element from the status queue                                */
5195/*                                                                          */
5196/****************************************************************************/
5197static uint32_t
5198ips_statupd_copperhead(ips_ha_t * ha)
5199{
5200	METHOD_TRACE("ips_statupd_copperhead", 1);
5201
5202	if (ha->adapt->p_status_tail != ha->adapt->p_status_end) {
5203		ha->adapt->p_status_tail++;
5204		ha->adapt->hw_status_tail += sizeof (IPS_STATUS);
5205	} else {
5206		ha->adapt->p_status_tail = ha->adapt->p_status_start;
5207		ha->adapt->hw_status_tail = ha->adapt->hw_status_start;
5208	}
5209
5210	outl(ha->adapt->hw_status_tail,
5211	     ha->io_addr + IPS_REG_SQTR);
5212
5213	return (ha->adapt->p_status_tail->value);
5214}
5215
5216/****************************************************************************/
5217/*                                                                          */
5218/* Routine Name: ips_statupd_copperhead_memio                               */
5219/*                                                                          */
5220/* Routine Description:                                                     */
5221/*                                                                          */
5222/*   Remove an element from the status queue                                */
5223/*                                                                          */
5224/****************************************************************************/
5225static uint32_t
5226ips_statupd_copperhead_memio(ips_ha_t * ha)
5227{
5228	METHOD_TRACE("ips_statupd_copperhead_memio", 1);
5229
5230	if (ha->adapt->p_status_tail != ha->adapt->p_status_end) {
5231		ha->adapt->p_status_tail++;
5232		ha->adapt->hw_status_tail += sizeof (IPS_STATUS);
5233	} else {
5234		ha->adapt->p_status_tail = ha->adapt->p_status_start;
5235		ha->adapt->hw_status_tail = ha->adapt->hw_status_start;
5236	}
5237
5238	writel(ha->adapt->hw_status_tail, ha->mem_ptr + IPS_REG_SQTR);
5239
5240	return (ha->adapt->p_status_tail->value);
5241}
5242
5243/****************************************************************************/
5244/*                                                                          */
5245/* Routine Name: ips_statupd_morpheus                                       */
5246/*                                                                          */
5247/* Routine Description:                                                     */
5248/*                                                                          */
5249/*   Remove an element from the status queue                                */
5250/*                                                                          */
5251/****************************************************************************/
5252static uint32_t
5253ips_statupd_morpheus(ips_ha_t * ha)
5254{
5255	uint32_t val;
5256
5257	METHOD_TRACE("ips_statupd_morpheus", 1);
5258
5259	val = readl(ha->mem_ptr + IPS_REG_I2O_OUTMSGQ);
5260
5261	return (val);
5262}
5263
5264/****************************************************************************/
5265/*                                                                          */
5266/* Routine Name: ips_issue_copperhead                                       */
5267/*                                                                          */
5268/* Routine Description:                                                     */
5269/*                                                                          */
5270/*   Send a command down to the controller                                  */
5271/*                                                                          */
5272/****************************************************************************/
5273static int
5274ips_issue_copperhead(ips_ha_t * ha, ips_scb_t * scb)
5275{
5276	uint32_t TimeOut;
5277	uint32_t val;
5278
5279	METHOD_TRACE("ips_issue_copperhead", 1);
5280
5281	if (scb->scsi_cmd) {
5282		DEBUG_VAR(2, "(%s%d) ips_issue: cmd 0x%X id %d (%d %d %d)",
5283			  ips_name,
5284			  ha->host_num,
5285			  scb->cdb[0],
5286			  scb->cmd.basic_io.command_id,
5287			  scb->bus, scb->target_id, scb->lun);
5288	} else {
5289		DEBUG_VAR(2, KERN_NOTICE "(%s%d) ips_issue: logical cmd id %d",
5290			  ips_name, ha->host_num, scb->cmd.basic_io.command_id);
5291	}
5292
5293	TimeOut = 0;
5294
5295	while ((val =
5296		le32_to_cpu(inl(ha->io_addr + IPS_REG_CCCR))) & IPS_BIT_SEM) {
5297		udelay(1000);
5298
5299		if (++TimeOut >= IPS_SEM_TIMEOUT) {
5300			if (!(val & IPS_BIT_START_STOP))
5301				break;
5302
5303			IPS_PRINTK(KERN_WARNING, ha->pcidev,
5304				   "ips_issue val [0x%x].\n", val);
5305			IPS_PRINTK(KERN_WARNING, ha->pcidev,
5306				   "ips_issue semaphore chk timeout.\n");
5307
5308			return (IPS_FAILURE);
5309		}		/* end if */
5310	}			/* end while */
5311
5312	outl(scb->scb_busaddr, ha->io_addr + IPS_REG_CCSAR);
5313	outw(IPS_BIT_START_CMD, ha->io_addr + IPS_REG_CCCR);
5314
5315	return (IPS_SUCCESS);
5316}
5317
5318/****************************************************************************/
5319/*                                                                          */
5320/* Routine Name: ips_issue_copperhead_memio                                 */
5321/*                                                                          */
5322/* Routine Description:                                                     */
5323/*                                                                          */
5324/*   Send a command down to the controller                                  */
5325/*                                                                          */
5326/****************************************************************************/
5327static int
5328ips_issue_copperhead_memio(ips_ha_t * ha, ips_scb_t * scb)
5329{
5330	uint32_t TimeOut;
5331	uint32_t val;
5332
5333	METHOD_TRACE("ips_issue_copperhead_memio", 1);
5334
5335	if (scb->scsi_cmd) {
5336		DEBUG_VAR(2, "(%s%d) ips_issue: cmd 0x%X id %d (%d %d %d)",
5337			  ips_name,
5338			  ha->host_num,
5339			  scb->cdb[0],
5340			  scb->cmd.basic_io.command_id,
5341			  scb->bus, scb->target_id, scb->lun);
5342	} else {
5343		DEBUG_VAR(2, "(%s%d) ips_issue: logical cmd id %d",
5344			  ips_name, ha->host_num, scb->cmd.basic_io.command_id);
5345	}
5346
5347	TimeOut = 0;
5348
5349	while ((val = readl(ha->mem_ptr + IPS_REG_CCCR)) & IPS_BIT_SEM) {
5350		udelay(1000);
5351
5352		if (++TimeOut >= IPS_SEM_TIMEOUT) {
5353			if (!(val & IPS_BIT_START_STOP))
5354				break;
5355
5356			IPS_PRINTK(KERN_WARNING, ha->pcidev,
5357				   "ips_issue val [0x%x].\n", val);
5358			IPS_PRINTK(KERN_WARNING, ha->pcidev,
5359				   "ips_issue semaphore chk timeout.\n");
5360
5361			return (IPS_FAILURE);
5362		}		/* end if */
5363	}			/* end while */
5364
5365	writel(scb->scb_busaddr, ha->mem_ptr + IPS_REG_CCSAR);
5366	writel(IPS_BIT_START_CMD, ha->mem_ptr + IPS_REG_CCCR);
5367
5368	return (IPS_SUCCESS);
5369}
5370
5371/****************************************************************************/
5372/*                                                                          */
5373/* Routine Name: ips_issue_i2o                                              */
5374/*                                                                          */
5375/* Routine Description:                                                     */
5376/*                                                                          */
5377/*   Send a command down to the controller                                  */
5378/*                                                                          */
5379/****************************************************************************/
5380static int
5381ips_issue_i2o(ips_ha_t * ha, ips_scb_t * scb)
5382{
5383
5384	METHOD_TRACE("ips_issue_i2o", 1);
5385
5386	if (scb->scsi_cmd) {
5387		DEBUG_VAR(2, "(%s%d) ips_issue: cmd 0x%X id %d (%d %d %d)",
5388			  ips_name,
5389			  ha->host_num,
5390			  scb->cdb[0],
5391			  scb->cmd.basic_io.command_id,
5392			  scb->bus, scb->target_id, scb->lun);
5393	} else {
5394		DEBUG_VAR(2, "(%s%d) ips_issue: logical cmd id %d",
5395			  ips_name, ha->host_num, scb->cmd.basic_io.command_id);
5396	}
5397
5398	outl(scb->scb_busaddr, ha->io_addr + IPS_REG_I2O_INMSGQ);
5399
5400	return (IPS_SUCCESS);
5401}
5402
5403/****************************************************************************/
5404/*                                                                          */
5405/* Routine Name: ips_issue_i2o_memio                                        */
5406/*                                                                          */
5407/* Routine Description:                                                     */
5408/*                                                                          */
5409/*   Send a command down to the controller                                  */
5410/*                                                                          */
5411/****************************************************************************/
5412static int
5413ips_issue_i2o_memio(ips_ha_t * ha, ips_scb_t * scb)
5414{
5415
5416	METHOD_TRACE("ips_issue_i2o_memio", 1);
5417
5418	if (scb->scsi_cmd) {
5419		DEBUG_VAR(2, "(%s%d) ips_issue: cmd 0x%X id %d (%d %d %d)",
5420			  ips_name,
5421			  ha->host_num,
5422			  scb->cdb[0],
5423			  scb->cmd.basic_io.command_id,
5424			  scb->bus, scb->target_id, scb->lun);
5425	} else {
5426		DEBUG_VAR(2, "(%s%d) ips_issue: logical cmd id %d",
5427			  ips_name, ha->host_num, scb->cmd.basic_io.command_id);
5428	}
5429
5430	writel(scb->scb_busaddr, ha->mem_ptr + IPS_REG_I2O_INMSGQ);
5431
5432	return (IPS_SUCCESS);
5433}
5434
5435/****************************************************************************/
5436/*                                                                          */
5437/* Routine Name: ips_isintr_copperhead                                      */
5438/*                                                                          */
5439/* Routine Description:                                                     */
5440/*                                                                          */
5441/*   Test to see if an interrupt is for us                                  */
5442/*                                                                          */
5443/****************************************************************************/
5444static int
5445ips_isintr_copperhead(ips_ha_t * ha)
5446{
5447	uint8_t Isr;
5448
5449	METHOD_TRACE("ips_isintr_copperhead", 2);
5450
5451	Isr = inb(ha->io_addr + IPS_REG_HISR);
5452
5453	if (Isr == 0xFF)
5454		/* ?!?! Nothing really there */
5455		return (0);
5456
5457	if (Isr & IPS_BIT_SCE)
5458		return (1);
5459	else if (Isr & (IPS_BIT_SQO | IPS_BIT_GHI)) {
5460		/* status queue overflow or GHI */
5461		/* just clear the interrupt */
5462		outb(Isr, ha->io_addr + IPS_REG_HISR);
5463	}
5464
5465	return (0);
5466}
5467
5468/****************************************************************************/
5469/*                                                                          */
5470/* Routine Name: ips_isintr_copperhead_memio                                */
5471/*                                                                          */
5472/* Routine Description:                                                     */
5473/*                                                                          */
5474/*   Test to see if an interrupt is for us                                  */
5475/*                                                                          */
5476/****************************************************************************/
5477static int
5478ips_isintr_copperhead_memio(ips_ha_t * ha)
5479{
5480	uint8_t Isr;
5481
5482	METHOD_TRACE("ips_isintr_memio", 2);
5483
5484	Isr = readb(ha->mem_ptr + IPS_REG_HISR);
5485
5486	if (Isr == 0xFF)
5487		/* ?!?! Nothing really there */
5488		return (0);
5489
5490	if (Isr & IPS_BIT_SCE)
5491		return (1);
5492	else if (Isr & (IPS_BIT_SQO | IPS_BIT_GHI)) {
5493		/* status queue overflow or GHI */
5494		/* just clear the interrupt */
5495		writeb(Isr, ha->mem_ptr + IPS_REG_HISR);
5496	}
5497
5498	return (0);
5499}
5500
5501/****************************************************************************/
5502/*                                                                          */
5503/* Routine Name: ips_isintr_morpheus                                        */
5504/*                                                                          */
5505/* Routine Description:                                                     */
5506/*                                                                          */
5507/*   Test to see if an interrupt is for us                                  */
5508/*                                                                          */
5509/****************************************************************************/
5510static int
5511ips_isintr_morpheus(ips_ha_t * ha)
5512{
5513	uint32_t Isr;
5514
5515	METHOD_TRACE("ips_isintr_morpheus", 2);
5516
5517	Isr = readl(ha->mem_ptr + IPS_REG_I2O_HIR);
5518
5519	if (Isr & IPS_BIT_I2O_OPQI)
5520		return (1);
5521	else
5522		return (0);
5523}
5524
5525/****************************************************************************/
5526/*                                                                          */
5527/* Routine Name: ips_wait                                                   */
5528/*                                                                          */
5529/* Routine Description:                                                     */
5530/*                                                                          */
5531/*   Wait for a command to complete                                         */
5532/*                                                                          */
5533/****************************************************************************/
5534static int
5535ips_wait(ips_ha_t * ha, int time, int intr)
5536{
5537	int ret;
5538	int done;
5539
5540	METHOD_TRACE("ips_wait", 1);
5541
5542	ret = IPS_FAILURE;
5543	done = false;
5544
5545	time *= IPS_ONE_SEC;	/* convert seconds */
5546
5547	while ((time > 0) && (!done)) {
5548		if (intr == IPS_INTR_ON) {
5549			if (!ha->waitflag) {
5550				ret = IPS_SUCCESS;
5551				done = true;
5552				break;
5553			}
5554		} else if (intr == IPS_INTR_IORL) {
5555			if (!ha->waitflag) {
5556				/*
5557				 * controller generated an interrupt to
5558				 * acknowledge completion of the command
5559				 * and ips_intr() has serviced the interrupt.
5560				 */
5561				ret = IPS_SUCCESS;
5562				done = true;
5563				break;
5564			}
5565
5566			/*
5567			 * NOTE: we already have the io_request_lock so
5568			 * even if we get an interrupt it won't get serviced
5569			 * until after we finish.
5570			 */
5571
5572			(*ha->func.intr) (ha);
5573		}
5574
5575		/* This looks like a very evil loop, but it only does this during start-up */
5576		udelay(1000);
5577		time--;
5578	}
5579
5580	return (ret);
5581}
5582
5583/****************************************************************************/
5584/*                                                                          */
5585/* Routine Name: ips_write_driver_status                                    */
5586/*                                                                          */
5587/* Routine Description:                                                     */
5588/*                                                                          */
5589/*   Write OS/Driver version to Page 5 of the nvram on the controller       */
5590/*                                                                          */
5591/****************************************************************************/
5592static int
5593ips_write_driver_status(ips_ha_t * ha, int intr)
5594{
5595	METHOD_TRACE("ips_write_driver_status", 1);
5596
5597	if (!ips_readwrite_page5(ha, false, intr)) {
5598		IPS_PRINTK(KERN_WARNING, ha->pcidev,
5599			   "unable to read NVRAM page 5.\n");
5600
5601		return (0);
5602	}
5603
5604	/* check to make sure the page has a valid */
5605	/* signature */
5606	if (le32_to_cpu(ha->nvram->signature) != IPS_NVRAM_P5_SIG) {
5607		DEBUG_VAR(1,
5608			  "(%s%d) NVRAM page 5 has an invalid signature: %X.",
5609			  ips_name, ha->host_num, ha->nvram->signature);
5610		ha->nvram->signature = IPS_NVRAM_P5_SIG;
5611	}
5612
5613	DEBUG_VAR(2,
5614		  "(%s%d) Ad Type: %d, Ad Slot: %d, BIOS: %c%c%c%c %c%c%c%c.",
5615		  ips_name, ha->host_num, le16_to_cpu(ha->nvram->adapter_type),
5616		  ha->nvram->adapter_slot, ha->nvram->bios_high[0],
5617		  ha->nvram->bios_high[1], ha->nvram->bios_high[2],
5618		  ha->nvram->bios_high[3], ha->nvram->bios_low[0],
5619		  ha->nvram->bios_low[1], ha->nvram->bios_low[2],
5620		  ha->nvram->bios_low[3]);
5621
5622	ips_get_bios_version(ha, intr);
5623
5624	/* change values (as needed) */
5625	ha->nvram->operating_system = IPS_OS_LINUX;
5626	ha->nvram->adapter_type = ha->ad_type;
5627	memcpy((char *) ha->nvram->driver_high, IPS_VERSION_HIGH, 4);
5628	memcpy((char *) ha->nvram->driver_low, IPS_VERSION_LOW, 4);
5629	memcpy((char *) ha->nvram->bios_high, ha->bios_version, 4);
5630	memcpy((char *) ha->nvram->bios_low, ha->bios_version + 4, 4);
5631
5632	ha->nvram->versioning = 0;	/* Indicate the Driver Does Not Support Versioning */
5633
5634	/* now update the page */
5635	if (!ips_readwrite_page5(ha, true, intr)) {
5636		IPS_PRINTK(KERN_WARNING, ha->pcidev,
5637			   "unable to write NVRAM page 5.\n");
5638
5639		return (0);
5640	}
5641
5642	/* IF NVRAM Page 5 is OK, Use it for Slot Number Info Because Linux Doesn't Do Slots */
5643	ha->slot_num = ha->nvram->adapter_slot;
5644
5645	return (1);
5646}
5647
5648/****************************************************************************/
5649/*                                                                          */
5650/* Routine Name: ips_read_adapter_status                                    */
5651/*                                                                          */
5652/* Routine Description:                                                     */
5653/*                                                                          */
5654/*   Do an Inquiry command to the adapter                                   */
5655/*                                                                          */
5656/****************************************************************************/
5657static int
5658ips_read_adapter_status(ips_ha_t * ha, int intr)
5659{
5660	ips_scb_t *scb;
5661	int ret;
5662
5663	METHOD_TRACE("ips_read_adapter_status", 1);
5664
5665	scb = &ha->scbs[ha->max_cmds - 1];
5666
5667	ips_init_scb(ha, scb);
5668
5669	scb->timeout = ips_cmd_timeout;
5670	scb->cdb[0] = IPS_CMD_ENQUIRY;
5671
5672	scb->cmd.basic_io.op_code = IPS_CMD_ENQUIRY;
5673	scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
5674	scb->cmd.basic_io.sg_count = 0;
5675	scb->cmd.basic_io.lba = 0;
5676	scb->cmd.basic_io.sector_count = 0;
5677	scb->cmd.basic_io.log_drv = 0;
5678	scb->data_len = sizeof (*ha->enq);
5679	scb->cmd.basic_io.sg_addr = ha->enq_busaddr;
5680
5681	/* send command */
5682	if (((ret =
5683	      ips_send_wait(ha, scb, ips_cmd_timeout, intr)) == IPS_FAILURE)
5684	    || (ret == IPS_SUCCESS_IMM)
5685	    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1))
5686		return (0);
5687
5688	return (1);
5689}
5690
5691/****************************************************************************/
5692/*                                                                          */
5693/* Routine Name: ips_read_subsystem_parameters                              */
5694/*                                                                          */
5695/* Routine Description:                                                     */
5696/*                                                                          */
5697/*   Read subsystem parameters from the adapter                             */
5698/*                                                                          */
5699/****************************************************************************/
5700static int
5701ips_read_subsystem_parameters(ips_ha_t * ha, int intr)
5702{
5703	ips_scb_t *scb;
5704	int ret;
5705
5706	METHOD_TRACE("ips_read_subsystem_parameters", 1);
5707
5708	scb = &ha->scbs[ha->max_cmds - 1];
5709
5710	ips_init_scb(ha, scb);
5711
5712	scb->timeout = ips_cmd_timeout;
5713	scb->cdb[0] = IPS_CMD_GET_SUBSYS;
5714
5715	scb->cmd.basic_io.op_code = IPS_CMD_GET_SUBSYS;
5716	scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
5717	scb->cmd.basic_io.sg_count = 0;
5718	scb->cmd.basic_io.lba = 0;
5719	scb->cmd.basic_io.sector_count = 0;
5720	scb->cmd.basic_io.log_drv = 0;
5721	scb->data_len = sizeof (*ha->subsys);
5722	scb->cmd.basic_io.sg_addr = ha->ioctl_busaddr;
5723
5724	/* send command */
5725	if (((ret =
5726	      ips_send_wait(ha, scb, ips_cmd_timeout, intr)) == IPS_FAILURE)
5727	    || (ret == IPS_SUCCESS_IMM)
5728	    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1))
5729		return (0);
5730
5731	memcpy(ha->subsys, ha->ioctl_data, sizeof(*ha->subsys));
5732	return (1);
5733}
5734
5735/****************************************************************************/
5736/*                                                                          */
5737/* Routine Name: ips_read_config                                            */
5738/*                                                                          */
5739/* Routine Description:                                                     */
5740/*                                                                          */
5741/*   Read the configuration on the adapter                                  */
5742/*                                                                          */
5743/****************************************************************************/
5744static int
5745ips_read_config(ips_ha_t * ha, int intr)
5746{
5747	ips_scb_t *scb;
5748	int i;
5749	int ret;
5750
5751	METHOD_TRACE("ips_read_config", 1);
5752
5753	/* set defaults for initiator IDs */
5754	for (i = 0; i < 4; i++)
5755		ha->conf->init_id[i] = 7;
5756
5757	scb = &ha->scbs[ha->max_cmds - 1];
5758
5759	ips_init_scb(ha, scb);
5760
5761	scb->timeout = ips_cmd_timeout;
5762	scb->cdb[0] = IPS_CMD_READ_CONF;
5763
5764	scb->cmd.basic_io.op_code = IPS_CMD_READ_CONF;
5765	scb->cmd.basic_io.command_id = IPS_COMMAND_ID(ha, scb);
5766	scb->data_len = sizeof (*ha->conf);
5767	scb->cmd.basic_io.sg_addr = ha->ioctl_busaddr;
5768
5769	/* send command */
5770	if (((ret =
5771	      ips_send_wait(ha, scb, ips_cmd_timeout, intr)) == IPS_FAILURE)
5772	    || (ret == IPS_SUCCESS_IMM)
5773	    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1)) {
5774
5775		memset(ha->conf, 0, sizeof (IPS_CONF));
5776
5777		/* reset initiator IDs */
5778		for (i = 0; i < 4; i++)
5779			ha->conf->init_id[i] = 7;
5780
5781		/* Allow Completed with Errors, so JCRM can access the Adapter to fix the problems */
5782		if ((scb->basic_status & IPS_GSC_STATUS_MASK) ==
5783		    IPS_CMD_CMPLT_WERROR)
5784			return (1);
5785
5786		return (0);
5787	}
5788
5789	memcpy(ha->conf, ha->ioctl_data, sizeof(*ha->conf));
5790	return (1);
5791}
5792
5793/****************************************************************************/
5794/*                                                                          */
5795/* Routine Name: ips_readwrite_page5                                        */
5796/*                                                                          */
5797/* Routine Description:                                                     */
5798/*                                                                          */
5799/*   Read nvram page 5 from the adapter                                     */
5800/*                                                                          */
5801/****************************************************************************/
5802static int
5803ips_readwrite_page5(ips_ha_t * ha, int write, int intr)
5804{
5805	ips_scb_t *scb;
5806	int ret;
5807
5808	METHOD_TRACE("ips_readwrite_page5", 1);
5809
5810	scb = &ha->scbs[ha->max_cmds - 1];
5811
5812	ips_init_scb(ha, scb);
5813
5814	scb->timeout = ips_cmd_timeout;
5815	scb->cdb[0] = IPS_CMD_RW_NVRAM_PAGE;
5816
5817	scb->cmd.nvram.op_code = IPS_CMD_RW_NVRAM_PAGE;
5818	scb->cmd.nvram.command_id = IPS_COMMAND_ID(ha, scb);
5819	scb->cmd.nvram.page = 5;
5820	scb->cmd.nvram.write = write;
5821	scb->cmd.nvram.reserved = 0;
5822	scb->cmd.nvram.reserved2 = 0;
5823	scb->data_len = sizeof (*ha->nvram);
5824	scb->cmd.nvram.buffer_addr = ha->ioctl_busaddr;
5825	if (write)
5826		memcpy(ha->ioctl_data, ha->nvram, sizeof(*ha->nvram));
5827
5828	/* issue the command */
5829	if (((ret =
5830	      ips_send_wait(ha, scb, ips_cmd_timeout, intr)) == IPS_FAILURE)
5831	    || (ret == IPS_SUCCESS_IMM)
5832	    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1)) {
5833
5834		memset(ha->nvram, 0, sizeof (IPS_NVRAM_P5));
5835
5836		return (0);
5837	}
5838	if (!write)
5839		memcpy(ha->nvram, ha->ioctl_data, sizeof(*ha->nvram));
5840	return (1);
5841}
5842
5843/****************************************************************************/
5844/*                                                                          */
5845/* Routine Name: ips_clear_adapter                                          */
5846/*                                                                          */
5847/* Routine Description:                                                     */
5848/*                                                                          */
5849/*   Clear the stripe lock tables                                           */
5850/*                                                                          */
5851/****************************************************************************/
5852static int
5853ips_clear_adapter(ips_ha_t * ha, int intr)
5854{
5855	ips_scb_t *scb;
5856	int ret;
5857
5858	METHOD_TRACE("ips_clear_adapter", 1);
5859
5860	scb = &ha->scbs[ha->max_cmds - 1];
5861
5862	ips_init_scb(ha, scb);
5863
5864	scb->timeout = ips_reset_timeout;
5865	scb->cdb[0] = IPS_CMD_CONFIG_SYNC;
5866
5867	scb->cmd.config_sync.op_code = IPS_CMD_CONFIG_SYNC;
5868	scb->cmd.config_sync.command_id = IPS_COMMAND_ID(ha, scb);
5869	scb->cmd.config_sync.channel = 0;
5870	scb->cmd.config_sync.source_target = IPS_POCL;
5871	scb->cmd.config_sync.reserved = 0;
5872	scb->cmd.config_sync.reserved2 = 0;
5873	scb->cmd.config_sync.reserved3 = 0;
5874
5875	/* issue command */
5876	if (((ret =
5877	      ips_send_wait(ha, scb, ips_reset_timeout, intr)) == IPS_FAILURE)
5878	    || (ret == IPS_SUCCESS_IMM)
5879	    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1))
5880		return (0);
5881
5882	/* send unlock stripe command */
5883	ips_init_scb(ha, scb);
5884
5885	scb->cdb[0] = IPS_CMD_ERROR_TABLE;
5886	scb->timeout = ips_reset_timeout;
5887
5888	scb->cmd.unlock_stripe.op_code = IPS_CMD_ERROR_TABLE;
5889	scb->cmd.unlock_stripe.command_id = IPS_COMMAND_ID(ha, scb);
5890	scb->cmd.unlock_stripe.log_drv = 0;
5891	scb->cmd.unlock_stripe.control = IPS_CSL;
5892	scb->cmd.unlock_stripe.reserved = 0;
5893	scb->cmd.unlock_stripe.reserved2 = 0;
5894	scb->cmd.unlock_stripe.reserved3 = 0;
5895
5896	/* issue command */
5897	if (((ret =
5898	      ips_send_wait(ha, scb, ips_cmd_timeout, intr)) == IPS_FAILURE)
5899	    || (ret == IPS_SUCCESS_IMM)
5900	    || ((scb->basic_status & IPS_GSC_STATUS_MASK) > 1))
5901		return (0);
5902
5903	return (1);
5904}
5905
5906/****************************************************************************/
5907/*                                                                          */
5908/* Routine Name: ips_ffdc_reset                                             */
5909/*                                                                          */
5910/* Routine Description:                                                     */
5911/*                                                                          */
5912/*   FFDC: write reset info                                                 */
5913/*                                                                          */
5914/****************************************************************************/
5915static void
5916ips_ffdc_reset(ips_ha_t * ha, int intr)
5917{
5918	ips_scb_t *scb;
5919
5920	METHOD_TRACE("ips_ffdc_reset", 1);
5921
5922	scb = &ha->scbs[ha->max_cmds - 1];
5923
5924	ips_init_scb(ha, scb);
5925
5926	scb->timeout = ips_cmd_timeout;
5927	scb->cdb[0] = IPS_CMD_FFDC;
5928	scb->cmd.ffdc.op_code = IPS_CMD_FFDC;
5929	scb->cmd.ffdc.command_id = IPS_COMMAND_ID(ha, scb);
5930	scb->cmd.ffdc.reset_count = ha->reset_count;
5931	scb->cmd.ffdc.reset_type = 0x80;
5932
5933	/* convert time to what the card wants */
5934	ips_fix_ffdc_time(ha, scb, ha->last_ffdc);
5935
5936	/* issue command */
5937	ips_send_wait(ha, scb, ips_cmd_timeout, intr);
5938}
5939
5940/****************************************************************************/
5941/*                                                                          */
5942/* Routine Name: ips_ffdc_time                                              */
5943/*                                                                          */
5944/* Routine Description:                                                     */
5945/*                                                                          */
5946/*   FFDC: write time info                                                  */
5947/*                                                                          */
5948/****************************************************************************/
5949static void
5950ips_ffdc_time(ips_ha_t * ha)
5951{
5952	ips_scb_t *scb;
5953
5954	METHOD_TRACE("ips_ffdc_time", 1);
5955
5956	DEBUG_VAR(1, "(%s%d) Sending time update.", ips_name, ha->host_num);
5957
5958	scb = &ha->scbs[ha->max_cmds - 1];
5959
5960	ips_init_scb(ha, scb);
5961
5962	scb->timeout = ips_cmd_timeout;
5963	scb->cdb[0] = IPS_CMD_FFDC;
5964	scb->cmd.ffdc.op_code = IPS_CMD_FFDC;
5965	scb->cmd.ffdc.command_id = IPS_COMMAND_ID(ha, scb);
5966	scb->cmd.ffdc.reset_count = 0;
5967	scb->cmd.ffdc.reset_type = 0;
5968
5969	/* convert time to what the card wants */
5970	ips_fix_ffdc_time(ha, scb, ha->last_ffdc);
5971
5972	/* issue command */
5973	ips_send_wait(ha, scb, ips_cmd_timeout, IPS_FFDC);
5974}
5975
5976/****************************************************************************/
5977/*                                                                          */
5978/* Routine Name: ips_fix_ffdc_time                                          */
5979/*                                                                          */
5980/* Routine Description:                                                     */
5981/*   Adjust time_t to what the card wants                                   */
5982/*                                                                          */
5983/****************************************************************************/
5984static void
5985ips_fix_ffdc_time(ips_ha_t * ha, ips_scb_t * scb, time64_t current_time)
5986{
5987	struct tm tm;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
5988
5989	METHOD_TRACE("ips_fix_ffdc_time", 1);
5990
5991	time64_to_tm(current_time, 0, &tm);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
5992
5993	scb->cmd.ffdc.hour   = tm.tm_hour;
5994	scb->cmd.ffdc.minute = tm.tm_min;
5995	scb->cmd.ffdc.second = tm.tm_sec;
5996	scb->cmd.ffdc.yearH  = (tm.tm_year + 1900) / 100;
5997	scb->cmd.ffdc.yearL  = tm.tm_year % 100;
5998	scb->cmd.ffdc.month  = tm.tm_mon + 1;
5999	scb->cmd.ffdc.day    = tm.tm_mday;
 
6000}
6001
6002/****************************************************************************
6003 * BIOS Flash Routines                                                      *
6004 ****************************************************************************/
6005
6006/****************************************************************************/
6007/*                                                                          */
6008/* Routine Name: ips_erase_bios                                             */
6009/*                                                                          */
6010/* Routine Description:                                                     */
6011/*   Erase the BIOS on the adapter                                          */
6012/*                                                                          */
6013/****************************************************************************/
6014static int
6015ips_erase_bios(ips_ha_t * ha)
6016{
6017	int timeout;
6018	uint8_t status = 0;
6019
6020	METHOD_TRACE("ips_erase_bios", 1);
6021
6022	status = 0;
6023
6024	/* Clear the status register */
6025	outl(0, ha->io_addr + IPS_REG_FLAP);
6026	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6027		udelay(25);	/* 25 us */
6028
6029	outb(0x50, ha->io_addr + IPS_REG_FLDP);
6030	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6031		udelay(25);	/* 25 us */
6032
6033	/* Erase Setup */
6034	outb(0x20, ha->io_addr + IPS_REG_FLDP);
6035	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6036		udelay(25);	/* 25 us */
6037
6038	/* Erase Confirm */
6039	outb(0xD0, ha->io_addr + IPS_REG_FLDP);
6040	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6041		udelay(25);	/* 25 us */
6042
6043	/* Erase Status */
6044	outb(0x70, ha->io_addr + IPS_REG_FLDP);
6045	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6046		udelay(25);	/* 25 us */
6047
6048	timeout = 80000;	/* 80 seconds */
6049
6050	while (timeout > 0) {
6051		if (ha->pcidev->revision == IPS_REVID_TROMBONE64) {
6052			outl(0, ha->io_addr + IPS_REG_FLAP);
6053			udelay(25);	/* 25 us */
6054		}
6055
6056		status = inb(ha->io_addr + IPS_REG_FLDP);
6057
6058		if (status & 0x80)
6059			break;
6060
6061		MDELAY(1);
6062		timeout--;
6063	}
6064
6065	/* check for timeout */
6066	if (timeout <= 0) {
6067		/* timeout */
6068
6069		/* try to suspend the erase */
6070		outb(0xB0, ha->io_addr + IPS_REG_FLDP);
6071		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6072			udelay(25);	/* 25 us */
6073
6074		/* wait for 10 seconds */
6075		timeout = 10000;
6076		while (timeout > 0) {
6077			if (ha->pcidev->revision == IPS_REVID_TROMBONE64) {
6078				outl(0, ha->io_addr + IPS_REG_FLAP);
6079				udelay(25);	/* 25 us */
6080			}
6081
6082			status = inb(ha->io_addr + IPS_REG_FLDP);
6083
6084			if (status & 0xC0)
6085				break;
6086
6087			MDELAY(1);
6088			timeout--;
6089		}
6090
6091		return (1);
6092	}
6093
6094	/* check for valid VPP */
6095	if (status & 0x08)
6096		/* VPP failure */
6097		return (1);
6098
6099	/* check for successful flash */
6100	if (status & 0x30)
6101		/* sequence error */
6102		return (1);
6103
6104	/* Otherwise, we were successful */
6105	/* clear status */
6106	outb(0x50, ha->io_addr + IPS_REG_FLDP);
6107	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6108		udelay(25);	/* 25 us */
6109
6110	/* enable reads */
6111	outb(0xFF, ha->io_addr + IPS_REG_FLDP);
6112	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6113		udelay(25);	/* 25 us */
6114
6115	return (0);
6116}
6117
6118/****************************************************************************/
6119/*                                                                          */
6120/* Routine Name: ips_erase_bios_memio                                       */
6121/*                                                                          */
6122/* Routine Description:                                                     */
6123/*   Erase the BIOS on the adapter                                          */
6124/*                                                                          */
6125/****************************************************************************/
6126static int
6127ips_erase_bios_memio(ips_ha_t * ha)
6128{
6129	int timeout;
6130	uint8_t status;
6131
6132	METHOD_TRACE("ips_erase_bios_memio", 1);
6133
6134	status = 0;
6135
6136	/* Clear the status register */
6137	writel(0, ha->mem_ptr + IPS_REG_FLAP);
6138	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6139		udelay(25);	/* 25 us */
6140
6141	writeb(0x50, ha->mem_ptr + IPS_REG_FLDP);
6142	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6143		udelay(25);	/* 25 us */
6144
6145	/* Erase Setup */
6146	writeb(0x20, ha->mem_ptr + IPS_REG_FLDP);
6147	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6148		udelay(25);	/* 25 us */
6149
6150	/* Erase Confirm */
6151	writeb(0xD0, ha->mem_ptr + IPS_REG_FLDP);
6152	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6153		udelay(25);	/* 25 us */
6154
6155	/* Erase Status */
6156	writeb(0x70, ha->mem_ptr + IPS_REG_FLDP);
6157	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6158		udelay(25);	/* 25 us */
6159
6160	timeout = 80000;	/* 80 seconds */
6161
6162	while (timeout > 0) {
6163		if (ha->pcidev->revision == IPS_REVID_TROMBONE64) {
6164			writel(0, ha->mem_ptr + IPS_REG_FLAP);
6165			udelay(25);	/* 25 us */
6166		}
6167
6168		status = readb(ha->mem_ptr + IPS_REG_FLDP);
6169
6170		if (status & 0x80)
6171			break;
6172
6173		MDELAY(1);
6174		timeout--;
6175	}
6176
6177	/* check for timeout */
6178	if (timeout <= 0) {
6179		/* timeout */
6180
6181		/* try to suspend the erase */
6182		writeb(0xB0, ha->mem_ptr + IPS_REG_FLDP);
6183		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6184			udelay(25);	/* 25 us */
6185
6186		/* wait for 10 seconds */
6187		timeout = 10000;
6188		while (timeout > 0) {
6189			if (ha->pcidev->revision == IPS_REVID_TROMBONE64) {
6190				writel(0, ha->mem_ptr + IPS_REG_FLAP);
6191				udelay(25);	/* 25 us */
6192			}
6193
6194			status = readb(ha->mem_ptr + IPS_REG_FLDP);
6195
6196			if (status & 0xC0)
6197				break;
6198
6199			MDELAY(1);
6200			timeout--;
6201		}
6202
6203		return (1);
6204	}
6205
6206	/* check for valid VPP */
6207	if (status & 0x08)
6208		/* VPP failure */
6209		return (1);
6210
6211	/* check for successful flash */
6212	if (status & 0x30)
6213		/* sequence error */
6214		return (1);
6215
6216	/* Otherwise, we were successful */
6217	/* clear status */
6218	writeb(0x50, ha->mem_ptr + IPS_REG_FLDP);
6219	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6220		udelay(25);	/* 25 us */
6221
6222	/* enable reads */
6223	writeb(0xFF, ha->mem_ptr + IPS_REG_FLDP);
6224	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6225		udelay(25);	/* 25 us */
6226
6227	return (0);
6228}
6229
6230/****************************************************************************/
6231/*                                                                          */
6232/* Routine Name: ips_program_bios                                           */
6233/*                                                                          */
6234/* Routine Description:                                                     */
6235/*   Program the BIOS on the adapter                                        */
6236/*                                                                          */
6237/****************************************************************************/
6238static int
6239ips_program_bios(ips_ha_t * ha, char *buffer, uint32_t buffersize,
6240		 uint32_t offset)
6241{
6242	int i;
6243	int timeout;
6244	uint8_t status = 0;
6245
6246	METHOD_TRACE("ips_program_bios", 1);
6247
6248	status = 0;
6249
6250	for (i = 0; i < buffersize; i++) {
6251		/* write a byte */
6252		outl(i + offset, ha->io_addr + IPS_REG_FLAP);
6253		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6254			udelay(25);	/* 25 us */
6255
6256		outb(0x40, ha->io_addr + IPS_REG_FLDP);
6257		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6258			udelay(25);	/* 25 us */
6259
6260		outb(buffer[i], ha->io_addr + IPS_REG_FLDP);
6261		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6262			udelay(25);	/* 25 us */
6263
6264		/* wait up to one second */
6265		timeout = 1000;
6266		while (timeout > 0) {
6267			if (ha->pcidev->revision == IPS_REVID_TROMBONE64) {
6268				outl(0, ha->io_addr + IPS_REG_FLAP);
6269				udelay(25);	/* 25 us */
6270			}
6271
6272			status = inb(ha->io_addr + IPS_REG_FLDP);
6273
6274			if (status & 0x80)
6275				break;
6276
6277			MDELAY(1);
6278			timeout--;
6279		}
6280
6281		if (timeout == 0) {
6282			/* timeout error */
6283			outl(0, ha->io_addr + IPS_REG_FLAP);
6284			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6285				udelay(25);	/* 25 us */
6286
6287			outb(0xFF, ha->io_addr + IPS_REG_FLDP);
6288			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6289				udelay(25);	/* 25 us */
6290
6291			return (1);
6292		}
6293
6294		/* check the status */
6295		if (status & 0x18) {
6296			/* programming error */
6297			outl(0, ha->io_addr + IPS_REG_FLAP);
6298			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6299				udelay(25);	/* 25 us */
6300
6301			outb(0xFF, ha->io_addr + IPS_REG_FLDP);
6302			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6303				udelay(25);	/* 25 us */
6304
6305			return (1);
6306		}
6307	}			/* end for */
6308
6309	/* Enable reading */
6310	outl(0, ha->io_addr + IPS_REG_FLAP);
6311	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6312		udelay(25);	/* 25 us */
6313
6314	outb(0xFF, ha->io_addr + IPS_REG_FLDP);
6315	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6316		udelay(25);	/* 25 us */
6317
6318	return (0);
6319}
6320
6321/****************************************************************************/
6322/*                                                                          */
6323/* Routine Name: ips_program_bios_memio                                     */
6324/*                                                                          */
6325/* Routine Description:                                                     */
6326/*   Program the BIOS on the adapter                                        */
6327/*                                                                          */
6328/****************************************************************************/
6329static int
6330ips_program_bios_memio(ips_ha_t * ha, char *buffer, uint32_t buffersize,
6331		       uint32_t offset)
6332{
6333	int i;
6334	int timeout;
6335	uint8_t status = 0;
6336
6337	METHOD_TRACE("ips_program_bios_memio", 1);
6338
6339	status = 0;
6340
6341	for (i = 0; i < buffersize; i++) {
6342		/* write a byte */
6343		writel(i + offset, ha->mem_ptr + IPS_REG_FLAP);
6344		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6345			udelay(25);	/* 25 us */
6346
6347		writeb(0x40, ha->mem_ptr + IPS_REG_FLDP);
6348		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6349			udelay(25);	/* 25 us */
6350
6351		writeb(buffer[i], ha->mem_ptr + IPS_REG_FLDP);
6352		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6353			udelay(25);	/* 25 us */
6354
6355		/* wait up to one second */
6356		timeout = 1000;
6357		while (timeout > 0) {
6358			if (ha->pcidev->revision == IPS_REVID_TROMBONE64) {
6359				writel(0, ha->mem_ptr + IPS_REG_FLAP);
6360				udelay(25);	/* 25 us */
6361			}
6362
6363			status = readb(ha->mem_ptr + IPS_REG_FLDP);
6364
6365			if (status & 0x80)
6366				break;
6367
6368			MDELAY(1);
6369			timeout--;
6370		}
6371
6372		if (timeout == 0) {
6373			/* timeout error */
6374			writel(0, ha->mem_ptr + IPS_REG_FLAP);
6375			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6376				udelay(25);	/* 25 us */
6377
6378			writeb(0xFF, ha->mem_ptr + IPS_REG_FLDP);
6379			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6380				udelay(25);	/* 25 us */
6381
6382			return (1);
6383		}
6384
6385		/* check the status */
6386		if (status & 0x18) {
6387			/* programming error */
6388			writel(0, ha->mem_ptr + IPS_REG_FLAP);
6389			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6390				udelay(25);	/* 25 us */
6391
6392			writeb(0xFF, ha->mem_ptr + IPS_REG_FLDP);
6393			if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6394				udelay(25);	/* 25 us */
6395
6396			return (1);
6397		}
6398	}			/* end for */
6399
6400	/* Enable reading */
6401	writel(0, ha->mem_ptr + IPS_REG_FLAP);
6402	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6403		udelay(25);	/* 25 us */
6404
6405	writeb(0xFF, ha->mem_ptr + IPS_REG_FLDP);
6406	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6407		udelay(25);	/* 25 us */
6408
6409	return (0);
6410}
6411
6412/****************************************************************************/
6413/*                                                                          */
6414/* Routine Name: ips_verify_bios                                            */
6415/*                                                                          */
6416/* Routine Description:                                                     */
6417/*   Verify the BIOS on the adapter                                         */
6418/*                                                                          */
6419/****************************************************************************/
6420static int
6421ips_verify_bios(ips_ha_t * ha, char *buffer, uint32_t buffersize,
6422		uint32_t offset)
6423{
6424	uint8_t checksum;
6425	int i;
6426
6427	METHOD_TRACE("ips_verify_bios", 1);
6428
6429	/* test 1st byte */
6430	outl(0, ha->io_addr + IPS_REG_FLAP);
6431	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6432		udelay(25);	/* 25 us */
6433
6434	if (inb(ha->io_addr + IPS_REG_FLDP) != 0x55)
6435		return (1);
6436
6437	outl(1, ha->io_addr + IPS_REG_FLAP);
6438	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6439		udelay(25);	/* 25 us */
6440	if (inb(ha->io_addr + IPS_REG_FLDP) != 0xAA)
6441		return (1);
6442
6443	checksum = 0xff;
6444	for (i = 2; i < buffersize; i++) {
6445
6446		outl(i + offset, ha->io_addr + IPS_REG_FLAP);
6447		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6448			udelay(25);	/* 25 us */
6449
6450		checksum = (uint8_t) checksum + inb(ha->io_addr + IPS_REG_FLDP);
6451	}
6452
6453	if (checksum != 0)
6454		/* failure */
6455		return (1);
6456	else
6457		/* success */
6458		return (0);
6459}
6460
6461/****************************************************************************/
6462/*                                                                          */
6463/* Routine Name: ips_verify_bios_memio                                      */
6464/*                                                                          */
6465/* Routine Description:                                                     */
6466/*   Verify the BIOS on the adapter                                         */
6467/*                                                                          */
6468/****************************************************************************/
6469static int
6470ips_verify_bios_memio(ips_ha_t * ha, char *buffer, uint32_t buffersize,
6471		      uint32_t offset)
6472{
6473	uint8_t checksum;
6474	int i;
6475
6476	METHOD_TRACE("ips_verify_bios_memio", 1);
6477
6478	/* test 1st byte */
6479	writel(0, ha->mem_ptr + IPS_REG_FLAP);
6480	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6481		udelay(25);	/* 25 us */
6482
6483	if (readb(ha->mem_ptr + IPS_REG_FLDP) != 0x55)
6484		return (1);
6485
6486	writel(1, ha->mem_ptr + IPS_REG_FLAP);
6487	if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6488		udelay(25);	/* 25 us */
6489	if (readb(ha->mem_ptr + IPS_REG_FLDP) != 0xAA)
6490		return (1);
6491
6492	checksum = 0xff;
6493	for (i = 2; i < buffersize; i++) {
6494
6495		writel(i + offset, ha->mem_ptr + IPS_REG_FLAP);
6496		if (ha->pcidev->revision == IPS_REVID_TROMBONE64)
6497			udelay(25);	/* 25 us */
6498
6499		checksum =
6500		    (uint8_t) checksum + readb(ha->mem_ptr + IPS_REG_FLDP);
6501	}
6502
6503	if (checksum != 0)
6504		/* failure */
6505		return (1);
6506	else
6507		/* success */
6508		return (0);
6509}
6510
6511/****************************************************************************/
6512/*                                                                          */
6513/* Routine Name: ips_abort_init                                             */
6514/*                                                                          */
6515/* Routine Description:                                                     */
6516/*   cleanup routine for a failed adapter initialization                    */
6517/****************************************************************************/
6518static int
6519ips_abort_init(ips_ha_t * ha, int index)
6520{
6521	ha->active = 0;
6522	ips_free(ha);
6523	ips_ha[index] = NULL;
6524	ips_sh[index] = NULL;
6525	return -1;
6526}
6527
6528/****************************************************************************/
6529/*                                                                          */
6530/* Routine Name: ips_shift_controllers                                      */
6531/*                                                                          */
6532/* Routine Description:                                                     */
6533/*   helper function for ordering adapters                                  */
6534/****************************************************************************/
6535static void
6536ips_shift_controllers(int lowindex, int highindex)
6537{
6538	ips_ha_t *ha_sav = ips_ha[highindex];
6539	struct Scsi_Host *sh_sav = ips_sh[highindex];
6540	int i;
6541
6542	for (i = highindex; i > lowindex; i--) {
6543		ips_ha[i] = ips_ha[i - 1];
6544		ips_sh[i] = ips_sh[i - 1];
6545		ips_ha[i]->host_num = i;
6546	}
6547	ha_sav->host_num = lowindex;
6548	ips_ha[lowindex] = ha_sav;
6549	ips_sh[lowindex] = sh_sav;
6550}
6551
6552/****************************************************************************/
6553/*                                                                          */
6554/* Routine Name: ips_order_controllers                                      */
6555/*                                                                          */
6556/* Routine Description:                                                     */
6557/*   place controllers is the "proper" boot order                           */
6558/****************************************************************************/
6559static void
6560ips_order_controllers(void)
6561{
6562	int i, j, tmp, position = 0;
6563	IPS_NVRAM_P5 *nvram;
6564	if (!ips_ha[0])
6565		return;
6566	nvram = ips_ha[0]->nvram;
6567
6568	if (nvram->adapter_order[0]) {
6569		for (i = 1; i <= nvram->adapter_order[0]; i++) {
6570			for (j = position; j < ips_num_controllers; j++) {
6571				switch (ips_ha[j]->ad_type) {
6572				case IPS_ADTYPE_SERVERAID6M:
6573				case IPS_ADTYPE_SERVERAID7M:
6574					if (nvram->adapter_order[i] == 'M') {
6575						ips_shift_controllers(position,
6576								      j);
6577						position++;
6578					}
6579					break;
6580				case IPS_ADTYPE_SERVERAID4L:
6581				case IPS_ADTYPE_SERVERAID4M:
6582				case IPS_ADTYPE_SERVERAID4MX:
6583				case IPS_ADTYPE_SERVERAID4LX:
6584					if (nvram->adapter_order[i] == 'N') {
6585						ips_shift_controllers(position,
6586								      j);
6587						position++;
6588					}
6589					break;
6590				case IPS_ADTYPE_SERVERAID6I:
6591				case IPS_ADTYPE_SERVERAID5I2:
6592				case IPS_ADTYPE_SERVERAID5I1:
6593				case IPS_ADTYPE_SERVERAID7k:
6594					if (nvram->adapter_order[i] == 'S') {
6595						ips_shift_controllers(position,
6596								      j);
6597						position++;
6598					}
6599					break;
6600				case IPS_ADTYPE_SERVERAID:
6601				case IPS_ADTYPE_SERVERAID2:
6602				case IPS_ADTYPE_NAVAJO:
6603				case IPS_ADTYPE_KIOWA:
6604				case IPS_ADTYPE_SERVERAID3L:
6605				case IPS_ADTYPE_SERVERAID3:
6606				case IPS_ADTYPE_SERVERAID4H:
6607					if (nvram->adapter_order[i] == 'A') {
6608						ips_shift_controllers(position,
6609								      j);
6610						position++;
6611					}
6612					break;
6613				default:
6614					break;
6615				}
6616			}
6617		}
6618		/* if adapter_order[0], then ordering is complete */
6619		return;
6620	}
6621	/* old bios, use older ordering */
6622	tmp = 0;
6623	for (i = position; i < ips_num_controllers; i++) {
6624		if (ips_ha[i]->ad_type == IPS_ADTYPE_SERVERAID5I2 ||
6625		    ips_ha[i]->ad_type == IPS_ADTYPE_SERVERAID5I1) {
6626			ips_shift_controllers(position, i);
6627			position++;
6628			tmp = 1;
6629		}
6630	}
6631	/* if there were no 5I cards, then don't do any extra ordering */
6632	if (!tmp)
6633		return;
6634	for (i = position; i < ips_num_controllers; i++) {
6635		if (ips_ha[i]->ad_type == IPS_ADTYPE_SERVERAID4L ||
6636		    ips_ha[i]->ad_type == IPS_ADTYPE_SERVERAID4M ||
6637		    ips_ha[i]->ad_type == IPS_ADTYPE_SERVERAID4LX ||
6638		    ips_ha[i]->ad_type == IPS_ADTYPE_SERVERAID4MX) {
6639			ips_shift_controllers(position, i);
6640			position++;
6641		}
6642	}
6643
6644	return;
6645}
6646
6647/****************************************************************************/
6648/*                                                                          */
6649/* Routine Name: ips_register_scsi                                          */
6650/*                                                                          */
6651/* Routine Description:                                                     */
6652/*   perform any registration and setup with the scsi layer                 */
6653/****************************************************************************/
6654static int
6655ips_register_scsi(int index)
6656{
6657	struct Scsi_Host *sh;
6658	ips_ha_t *ha, *oldha = ips_ha[index];
6659	sh = scsi_host_alloc(&ips_driver_template, sizeof (ips_ha_t));
6660	if (!sh) {
6661		IPS_PRINTK(KERN_WARNING, oldha->pcidev,
6662			   "Unable to register controller with SCSI subsystem\n");
6663		return -1;
6664	}
6665	ha = IPS_HA(sh);
6666	memcpy(ha, oldha, sizeof (ips_ha_t));
6667	free_irq(oldha->pcidev->irq, oldha);
6668	/* Install the interrupt handler with the new ha */
6669	if (request_irq(ha->pcidev->irq, do_ipsintr, IRQF_SHARED, ips_name, ha)) {
6670		IPS_PRINTK(KERN_WARNING, ha->pcidev,
6671			   "Unable to install interrupt handler\n");
6672		goto err_out_sh;
6673	}
6674
6675	kfree(oldha);
6676
6677	/* Store away needed values for later use */
6678	sh->unique_id = (ha->io_addr) ? ha->io_addr : ha->mem_addr;
6679	sh->sg_tablesize = sh->hostt->sg_tablesize;
6680	sh->can_queue = sh->hostt->can_queue;
6681	sh->cmd_per_lun = sh->hostt->cmd_per_lun;
 
6682	sh->max_sectors = 128;
6683
6684	sh->max_id = ha->ntargets;
6685	sh->max_lun = ha->nlun;
6686	sh->max_channel = ha->nbus - 1;
6687	sh->can_queue = ha->max_cmds - 1;
6688
6689	if (scsi_add_host(sh, &ha->pcidev->dev))
6690		goto err_out;
6691
6692	ips_sh[index] = sh;
6693	ips_ha[index] = ha;
6694
6695	scsi_scan_host(sh);
6696
6697	return 0;
6698
6699err_out:
6700	free_irq(ha->pcidev->irq, ha);
6701err_out_sh:
6702	scsi_host_put(sh);
6703	return -1;
6704}
6705
6706/*---------------------------------------------------------------------------*/
6707/*   Routine Name: ips_remove_device                                         */
6708/*                                                                           */
6709/*   Routine Description:                                                    */
6710/*     Remove one Adapter ( Hot Plugging )                                   */
6711/*---------------------------------------------------------------------------*/
6712static void
6713ips_remove_device(struct pci_dev *pci_dev)
6714{
6715	struct Scsi_Host *sh = pci_get_drvdata(pci_dev);
6716
6717	pci_set_drvdata(pci_dev, NULL);
6718
6719	ips_release(sh);
6720
6721	pci_release_regions(pci_dev);
6722	pci_disable_device(pci_dev);
6723}
6724
6725/****************************************************************************/
6726/*                                                                          */
6727/* Routine Name: ips_module_init                                            */
6728/*                                                                          */
6729/* Routine Description:                                                     */
6730/*   function called on module load                                         */
6731/****************************************************************************/
6732static int __init
6733ips_module_init(void)
6734{
6735#if !defined(__i386__) && !defined(__ia64__) && !defined(__x86_64__)
6736	printk(KERN_ERR "ips: This driver has only been tested on the x86/ia64/x86_64 platforms\n");
6737	add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
6738#endif
6739
6740	if (pci_register_driver(&ips_pci_driver) < 0)
6741		return -ENODEV;
6742	ips_driver_template.module = THIS_MODULE;
6743	ips_order_controllers();
6744	if (!ips_detect(&ips_driver_template)) {
6745		pci_unregister_driver(&ips_pci_driver);
6746		return -ENODEV;
6747	}
6748	register_reboot_notifier(&ips_notifier);
6749	return 0;
6750}
6751
6752/****************************************************************************/
6753/*                                                                          */
6754/* Routine Name: ips_module_exit                                            */
6755/*                                                                          */
6756/* Routine Description:                                                     */
6757/*   function called on module unload                                       */
6758/****************************************************************************/
6759static void __exit
6760ips_module_exit(void)
6761{
6762	pci_unregister_driver(&ips_pci_driver);
6763	unregister_reboot_notifier(&ips_notifier);
6764}
6765
6766module_init(ips_module_init);
6767module_exit(ips_module_exit);
6768
6769/*---------------------------------------------------------------------------*/
6770/*   Routine Name: ips_insert_device                                         */
6771/*                                                                           */
6772/*   Routine Description:                                                    */
6773/*     Add One Adapter ( Hot Plug )                                          */
6774/*                                                                           */
6775/*   Return Value:                                                           */
6776/*     0 if Successful, else non-zero                                        */
6777/*---------------------------------------------------------------------------*/
6778static int
6779ips_insert_device(struct pci_dev *pci_dev, const struct pci_device_id *ent)
6780{
6781	int index = -1;
6782	int rc;
6783
6784	METHOD_TRACE("ips_insert_device", 1);
6785	rc = pci_enable_device(pci_dev);
6786	if (rc)
6787		return rc;
6788
6789	rc = pci_request_regions(pci_dev, "ips");
6790	if (rc)
6791		goto err_out;
6792
6793	rc = ips_init_phase1(pci_dev, &index);
6794	if (rc == SUCCESS)
6795		rc = ips_init_phase2(index);
6796
6797	if (ips_hotplug)
6798		if (ips_register_scsi(index)) {
6799			ips_free(ips_ha[index]);
6800			rc = -1;
6801		}
6802
6803	if (rc == SUCCESS)
6804		ips_num_controllers++;
6805
6806	ips_next_controller = ips_num_controllers;
6807
6808	if (rc < 0) {
6809		rc = -ENODEV;
6810		goto err_out_regions;
6811	}
6812
6813	pci_set_drvdata(pci_dev, ips_sh[index]);
6814	return 0;
6815
6816err_out_regions:
6817	pci_release_regions(pci_dev);
6818err_out:
6819	pci_disable_device(pci_dev);
6820	return rc;
6821}
6822
6823/*---------------------------------------------------------------------------*/
6824/*   Routine Name: ips_init_phase1                                           */
6825/*                                                                           */
6826/*   Routine Description:                                                    */
6827/*     Adapter Initialization                                                */
6828/*                                                                           */
6829/*   Return Value:                                                           */
6830/*     0 if Successful, else non-zero                                        */
6831/*---------------------------------------------------------------------------*/
6832static int
6833ips_init_phase1(struct pci_dev *pci_dev, int *indexPtr)
6834{
6835	ips_ha_t *ha;
6836	uint32_t io_addr;
6837	uint32_t mem_addr;
6838	uint32_t io_len;
6839	uint32_t mem_len;
 
 
6840	int j;
6841	int index;
6842	dma_addr_t dma_address;
6843	char __iomem *ioremap_ptr;
6844	char __iomem *mem_ptr;
6845	uint32_t IsDead;
6846
6847	METHOD_TRACE("ips_init_phase1", 1);
6848	index = IPS_MAX_ADAPTERS;
6849	for (j = 0; j < IPS_MAX_ADAPTERS; j++) {
6850		if (ips_ha[j] == NULL) {
6851			index = j;
6852			break;
6853		}
6854	}
6855
6856	if (index >= IPS_MAX_ADAPTERS)
6857		return -1;
6858
 
 
 
 
6859	/* Init MEM/IO addresses to 0 */
6860	mem_addr = 0;
6861	io_addr = 0;
6862	mem_len = 0;
6863	io_len = 0;
6864
6865	for (j = 0; j < 2; j++) {
6866		if (!pci_resource_start(pci_dev, j))
6867			break;
6868
6869		if (pci_resource_flags(pci_dev, j) & IORESOURCE_IO) {
6870			io_addr = pci_resource_start(pci_dev, j);
6871			io_len = pci_resource_len(pci_dev, j);
6872		} else {
6873			mem_addr = pci_resource_start(pci_dev, j);
6874			mem_len = pci_resource_len(pci_dev, j);
6875		}
6876	}
6877
6878	/* setup memory mapped area (if applicable) */
6879	if (mem_addr) {
6880		uint32_t base;
6881		uint32_t offs;
6882
6883		base = mem_addr & PAGE_MASK;
6884		offs = mem_addr - base;
6885		ioremap_ptr = ioremap(base, PAGE_SIZE);
6886		if (!ioremap_ptr)
6887			return -1;
6888		mem_ptr = ioremap_ptr + offs;
6889	} else {
6890		ioremap_ptr = NULL;
6891		mem_ptr = NULL;
6892	}
6893
6894	/* found a controller */
6895	ha = kzalloc(sizeof (ips_ha_t), GFP_KERNEL);
6896	if (ha == NULL) {
6897		IPS_PRINTK(KERN_WARNING, pci_dev,
6898			   "Unable to allocate temporary ha struct\n");
6899		return -1;
6900	}
6901
6902	ips_sh[index] = NULL;
6903	ips_ha[index] = ha;
6904	ha->active = 1;
6905
6906	/* Store info in HA structure */
6907	ha->io_addr = io_addr;
6908	ha->io_len = io_len;
6909	ha->mem_addr = mem_addr;
6910	ha->mem_len = mem_len;
6911	ha->mem_ptr = mem_ptr;
6912	ha->ioremap_ptr = ioremap_ptr;
6913	ha->host_num = (uint32_t) index;
6914	ha->slot_num = PCI_SLOT(pci_dev->devfn);
6915	ha->pcidev = pci_dev;
6916
6917	/*
6918	 * Set the pci_dev's dma_mask.  Not all adapters support 64bit
6919	 * addressing so don't enable it if the adapter can't support
6920	 * it!  Also, don't use 64bit addressing if dma addresses
6921	 * are guaranteed to be < 4G.
6922	 */
6923	if (sizeof(dma_addr_t) > 4 && IPS_HAS_ENH_SGLIST(ha) &&
6924	    !dma_set_mask(&ha->pcidev->dev, DMA_BIT_MASK(64))) {
6925		(ha)->flags |= IPS_HA_ENH_SG;
6926	} else {
6927		if (dma_set_mask(&ha->pcidev->dev, DMA_BIT_MASK(32)) != 0) {
6928			printk(KERN_WARNING "Unable to set DMA Mask\n");
6929			return ips_abort_init(ha, index);
6930		}
6931	}
6932	if(ips_cd_boot && !ips_FlashData){
6933		ips_FlashData = dma_alloc_coherent(&pci_dev->dev,
6934				PAGE_SIZE << 7, &ips_flashbusaddr, GFP_KERNEL);
6935	}
6936
6937	ha->enq = dma_alloc_coherent(&pci_dev->dev, sizeof (IPS_ENQ),
6938			&ha->enq_busaddr, GFP_KERNEL);
6939	if (!ha->enq) {
6940		IPS_PRINTK(KERN_WARNING, pci_dev,
6941			   "Unable to allocate host inquiry structure\n");
6942		return ips_abort_init(ha, index);
6943	}
6944
6945	ha->adapt = dma_alloc_coherent(&pci_dev->dev,
6946			sizeof (IPS_ADAPTER) + sizeof (IPS_IO_CMD),
6947			&dma_address, GFP_KERNEL);
6948	if (!ha->adapt) {
6949		IPS_PRINTK(KERN_WARNING, pci_dev,
6950			   "Unable to allocate host adapt & dummy structures\n");
6951		return ips_abort_init(ha, index);
6952	}
6953	ha->adapt->hw_status_start = dma_address;
6954	ha->dummy = (void *) (ha->adapt + 1);
6955
6956
6957
6958	ha->logical_drive_info = dma_alloc_coherent(&pci_dev->dev,
6959			sizeof (IPS_LD_INFO), &dma_address, GFP_KERNEL);
6960	if (!ha->logical_drive_info) {
6961		IPS_PRINTK(KERN_WARNING, pci_dev,
6962			   "Unable to allocate logical drive info structure\n");
6963		return ips_abort_init(ha, index);
6964	}
6965	ha->logical_drive_info_dma_addr = dma_address;
6966
6967
6968	ha->conf = kmalloc(sizeof (IPS_CONF), GFP_KERNEL);
6969
6970	if (!ha->conf) {
6971		IPS_PRINTK(KERN_WARNING, pci_dev,
6972			   "Unable to allocate host conf structure\n");
6973		return ips_abort_init(ha, index);
6974	}
6975
6976	ha->nvram = kmalloc(sizeof (IPS_NVRAM_P5), GFP_KERNEL);
6977
6978	if (!ha->nvram) {
6979		IPS_PRINTK(KERN_WARNING, pci_dev,
6980			   "Unable to allocate host NVRAM structure\n");
6981		return ips_abort_init(ha, index);
6982	}
6983
6984	ha->subsys = kmalloc(sizeof (IPS_SUBSYS), GFP_KERNEL);
6985
6986	if (!ha->subsys) {
6987		IPS_PRINTK(KERN_WARNING, pci_dev,
6988			   "Unable to allocate host subsystem structure\n");
6989		return ips_abort_init(ha, index);
6990	}
6991
6992	/* the ioctl buffer is now used during adapter initialization, so its
6993	 * successful allocation is now required */
6994	if (ips_ioctlsize < PAGE_SIZE)
6995		ips_ioctlsize = PAGE_SIZE;
6996
6997	ha->ioctl_data = dma_alloc_coherent(&pci_dev->dev, ips_ioctlsize,
6998			&ha->ioctl_busaddr, GFP_KERNEL);
6999	ha->ioctl_len = ips_ioctlsize;
7000	if (!ha->ioctl_data) {
7001		IPS_PRINTK(KERN_WARNING, pci_dev,
7002			   "Unable to allocate IOCTL data\n");
7003		return ips_abort_init(ha, index);
7004	}
7005
7006	/*
7007	 * Setup Functions
7008	 */
7009	ips_setup_funclist(ha);
7010
7011	if ((IPS_IS_MORPHEUS(ha)) || (IPS_IS_MARCO(ha))) {
7012		/* If Morpheus appears dead, reset it */
7013		IsDead = readl(ha->mem_ptr + IPS_REG_I960_MSG1);
7014		if (IsDead == 0xDEADBEEF) {
7015			ips_reset_morpheus(ha);
7016		}
7017	}
7018
7019	/*
7020	 * Initialize the card if it isn't already
7021	 */
7022
7023	if (!(*ha->func.isinit) (ha)) {
7024		if (!(*ha->func.init) (ha)) {
7025			/*
7026			 * Initialization failed
7027			 */
7028			IPS_PRINTK(KERN_WARNING, pci_dev,
7029				   "Unable to initialize controller\n");
7030			return ips_abort_init(ha, index);
7031		}
7032	}
7033
7034	*indexPtr = index;
7035	return SUCCESS;
7036}
7037
7038/*---------------------------------------------------------------------------*/
7039/*   Routine Name: ips_init_phase2                                           */
7040/*                                                                           */
7041/*   Routine Description:                                                    */
7042/*     Adapter Initialization Phase 2                                        */
7043/*                                                                           */
7044/*   Return Value:                                                           */
7045/*     0 if Successful, else non-zero                                        */
7046/*---------------------------------------------------------------------------*/
7047static int
7048ips_init_phase2(int index)
7049{
7050	ips_ha_t *ha;
7051
7052	ha = ips_ha[index];
7053
7054	METHOD_TRACE("ips_init_phase2", 1);
7055	if (!ha->active) {
7056		ips_ha[index] = NULL;
7057		return -1;
7058	}
7059
7060	/* Install the interrupt handler */
7061	if (request_irq(ha->pcidev->irq, do_ipsintr, IRQF_SHARED, ips_name, ha)) {
7062		IPS_PRINTK(KERN_WARNING, ha->pcidev,
7063			   "Unable to install interrupt handler\n");
7064		return ips_abort_init(ha, index);
7065	}
7066
7067	/*
7068	 * Allocate a temporary SCB for initialization
7069	 */
7070	ha->max_cmds = 1;
7071	if (!ips_allocatescbs(ha)) {
7072		IPS_PRINTK(KERN_WARNING, ha->pcidev,
7073			   "Unable to allocate a CCB\n");
7074		free_irq(ha->pcidev->irq, ha);
7075		return ips_abort_init(ha, index);
7076	}
7077
7078	if (!ips_hainit(ha)) {
7079		IPS_PRINTK(KERN_WARNING, ha->pcidev,
7080			   "Unable to initialize controller\n");
7081		free_irq(ha->pcidev->irq, ha);
7082		return ips_abort_init(ha, index);
7083	}
7084	/* Free the temporary SCB */
7085	ips_deallocatescbs(ha, 1);
7086
7087	/* allocate CCBs */
7088	if (!ips_allocatescbs(ha)) {
7089		IPS_PRINTK(KERN_WARNING, ha->pcidev,
7090			   "Unable to allocate CCBs\n");
7091		free_irq(ha->pcidev->irq, ha);
7092		return ips_abort_init(ha, index);
7093	}
7094
7095	return SUCCESS;
7096}
7097
7098MODULE_LICENSE("GPL");
7099MODULE_DESCRIPTION("IBM ServeRAID Adapter Driver " IPS_VER_STRING);
7100MODULE_VERSION(IPS_VER_STRING);