Loading...
1/*
2 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/dma-mapping.h>
18#include "ath9k.h"
19#include "ar9003_mac.h"
20
21#define BITS_PER_BYTE 8
22#define OFDM_PLCP_BITS 22
23#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
24#define L_STF 8
25#define L_LTF 8
26#define L_SIG 4
27#define HT_SIG 8
28#define HT_STF 4
29#define HT_LTF(_ns) (4 * (_ns))
30#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
31#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
32#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
33#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
34
35
36static u16 bits_per_symbol[][2] = {
37 /* 20MHz 40MHz */
38 { 26, 54 }, /* 0: BPSK */
39 { 52, 108 }, /* 1: QPSK 1/2 */
40 { 78, 162 }, /* 2: QPSK 3/4 */
41 { 104, 216 }, /* 3: 16-QAM 1/2 */
42 { 156, 324 }, /* 4: 16-QAM 3/4 */
43 { 208, 432 }, /* 5: 64-QAM 2/3 */
44 { 234, 486 }, /* 6: 64-QAM 3/4 */
45 { 260, 540 }, /* 7: 64-QAM 5/6 */
46};
47
48#define IS_HT_RATE(_rate) ((_rate) & 0x80)
49
50static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
51 struct ath_atx_tid *tid,
52 struct list_head *bf_head);
53static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
54 struct ath_txq *txq, struct list_head *bf_q,
55 struct ath_tx_status *ts, int txok, int sendbar);
56static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
57 struct list_head *head, bool internal);
58static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len);
59static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
60 struct ath_tx_status *ts, int nframes, int nbad,
61 int txok, bool update_rc);
62static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
63 int seqno);
64
65enum {
66 MCS_HT20,
67 MCS_HT20_SGI,
68 MCS_HT40,
69 MCS_HT40_SGI,
70};
71
72static int ath_max_4ms_framelen[4][32] = {
73 [MCS_HT20] = {
74 3212, 6432, 9648, 12864, 19300, 25736, 28952, 32172,
75 6424, 12852, 19280, 25708, 38568, 51424, 57852, 64280,
76 9628, 19260, 28896, 38528, 57792, 65532, 65532, 65532,
77 12828, 25656, 38488, 51320, 65532, 65532, 65532, 65532,
78 },
79 [MCS_HT20_SGI] = {
80 3572, 7144, 10720, 14296, 21444, 28596, 32172, 35744,
81 7140, 14284, 21428, 28568, 42856, 57144, 64288, 65532,
82 10700, 21408, 32112, 42816, 64228, 65532, 65532, 65532,
83 14256, 28516, 42780, 57040, 65532, 65532, 65532, 65532,
84 },
85 [MCS_HT40] = {
86 6680, 13360, 20044, 26724, 40092, 53456, 60140, 65532,
87 13348, 26700, 40052, 53400, 65532, 65532, 65532, 65532,
88 20004, 40008, 60016, 65532, 65532, 65532, 65532, 65532,
89 26644, 53292, 65532, 65532, 65532, 65532, 65532, 65532,
90 },
91 [MCS_HT40_SGI] = {
92 7420, 14844, 22272, 29696, 44544, 59396, 65532, 65532,
93 14832, 29668, 44504, 59340, 65532, 65532, 65532, 65532,
94 22232, 44464, 65532, 65532, 65532, 65532, 65532, 65532,
95 29616, 59232, 65532, 65532, 65532, 65532, 65532, 65532,
96 }
97};
98
99/*********************/
100/* Aggregation logic */
101/*********************/
102
103static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
104{
105 struct ath_atx_ac *ac = tid->ac;
106
107 if (tid->paused)
108 return;
109
110 if (tid->sched)
111 return;
112
113 tid->sched = true;
114 list_add_tail(&tid->list, &ac->tid_q);
115
116 if (ac->sched)
117 return;
118
119 ac->sched = true;
120 list_add_tail(&ac->list, &txq->axq_acq);
121}
122
123static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
124{
125 struct ath_txq *txq = tid->ac->txq;
126
127 WARN_ON(!tid->paused);
128
129 spin_lock_bh(&txq->axq_lock);
130 tid->paused = false;
131
132 if (list_empty(&tid->buf_q))
133 goto unlock;
134
135 ath_tx_queue_tid(txq, tid);
136 ath_txq_schedule(sc, txq);
137unlock:
138 spin_unlock_bh(&txq->axq_lock);
139}
140
141static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
142{
143 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
144 BUILD_BUG_ON(sizeof(struct ath_frame_info) >
145 sizeof(tx_info->rate_driver_data));
146 return (struct ath_frame_info *) &tx_info->rate_driver_data[0];
147}
148
149static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
150{
151 struct ath_txq *txq = tid->ac->txq;
152 struct ath_buf *bf;
153 struct list_head bf_head;
154 struct ath_tx_status ts;
155 struct ath_frame_info *fi;
156
157 INIT_LIST_HEAD(&bf_head);
158
159 memset(&ts, 0, sizeof(ts));
160 spin_lock_bh(&txq->axq_lock);
161
162 while (!list_empty(&tid->buf_q)) {
163 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
164 list_move_tail(&bf->list, &bf_head);
165
166 spin_unlock_bh(&txq->axq_lock);
167 fi = get_frame_info(bf->bf_mpdu);
168 if (fi->retries) {
169 ath_tx_update_baw(sc, tid, fi->seqno);
170 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 1);
171 } else {
172 ath_tx_send_normal(sc, txq, NULL, &bf_head);
173 }
174 spin_lock_bh(&txq->axq_lock);
175 }
176
177 spin_unlock_bh(&txq->axq_lock);
178}
179
180static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
181 int seqno)
182{
183 int index, cindex;
184
185 index = ATH_BA_INDEX(tid->seq_start, seqno);
186 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
187
188 __clear_bit(cindex, tid->tx_buf);
189
190 while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
191 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
192 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
193 }
194}
195
196static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
197 u16 seqno)
198{
199 int index, cindex;
200
201 index = ATH_BA_INDEX(tid->seq_start, seqno);
202 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
203 __set_bit(cindex, tid->tx_buf);
204
205 if (index >= ((tid->baw_tail - tid->baw_head) &
206 (ATH_TID_MAX_BUFS - 1))) {
207 tid->baw_tail = cindex;
208 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
209 }
210}
211
212/*
213 * TODO: For frame(s) that are in the retry state, we will reuse the
214 * sequence number(s) without setting the retry bit. The
215 * alternative is to give up on these and BAR the receiver's window
216 * forward.
217 */
218static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
219 struct ath_atx_tid *tid)
220
221{
222 struct ath_buf *bf;
223 struct list_head bf_head;
224 struct ath_tx_status ts;
225 struct ath_frame_info *fi;
226
227 memset(&ts, 0, sizeof(ts));
228 INIT_LIST_HEAD(&bf_head);
229
230 for (;;) {
231 if (list_empty(&tid->buf_q))
232 break;
233
234 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
235 list_move_tail(&bf->list, &bf_head);
236
237 fi = get_frame_info(bf->bf_mpdu);
238 if (fi->retries)
239 ath_tx_update_baw(sc, tid, fi->seqno);
240
241 spin_unlock(&txq->axq_lock);
242 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
243 spin_lock(&txq->axq_lock);
244 }
245
246 tid->seq_next = tid->seq_start;
247 tid->baw_tail = tid->baw_head;
248}
249
250static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
251 struct sk_buff *skb)
252{
253 struct ath_frame_info *fi = get_frame_info(skb);
254 struct ieee80211_hdr *hdr;
255
256 TX_STAT_INC(txq->axq_qnum, a_retries);
257 if (fi->retries++ > 0)
258 return;
259
260 hdr = (struct ieee80211_hdr *)skb->data;
261 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
262}
263
264static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
265{
266 struct ath_buf *bf = NULL;
267
268 spin_lock_bh(&sc->tx.txbuflock);
269
270 if (unlikely(list_empty(&sc->tx.txbuf))) {
271 spin_unlock_bh(&sc->tx.txbuflock);
272 return NULL;
273 }
274
275 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
276 list_del(&bf->list);
277
278 spin_unlock_bh(&sc->tx.txbuflock);
279
280 return bf;
281}
282
283static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
284{
285 spin_lock_bh(&sc->tx.txbuflock);
286 list_add_tail(&bf->list, &sc->tx.txbuf);
287 spin_unlock_bh(&sc->tx.txbuflock);
288}
289
290static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
291{
292 struct ath_buf *tbf;
293
294 tbf = ath_tx_get_buffer(sc);
295 if (WARN_ON(!tbf))
296 return NULL;
297
298 ATH_TXBUF_RESET(tbf);
299
300 tbf->bf_mpdu = bf->bf_mpdu;
301 tbf->bf_buf_addr = bf->bf_buf_addr;
302 memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
303 tbf->bf_state = bf->bf_state;
304
305 return tbf;
306}
307
308static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
309 struct ath_tx_status *ts, int txok,
310 int *nframes, int *nbad)
311{
312 struct ath_frame_info *fi;
313 u16 seq_st = 0;
314 u32 ba[WME_BA_BMP_SIZE >> 5];
315 int ba_index;
316 int isaggr = 0;
317
318 *nbad = 0;
319 *nframes = 0;
320
321 isaggr = bf_isaggr(bf);
322 if (isaggr) {
323 seq_st = ts->ts_seqnum;
324 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
325 }
326
327 while (bf) {
328 fi = get_frame_info(bf->bf_mpdu);
329 ba_index = ATH_BA_INDEX(seq_st, fi->seqno);
330
331 (*nframes)++;
332 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
333 (*nbad)++;
334
335 bf = bf->bf_next;
336 }
337}
338
339
340static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
341 struct ath_buf *bf, struct list_head *bf_q,
342 struct ath_tx_status *ts, int txok, bool retry)
343{
344 struct ath_node *an = NULL;
345 struct sk_buff *skb;
346 struct ieee80211_sta *sta;
347 struct ieee80211_hw *hw = sc->hw;
348 struct ieee80211_hdr *hdr;
349 struct ieee80211_tx_info *tx_info;
350 struct ath_atx_tid *tid = NULL;
351 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
352 struct list_head bf_head, bf_pending;
353 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
354 u32 ba[WME_BA_BMP_SIZE >> 5];
355 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
356 bool rc_update = true;
357 struct ieee80211_tx_rate rates[4];
358 struct ath_frame_info *fi;
359 int nframes;
360 u8 tidno;
361 bool clear_filter;
362
363 skb = bf->bf_mpdu;
364 hdr = (struct ieee80211_hdr *)skb->data;
365
366 tx_info = IEEE80211_SKB_CB(skb);
367
368 memcpy(rates, tx_info->control.rates, sizeof(rates));
369
370 rcu_read_lock();
371
372 sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
373 if (!sta) {
374 rcu_read_unlock();
375
376 INIT_LIST_HEAD(&bf_head);
377 while (bf) {
378 bf_next = bf->bf_next;
379
380 bf->bf_state.bf_type |= BUF_XRETRY;
381 if (!bf->bf_stale || bf_next != NULL)
382 list_move_tail(&bf->list, &bf_head);
383
384 ath_tx_rc_status(sc, bf, ts, 1, 1, 0, false);
385 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
386 0, 0);
387
388 bf = bf_next;
389 }
390 return;
391 }
392
393 an = (struct ath_node *)sta->drv_priv;
394 tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
395 tid = ATH_AN_2_TID(an, tidno);
396
397 /*
398 * The hardware occasionally sends a tx status for the wrong TID.
399 * In this case, the BA status cannot be considered valid and all
400 * subframes need to be retransmitted
401 */
402 if (tidno != ts->tid)
403 txok = false;
404
405 isaggr = bf_isaggr(bf);
406 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
407
408 if (isaggr && txok) {
409 if (ts->ts_flags & ATH9K_TX_BA) {
410 seq_st = ts->ts_seqnum;
411 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
412 } else {
413 /*
414 * AR5416 can become deaf/mute when BA
415 * issue happens. Chip needs to be reset.
416 * But AP code may have sychronization issues
417 * when perform internal reset in this routine.
418 * Only enable reset in STA mode for now.
419 */
420 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
421 needreset = 1;
422 }
423 }
424
425 INIT_LIST_HEAD(&bf_pending);
426 INIT_LIST_HEAD(&bf_head);
427
428 ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
429 while (bf) {
430 txfail = txpending = sendbar = 0;
431 bf_next = bf->bf_next;
432
433 skb = bf->bf_mpdu;
434 tx_info = IEEE80211_SKB_CB(skb);
435 fi = get_frame_info(skb);
436
437 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, fi->seqno))) {
438 /* transmit completion, subframe is
439 * acked by block ack */
440 acked_cnt++;
441 } else if (!isaggr && txok) {
442 /* transmit completion */
443 acked_cnt++;
444 } else {
445 if ((tid->state & AGGR_CLEANUP) || !retry) {
446 /*
447 * cleanup in progress, just fail
448 * the un-acked sub-frames
449 */
450 txfail = 1;
451 } else if (fi->retries < ATH_MAX_SW_RETRIES) {
452 if (!(ts->ts_status & ATH9K_TXERR_FILT) ||
453 !an->sleeping)
454 ath_tx_set_retry(sc, txq, bf->bf_mpdu);
455
456 clear_filter = true;
457 txpending = 1;
458 } else {
459 bf->bf_state.bf_type |= BUF_XRETRY;
460 txfail = 1;
461 sendbar = 1;
462 txfail_cnt++;
463 }
464 }
465
466 /*
467 * Make sure the last desc is reclaimed if it
468 * not a holding desc.
469 */
470 if (!bf_last->bf_stale || bf_next != NULL)
471 list_move_tail(&bf->list, &bf_head);
472 else
473 INIT_LIST_HEAD(&bf_head);
474
475 if (!txpending || (tid->state & AGGR_CLEANUP)) {
476 /*
477 * complete the acked-ones/xretried ones; update
478 * block-ack window
479 */
480 spin_lock_bh(&txq->axq_lock);
481 ath_tx_update_baw(sc, tid, fi->seqno);
482 spin_unlock_bh(&txq->axq_lock);
483
484 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
485 memcpy(tx_info->control.rates, rates, sizeof(rates));
486 ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok, true);
487 rc_update = false;
488 } else {
489 ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok, false);
490 }
491
492 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
493 !txfail, sendbar);
494 } else {
495 /* retry the un-acked ones */
496 ath9k_hw_set_clrdmask(sc->sc_ah, bf->bf_desc, false);
497 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)) {
498 if (bf->bf_next == NULL && bf_last->bf_stale) {
499 struct ath_buf *tbf;
500
501 tbf = ath_clone_txbuf(sc, bf_last);
502 /*
503 * Update tx baw and complete the
504 * frame with failed status if we
505 * run out of tx buf.
506 */
507 if (!tbf) {
508 spin_lock_bh(&txq->axq_lock);
509 ath_tx_update_baw(sc, tid, fi->seqno);
510 spin_unlock_bh(&txq->axq_lock);
511
512 bf->bf_state.bf_type |=
513 BUF_XRETRY;
514 ath_tx_rc_status(sc, bf, ts, nframes,
515 nbad, 0, false);
516 ath_tx_complete_buf(sc, bf, txq,
517 &bf_head,
518 ts, 0, 0);
519 break;
520 }
521
522 ath9k_hw_cleartxdesc(sc->sc_ah,
523 tbf->bf_desc);
524 list_add_tail(&tbf->list, &bf_head);
525 } else {
526 /*
527 * Clear descriptor status words for
528 * software retry
529 */
530 ath9k_hw_cleartxdesc(sc->sc_ah,
531 bf->bf_desc);
532 }
533 }
534
535 /*
536 * Put this buffer to the temporary pending
537 * queue to retain ordering
538 */
539 list_splice_tail_init(&bf_head, &bf_pending);
540 }
541
542 bf = bf_next;
543 }
544
545 /* prepend un-acked frames to the beginning of the pending frame queue */
546 if (!list_empty(&bf_pending)) {
547 if (an->sleeping)
548 ieee80211_sta_set_tim(sta);
549
550 spin_lock_bh(&txq->axq_lock);
551 if (clear_filter)
552 tid->ac->clear_ps_filter = true;
553 list_splice(&bf_pending, &tid->buf_q);
554 ath_tx_queue_tid(txq, tid);
555 spin_unlock_bh(&txq->axq_lock);
556 }
557
558 if (tid->state & AGGR_CLEANUP) {
559 ath_tx_flush_tid(sc, tid);
560
561 if (tid->baw_head == tid->baw_tail) {
562 tid->state &= ~AGGR_ADDBA_COMPLETE;
563 tid->state &= ~AGGR_CLEANUP;
564 }
565 }
566
567 rcu_read_unlock();
568
569 if (needreset)
570 ath_reset(sc, false);
571}
572
573static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
574 struct ath_atx_tid *tid)
575{
576 struct sk_buff *skb;
577 struct ieee80211_tx_info *tx_info;
578 struct ieee80211_tx_rate *rates;
579 u32 max_4ms_framelen, frmlen;
580 u16 aggr_limit, legacy = 0;
581 int i;
582
583 skb = bf->bf_mpdu;
584 tx_info = IEEE80211_SKB_CB(skb);
585 rates = tx_info->control.rates;
586
587 /*
588 * Find the lowest frame length among the rate series that will have a
589 * 4ms transmit duration.
590 * TODO - TXOP limit needs to be considered.
591 */
592 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
593
594 for (i = 0; i < 4; i++) {
595 if (rates[i].count) {
596 int modeidx;
597 if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
598 legacy = 1;
599 break;
600 }
601
602 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
603 modeidx = MCS_HT40;
604 else
605 modeidx = MCS_HT20;
606
607 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
608 modeidx++;
609
610 frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
611 max_4ms_framelen = min(max_4ms_framelen, frmlen);
612 }
613 }
614
615 /*
616 * limit aggregate size by the minimum rate if rate selected is
617 * not a probe rate, if rate selected is a probe rate then
618 * avoid aggregation of this packet.
619 */
620 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
621 return 0;
622
623 if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
624 aggr_limit = min((max_4ms_framelen * 3) / 8,
625 (u32)ATH_AMPDU_LIMIT_MAX);
626 else
627 aggr_limit = min(max_4ms_framelen,
628 (u32)ATH_AMPDU_LIMIT_MAX);
629
630 /*
631 * h/w can accept aggregates up to 16 bit lengths (65535).
632 * The IE, however can hold up to 65536, which shows up here
633 * as zero. Ignore 65536 since we are constrained by hw.
634 */
635 if (tid->an->maxampdu)
636 aggr_limit = min(aggr_limit, tid->an->maxampdu);
637
638 return aggr_limit;
639}
640
641/*
642 * Returns the number of delimiters to be added to
643 * meet the minimum required mpdudensity.
644 */
645static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
646 struct ath_buf *bf, u16 frmlen)
647{
648 struct sk_buff *skb = bf->bf_mpdu;
649 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
650 u32 nsymbits, nsymbols;
651 u16 minlen;
652 u8 flags, rix;
653 int width, streams, half_gi, ndelim, mindelim;
654 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
655
656 /* Select standard number of delimiters based on frame length alone */
657 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
658
659 /*
660 * If encryption enabled, hardware requires some more padding between
661 * subframes.
662 * TODO - this could be improved to be dependent on the rate.
663 * The hardware can keep up at lower rates, but not higher rates
664 */
665 if ((fi->keyix != ATH9K_TXKEYIX_INVALID) &&
666 !(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA))
667 ndelim += ATH_AGGR_ENCRYPTDELIM;
668
669 /*
670 * Convert desired mpdu density from microeconds to bytes based
671 * on highest rate in rate series (i.e. first rate) to determine
672 * required minimum length for subframe. Take into account
673 * whether high rate is 20 or 40Mhz and half or full GI.
674 *
675 * If there is no mpdu density restriction, no further calculation
676 * is needed.
677 */
678
679 if (tid->an->mpdudensity == 0)
680 return ndelim;
681
682 rix = tx_info->control.rates[0].idx;
683 flags = tx_info->control.rates[0].flags;
684 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
685 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
686
687 if (half_gi)
688 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
689 else
690 nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
691
692 if (nsymbols == 0)
693 nsymbols = 1;
694
695 streams = HT_RC_2_STREAMS(rix);
696 nsymbits = bits_per_symbol[rix % 8][width] * streams;
697 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
698
699 if (frmlen < minlen) {
700 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
701 ndelim = max(mindelim, ndelim);
702 }
703
704 return ndelim;
705}
706
707static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
708 struct ath_txq *txq,
709 struct ath_atx_tid *tid,
710 struct list_head *bf_q,
711 int *aggr_len)
712{
713#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
714 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
715 int rl = 0, nframes = 0, ndelim, prev_al = 0;
716 u16 aggr_limit = 0, al = 0, bpad = 0,
717 al_delta, h_baw = tid->baw_size / 2;
718 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
719 struct ieee80211_tx_info *tx_info;
720 struct ath_frame_info *fi;
721
722 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
723
724 do {
725 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
726 fi = get_frame_info(bf->bf_mpdu);
727
728 /* do not step over block-ack window */
729 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno)) {
730 status = ATH_AGGR_BAW_CLOSED;
731 break;
732 }
733
734 if (!rl) {
735 aggr_limit = ath_lookup_rate(sc, bf, tid);
736 rl = 1;
737 }
738
739 /* do not exceed aggregation limit */
740 al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
741
742 if (nframes &&
743 (aggr_limit < (al + bpad + al_delta + prev_al))) {
744 status = ATH_AGGR_LIMITED;
745 break;
746 }
747
748 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
749 if (nframes && ((tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) ||
750 !(tx_info->control.rates[0].flags & IEEE80211_TX_RC_MCS)))
751 break;
752
753 /* do not exceed subframe limit */
754 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
755 status = ATH_AGGR_LIMITED;
756 break;
757 }
758 nframes++;
759
760 /* add padding for previous frame to aggregation length */
761 al += bpad + al_delta;
762
763 /*
764 * Get the delimiters needed to meet the MPDU
765 * density for this node.
766 */
767 ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen);
768 bpad = PADBYTES(al_delta) + (ndelim << 2);
769
770 bf->bf_next = NULL;
771 ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, 0);
772
773 /* link buffers of this frame to the aggregate */
774 if (!fi->retries)
775 ath_tx_addto_baw(sc, tid, fi->seqno);
776 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
777 list_move_tail(&bf->list, bf_q);
778 if (bf_prev) {
779 bf_prev->bf_next = bf;
780 ath9k_hw_set_desc_link(sc->sc_ah, bf_prev->bf_desc,
781 bf->bf_daddr);
782 }
783 bf_prev = bf;
784
785 } while (!list_empty(&tid->buf_q));
786
787 *aggr_len = al;
788
789 return status;
790#undef PADBYTES
791}
792
793static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
794 struct ath_atx_tid *tid)
795{
796 struct ath_buf *bf;
797 enum ATH_AGGR_STATUS status;
798 struct ath_frame_info *fi;
799 struct list_head bf_q;
800 int aggr_len;
801
802 do {
803 if (list_empty(&tid->buf_q))
804 return;
805
806 INIT_LIST_HEAD(&bf_q);
807
808 status = ath_tx_form_aggr(sc, txq, tid, &bf_q, &aggr_len);
809
810 /*
811 * no frames picked up to be aggregated;
812 * block-ack window is not open.
813 */
814 if (list_empty(&bf_q))
815 break;
816
817 bf = list_first_entry(&bf_q, struct ath_buf, list);
818 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
819
820 if (tid->ac->clear_ps_filter) {
821 tid->ac->clear_ps_filter = false;
822 ath9k_hw_set_clrdmask(sc->sc_ah, bf->bf_desc, true);
823 }
824
825 /* if only one frame, send as non-aggregate */
826 if (bf == bf->bf_lastbf) {
827 fi = get_frame_info(bf->bf_mpdu);
828
829 bf->bf_state.bf_type &= ~BUF_AGGR;
830 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
831 ath_buf_set_rate(sc, bf, fi->framelen);
832 ath_tx_txqaddbuf(sc, txq, &bf_q, false);
833 continue;
834 }
835
836 /* setup first desc of aggregate */
837 bf->bf_state.bf_type |= BUF_AGGR;
838 ath_buf_set_rate(sc, bf, aggr_len);
839 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, aggr_len);
840
841 /* anchor last desc of aggregate */
842 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
843
844 ath_tx_txqaddbuf(sc, txq, &bf_q, false);
845 TX_STAT_INC(txq->axq_qnum, a_aggr);
846
847 } while (txq->axq_ampdu_depth < ATH_AGGR_MIN_QDEPTH &&
848 status != ATH_AGGR_BAW_CLOSED);
849}
850
851int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
852 u16 tid, u16 *ssn)
853{
854 struct ath_atx_tid *txtid;
855 struct ath_node *an;
856
857 an = (struct ath_node *)sta->drv_priv;
858 txtid = ATH_AN_2_TID(an, tid);
859
860 if (txtid->state & (AGGR_CLEANUP | AGGR_ADDBA_COMPLETE))
861 return -EAGAIN;
862
863 txtid->state |= AGGR_ADDBA_PROGRESS;
864 txtid->paused = true;
865 *ssn = txtid->seq_start = txtid->seq_next;
866
867 memset(txtid->tx_buf, 0, sizeof(txtid->tx_buf));
868 txtid->baw_head = txtid->baw_tail = 0;
869
870 return 0;
871}
872
873void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
874{
875 struct ath_node *an = (struct ath_node *)sta->drv_priv;
876 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
877 struct ath_txq *txq = txtid->ac->txq;
878
879 if (txtid->state & AGGR_CLEANUP)
880 return;
881
882 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
883 txtid->state &= ~AGGR_ADDBA_PROGRESS;
884 return;
885 }
886
887 spin_lock_bh(&txq->axq_lock);
888 txtid->paused = true;
889
890 /*
891 * If frames are still being transmitted for this TID, they will be
892 * cleaned up during tx completion. To prevent race conditions, this
893 * TID can only be reused after all in-progress subframes have been
894 * completed.
895 */
896 if (txtid->baw_head != txtid->baw_tail)
897 txtid->state |= AGGR_CLEANUP;
898 else
899 txtid->state &= ~AGGR_ADDBA_COMPLETE;
900 spin_unlock_bh(&txq->axq_lock);
901
902 ath_tx_flush_tid(sc, txtid);
903}
904
905bool ath_tx_aggr_sleep(struct ath_softc *sc, struct ath_node *an)
906{
907 struct ath_atx_tid *tid;
908 struct ath_atx_ac *ac;
909 struct ath_txq *txq;
910 bool buffered = false;
911 int tidno;
912
913 for (tidno = 0, tid = &an->tid[tidno];
914 tidno < WME_NUM_TID; tidno++, tid++) {
915
916 if (!tid->sched)
917 continue;
918
919 ac = tid->ac;
920 txq = ac->txq;
921
922 spin_lock_bh(&txq->axq_lock);
923
924 if (!list_empty(&tid->buf_q))
925 buffered = true;
926
927 tid->sched = false;
928 list_del(&tid->list);
929
930 if (ac->sched) {
931 ac->sched = false;
932 list_del(&ac->list);
933 }
934
935 spin_unlock_bh(&txq->axq_lock);
936 }
937
938 return buffered;
939}
940
941void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an)
942{
943 struct ath_atx_tid *tid;
944 struct ath_atx_ac *ac;
945 struct ath_txq *txq;
946 int tidno;
947
948 for (tidno = 0, tid = &an->tid[tidno];
949 tidno < WME_NUM_TID; tidno++, tid++) {
950
951 ac = tid->ac;
952 txq = ac->txq;
953
954 spin_lock_bh(&txq->axq_lock);
955 ac->clear_ps_filter = true;
956
957 if (!list_empty(&tid->buf_q) && !tid->paused) {
958 ath_tx_queue_tid(txq, tid);
959 ath_txq_schedule(sc, txq);
960 }
961
962 spin_unlock_bh(&txq->axq_lock);
963 }
964}
965
966void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
967{
968 struct ath_atx_tid *txtid;
969 struct ath_node *an;
970
971 an = (struct ath_node *)sta->drv_priv;
972
973 if (sc->sc_flags & SC_OP_TXAGGR) {
974 txtid = ATH_AN_2_TID(an, tid);
975 txtid->baw_size =
976 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
977 txtid->state |= AGGR_ADDBA_COMPLETE;
978 txtid->state &= ~AGGR_ADDBA_PROGRESS;
979 ath_tx_resume_tid(sc, txtid);
980 }
981}
982
983/********************/
984/* Queue Management */
985/********************/
986
987static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
988 struct ath_txq *txq)
989{
990 struct ath_atx_ac *ac, *ac_tmp;
991 struct ath_atx_tid *tid, *tid_tmp;
992
993 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
994 list_del(&ac->list);
995 ac->sched = false;
996 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
997 list_del(&tid->list);
998 tid->sched = false;
999 ath_tid_drain(sc, txq, tid);
1000 }
1001 }
1002}
1003
1004struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
1005{
1006 struct ath_hw *ah = sc->sc_ah;
1007 struct ath_common *common = ath9k_hw_common(ah);
1008 struct ath9k_tx_queue_info qi;
1009 static const int subtype_txq_to_hwq[] = {
1010 [WME_AC_BE] = ATH_TXQ_AC_BE,
1011 [WME_AC_BK] = ATH_TXQ_AC_BK,
1012 [WME_AC_VI] = ATH_TXQ_AC_VI,
1013 [WME_AC_VO] = ATH_TXQ_AC_VO,
1014 };
1015 int axq_qnum, i;
1016
1017 memset(&qi, 0, sizeof(qi));
1018 qi.tqi_subtype = subtype_txq_to_hwq[subtype];
1019 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
1020 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
1021 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
1022 qi.tqi_physCompBuf = 0;
1023
1024 /*
1025 * Enable interrupts only for EOL and DESC conditions.
1026 * We mark tx descriptors to receive a DESC interrupt
1027 * when a tx queue gets deep; otherwise waiting for the
1028 * EOL to reap descriptors. Note that this is done to
1029 * reduce interrupt load and this only defers reaping
1030 * descriptors, never transmitting frames. Aside from
1031 * reducing interrupts this also permits more concurrency.
1032 * The only potential downside is if the tx queue backs
1033 * up in which case the top half of the kernel may backup
1034 * due to a lack of tx descriptors.
1035 *
1036 * The UAPSD queue is an exception, since we take a desc-
1037 * based intr on the EOSP frames.
1038 */
1039 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1040 qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
1041 TXQ_FLAG_TXERRINT_ENABLE;
1042 } else {
1043 if (qtype == ATH9K_TX_QUEUE_UAPSD)
1044 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
1045 else
1046 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
1047 TXQ_FLAG_TXDESCINT_ENABLE;
1048 }
1049 axq_qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
1050 if (axq_qnum == -1) {
1051 /*
1052 * NB: don't print a message, this happens
1053 * normally on parts with too few tx queues
1054 */
1055 return NULL;
1056 }
1057 if (axq_qnum >= ARRAY_SIZE(sc->tx.txq)) {
1058 ath_err(common, "qnum %u out of range, max %zu!\n",
1059 axq_qnum, ARRAY_SIZE(sc->tx.txq));
1060 ath9k_hw_releasetxqueue(ah, axq_qnum);
1061 return NULL;
1062 }
1063 if (!ATH_TXQ_SETUP(sc, axq_qnum)) {
1064 struct ath_txq *txq = &sc->tx.txq[axq_qnum];
1065
1066 txq->axq_qnum = axq_qnum;
1067 txq->mac80211_qnum = -1;
1068 txq->axq_link = NULL;
1069 INIT_LIST_HEAD(&txq->axq_q);
1070 INIT_LIST_HEAD(&txq->axq_acq);
1071 spin_lock_init(&txq->axq_lock);
1072 txq->axq_depth = 0;
1073 txq->axq_ampdu_depth = 0;
1074 txq->axq_tx_inprogress = false;
1075 sc->tx.txqsetup |= 1<<axq_qnum;
1076
1077 txq->txq_headidx = txq->txq_tailidx = 0;
1078 for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
1079 INIT_LIST_HEAD(&txq->txq_fifo[i]);
1080 }
1081 return &sc->tx.txq[axq_qnum];
1082}
1083
1084int ath_txq_update(struct ath_softc *sc, int qnum,
1085 struct ath9k_tx_queue_info *qinfo)
1086{
1087 struct ath_hw *ah = sc->sc_ah;
1088 int error = 0;
1089 struct ath9k_tx_queue_info qi;
1090
1091 if (qnum == sc->beacon.beaconq) {
1092 /*
1093 * XXX: for beacon queue, we just save the parameter.
1094 * It will be picked up by ath_beaconq_config when
1095 * it's necessary.
1096 */
1097 sc->beacon.beacon_qi = *qinfo;
1098 return 0;
1099 }
1100
1101 BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
1102
1103 ath9k_hw_get_txq_props(ah, qnum, &qi);
1104 qi.tqi_aifs = qinfo->tqi_aifs;
1105 qi.tqi_cwmin = qinfo->tqi_cwmin;
1106 qi.tqi_cwmax = qinfo->tqi_cwmax;
1107 qi.tqi_burstTime = qinfo->tqi_burstTime;
1108 qi.tqi_readyTime = qinfo->tqi_readyTime;
1109
1110 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
1111 ath_err(ath9k_hw_common(sc->sc_ah),
1112 "Unable to update hardware queue %u!\n", qnum);
1113 error = -EIO;
1114 } else {
1115 ath9k_hw_resettxqueue(ah, qnum);
1116 }
1117
1118 return error;
1119}
1120
1121int ath_cabq_update(struct ath_softc *sc)
1122{
1123 struct ath9k_tx_queue_info qi;
1124 struct ath_beacon_config *cur_conf = &sc->cur_beacon_conf;
1125 int qnum = sc->beacon.cabq->axq_qnum;
1126
1127 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
1128 /*
1129 * Ensure the readytime % is within the bounds.
1130 */
1131 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
1132 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
1133 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
1134 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
1135
1136 qi.tqi_readyTime = (cur_conf->beacon_interval *
1137 sc->config.cabqReadytime) / 100;
1138 ath_txq_update(sc, qnum, &qi);
1139
1140 return 0;
1141}
1142
1143static bool bf_is_ampdu_not_probing(struct ath_buf *bf)
1144{
1145 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(bf->bf_mpdu);
1146 return bf_isampdu(bf) && !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
1147}
1148
1149static void ath_drain_txq_list(struct ath_softc *sc, struct ath_txq *txq,
1150 struct list_head *list, bool retry_tx)
1151 __releases(txq->axq_lock)
1152 __acquires(txq->axq_lock)
1153{
1154 struct ath_buf *bf, *lastbf;
1155 struct list_head bf_head;
1156 struct ath_tx_status ts;
1157
1158 memset(&ts, 0, sizeof(ts));
1159 INIT_LIST_HEAD(&bf_head);
1160
1161 while (!list_empty(list)) {
1162 bf = list_first_entry(list, struct ath_buf, list);
1163
1164 if (bf->bf_stale) {
1165 list_del(&bf->list);
1166
1167 ath_tx_return_buffer(sc, bf);
1168 continue;
1169 }
1170
1171 lastbf = bf->bf_lastbf;
1172 list_cut_position(&bf_head, list, &lastbf->list);
1173
1174 txq->axq_depth--;
1175 if (bf_is_ampdu_not_probing(bf))
1176 txq->axq_ampdu_depth--;
1177
1178 spin_unlock_bh(&txq->axq_lock);
1179 if (bf_isampdu(bf))
1180 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, 0,
1181 retry_tx);
1182 else
1183 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
1184 spin_lock_bh(&txq->axq_lock);
1185 }
1186}
1187
1188/*
1189 * Drain a given TX queue (could be Beacon or Data)
1190 *
1191 * This assumes output has been stopped and
1192 * we do not need to block ath_tx_tasklet.
1193 */
1194void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
1195{
1196 spin_lock_bh(&txq->axq_lock);
1197 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1198 int idx = txq->txq_tailidx;
1199
1200 while (!list_empty(&txq->txq_fifo[idx])) {
1201 ath_drain_txq_list(sc, txq, &txq->txq_fifo[idx],
1202 retry_tx);
1203
1204 INCR(idx, ATH_TXFIFO_DEPTH);
1205 }
1206 txq->txq_tailidx = idx;
1207 }
1208
1209 txq->axq_link = NULL;
1210 txq->axq_tx_inprogress = false;
1211 ath_drain_txq_list(sc, txq, &txq->axq_q, retry_tx);
1212
1213 /* flush any pending frames if aggregation is enabled */
1214 if ((sc->sc_flags & SC_OP_TXAGGR) && !retry_tx)
1215 ath_txq_drain_pending_buffers(sc, txq);
1216
1217 spin_unlock_bh(&txq->axq_lock);
1218}
1219
1220bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1221{
1222 struct ath_hw *ah = sc->sc_ah;
1223 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1224 struct ath_txq *txq;
1225 int i, npend = 0;
1226
1227 if (sc->sc_flags & SC_OP_INVALID)
1228 return true;
1229
1230 ath9k_hw_abort_tx_dma(ah);
1231
1232 /* Check if any queue remains active */
1233 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1234 if (!ATH_TXQ_SETUP(sc, i))
1235 continue;
1236
1237 npend += ath9k_hw_numtxpending(ah, sc->tx.txq[i].axq_qnum);
1238 }
1239
1240 if (npend)
1241 ath_err(common, "Failed to stop TX DMA!\n");
1242
1243 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1244 if (!ATH_TXQ_SETUP(sc, i))
1245 continue;
1246
1247 /*
1248 * The caller will resume queues with ieee80211_wake_queues.
1249 * Mark the queue as not stopped to prevent ath_tx_complete
1250 * from waking the queue too early.
1251 */
1252 txq = &sc->tx.txq[i];
1253 txq->stopped = false;
1254 ath_draintxq(sc, txq, retry_tx);
1255 }
1256
1257 return !npend;
1258}
1259
1260void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1261{
1262 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1263 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1264}
1265
1266/* For each axq_acq entry, for each tid, try to schedule packets
1267 * for transmit until ampdu_depth has reached min Q depth.
1268 */
1269void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1270{
1271 struct ath_atx_ac *ac, *ac_tmp, *last_ac;
1272 struct ath_atx_tid *tid, *last_tid;
1273
1274 if (list_empty(&txq->axq_acq) ||
1275 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
1276 return;
1277
1278 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1279 last_ac = list_entry(txq->axq_acq.prev, struct ath_atx_ac, list);
1280
1281 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
1282 last_tid = list_entry(ac->tid_q.prev, struct ath_atx_tid, list);
1283 list_del(&ac->list);
1284 ac->sched = false;
1285
1286 while (!list_empty(&ac->tid_q)) {
1287 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid,
1288 list);
1289 list_del(&tid->list);
1290 tid->sched = false;
1291
1292 if (tid->paused)
1293 continue;
1294
1295 ath_tx_sched_aggr(sc, txq, tid);
1296
1297 /*
1298 * add tid to round-robin queue if more frames
1299 * are pending for the tid
1300 */
1301 if (!list_empty(&tid->buf_q))
1302 ath_tx_queue_tid(txq, tid);
1303
1304 if (tid == last_tid ||
1305 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
1306 break;
1307 }
1308
1309 if (!list_empty(&ac->tid_q)) {
1310 if (!ac->sched) {
1311 ac->sched = true;
1312 list_add_tail(&ac->list, &txq->axq_acq);
1313 }
1314 }
1315
1316 if (ac == last_ac ||
1317 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
1318 return;
1319 }
1320}
1321
1322/***********/
1323/* TX, DMA */
1324/***********/
1325
1326/*
1327 * Insert a chain of ath_buf (descriptors) on a txq and
1328 * assume the descriptors are already chained together by caller.
1329 */
1330static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1331 struct list_head *head, bool internal)
1332{
1333 struct ath_hw *ah = sc->sc_ah;
1334 struct ath_common *common = ath9k_hw_common(ah);
1335 struct ath_buf *bf, *bf_last;
1336 bool puttxbuf = false;
1337 bool edma;
1338
1339 /*
1340 * Insert the frame on the outbound list and
1341 * pass it on to the hardware.
1342 */
1343
1344 if (list_empty(head))
1345 return;
1346
1347 edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1348 bf = list_first_entry(head, struct ath_buf, list);
1349 bf_last = list_entry(head->prev, struct ath_buf, list);
1350
1351 ath_dbg(common, ATH_DBG_QUEUE,
1352 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
1353
1354 if (edma && list_empty(&txq->txq_fifo[txq->txq_headidx])) {
1355 list_splice_tail_init(head, &txq->txq_fifo[txq->txq_headidx]);
1356 INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
1357 puttxbuf = true;
1358 } else {
1359 list_splice_tail_init(head, &txq->axq_q);
1360
1361 if (txq->axq_link) {
1362 ath9k_hw_set_desc_link(ah, txq->axq_link, bf->bf_daddr);
1363 ath_dbg(common, ATH_DBG_XMIT,
1364 "link[%u] (%p)=%llx (%p)\n",
1365 txq->axq_qnum, txq->axq_link,
1366 ito64(bf->bf_daddr), bf->bf_desc);
1367 } else if (!edma)
1368 puttxbuf = true;
1369
1370 txq->axq_link = bf_last->bf_desc;
1371 }
1372
1373 if (puttxbuf) {
1374 TX_STAT_INC(txq->axq_qnum, puttxbuf);
1375 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1376 ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
1377 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
1378 }
1379
1380 if (!edma) {
1381 TX_STAT_INC(txq->axq_qnum, txstart);
1382 ath9k_hw_txstart(ah, txq->axq_qnum);
1383 }
1384
1385 if (!internal) {
1386 txq->axq_depth++;
1387 if (bf_is_ampdu_not_probing(bf))
1388 txq->axq_ampdu_depth++;
1389 }
1390}
1391
1392static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1393 struct ath_buf *bf, struct ath_tx_control *txctl)
1394{
1395 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
1396 struct list_head bf_head;
1397
1398 bf->bf_state.bf_type |= BUF_AMPDU;
1399
1400 /*
1401 * Do not queue to h/w when any of the following conditions is true:
1402 * - there are pending frames in software queue
1403 * - the TID is currently paused for ADDBA/BAR request
1404 * - seqno is not within block-ack window
1405 * - h/w queue depth exceeds low water mark
1406 */
1407 if (!list_empty(&tid->buf_q) || tid->paused ||
1408 !BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno) ||
1409 txctl->txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH) {
1410 /*
1411 * Add this frame to software queue for scheduling later
1412 * for aggregation.
1413 */
1414 TX_STAT_INC(txctl->txq->axq_qnum, a_queued_sw);
1415 list_add_tail(&bf->list, &tid->buf_q);
1416 ath_tx_queue_tid(txctl->txq, tid);
1417 return;
1418 }
1419
1420 INIT_LIST_HEAD(&bf_head);
1421 list_add(&bf->list, &bf_head);
1422
1423 /* Add sub-frame to BAW */
1424 if (!fi->retries)
1425 ath_tx_addto_baw(sc, tid, fi->seqno);
1426
1427 /* Queue to h/w without aggregation */
1428 TX_STAT_INC(txctl->txq->axq_qnum, a_queued_hw);
1429 bf->bf_lastbf = bf;
1430 ath_buf_set_rate(sc, bf, fi->framelen);
1431 ath_tx_txqaddbuf(sc, txctl->txq, &bf_head, false);
1432}
1433
1434static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1435 struct ath_atx_tid *tid,
1436 struct list_head *bf_head)
1437{
1438 struct ath_frame_info *fi;
1439 struct ath_buf *bf;
1440
1441 bf = list_first_entry(bf_head, struct ath_buf, list);
1442 bf->bf_state.bf_type &= ~BUF_AMPDU;
1443
1444 /* update starting sequence number for subsequent ADDBA request */
1445 if (tid)
1446 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1447
1448 bf->bf_lastbf = bf;
1449 fi = get_frame_info(bf->bf_mpdu);
1450 ath_buf_set_rate(sc, bf, fi->framelen);
1451 ath_tx_txqaddbuf(sc, txq, bf_head, false);
1452 TX_STAT_INC(txq->axq_qnum, queued);
1453}
1454
1455static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
1456{
1457 struct ieee80211_hdr *hdr;
1458 enum ath9k_pkt_type htype;
1459 __le16 fc;
1460
1461 hdr = (struct ieee80211_hdr *)skb->data;
1462 fc = hdr->frame_control;
1463
1464 if (ieee80211_is_beacon(fc))
1465 htype = ATH9K_PKT_TYPE_BEACON;
1466 else if (ieee80211_is_probe_resp(fc))
1467 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1468 else if (ieee80211_is_atim(fc))
1469 htype = ATH9K_PKT_TYPE_ATIM;
1470 else if (ieee80211_is_pspoll(fc))
1471 htype = ATH9K_PKT_TYPE_PSPOLL;
1472 else
1473 htype = ATH9K_PKT_TYPE_NORMAL;
1474
1475 return htype;
1476}
1477
1478static void setup_frame_info(struct ieee80211_hw *hw, struct sk_buff *skb,
1479 int framelen)
1480{
1481 struct ath_softc *sc = hw->priv;
1482 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1483 struct ieee80211_sta *sta = tx_info->control.sta;
1484 struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
1485 struct ieee80211_hdr *hdr;
1486 struct ath_frame_info *fi = get_frame_info(skb);
1487 struct ath_node *an = NULL;
1488 struct ath_atx_tid *tid;
1489 enum ath9k_key_type keytype;
1490 u16 seqno = 0;
1491 u8 tidno;
1492
1493 keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
1494
1495 if (sta)
1496 an = (struct ath_node *) sta->drv_priv;
1497
1498 hdr = (struct ieee80211_hdr *)skb->data;
1499 if (an && ieee80211_is_data_qos(hdr->frame_control) &&
1500 conf_is_ht(&hw->conf) && (sc->sc_flags & SC_OP_TXAGGR)) {
1501
1502 tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
1503
1504 /*
1505 * Override seqno set by upper layer with the one
1506 * in tx aggregation state.
1507 */
1508 tid = ATH_AN_2_TID(an, tidno);
1509 seqno = tid->seq_next;
1510 hdr->seq_ctrl = cpu_to_le16(seqno << IEEE80211_SEQ_SEQ_SHIFT);
1511 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
1512 }
1513
1514 memset(fi, 0, sizeof(*fi));
1515 if (hw_key)
1516 fi->keyix = hw_key->hw_key_idx;
1517 else if (an && ieee80211_is_data(hdr->frame_control) && an->ps_key > 0)
1518 fi->keyix = an->ps_key;
1519 else
1520 fi->keyix = ATH9K_TXKEYIX_INVALID;
1521 fi->keytype = keytype;
1522 fi->framelen = framelen;
1523 fi->seqno = seqno;
1524}
1525
1526static int setup_tx_flags(struct sk_buff *skb)
1527{
1528 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1529 int flags = 0;
1530
1531 flags |= ATH9K_TXDESC_INTREQ;
1532
1533 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1534 flags |= ATH9K_TXDESC_NOACK;
1535
1536 if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
1537 flags |= ATH9K_TXDESC_LDPC;
1538
1539 return flags;
1540}
1541
1542/*
1543 * rix - rate index
1544 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1545 * width - 0 for 20 MHz, 1 for 40 MHz
1546 * half_gi - to use 4us v/s 3.6 us for symbol time
1547 */
1548static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
1549 int width, int half_gi, bool shortPreamble)
1550{
1551 u32 nbits, nsymbits, duration, nsymbols;
1552 int streams;
1553
1554 /* find number of symbols: PLCP + data */
1555 streams = HT_RC_2_STREAMS(rix);
1556 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
1557 nsymbits = bits_per_symbol[rix % 8][width] * streams;
1558 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1559
1560 if (!half_gi)
1561 duration = SYMBOL_TIME(nsymbols);
1562 else
1563 duration = SYMBOL_TIME_HALFGI(nsymbols);
1564
1565 /* addup duration for legacy/ht training and signal fields */
1566 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
1567
1568 return duration;
1569}
1570
1571u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
1572{
1573 struct ath_hw *ah = sc->sc_ah;
1574 struct ath9k_channel *curchan = ah->curchan;
1575 if ((sc->sc_flags & SC_OP_ENABLE_APM) &&
1576 (curchan->channelFlags & CHANNEL_5GHZ) &&
1577 (chainmask == 0x7) && (rate < 0x90))
1578 return 0x3;
1579 else
1580 return chainmask;
1581}
1582
1583static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len)
1584{
1585 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1586 struct ath9k_11n_rate_series series[4];
1587 struct sk_buff *skb;
1588 struct ieee80211_tx_info *tx_info;
1589 struct ieee80211_tx_rate *rates;
1590 const struct ieee80211_rate *rate;
1591 struct ieee80211_hdr *hdr;
1592 int i, flags = 0;
1593 u8 rix = 0, ctsrate = 0;
1594 bool is_pspoll;
1595
1596 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
1597
1598 skb = bf->bf_mpdu;
1599 tx_info = IEEE80211_SKB_CB(skb);
1600 rates = tx_info->control.rates;
1601 hdr = (struct ieee80211_hdr *)skb->data;
1602 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
1603
1604 /*
1605 * We check if Short Preamble is needed for the CTS rate by
1606 * checking the BSS's global flag.
1607 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1608 */
1609 rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
1610 ctsrate = rate->hw_value;
1611 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
1612 ctsrate |= rate->hw_value_short;
1613
1614 for (i = 0; i < 4; i++) {
1615 bool is_40, is_sgi, is_sp;
1616 int phy;
1617
1618 if (!rates[i].count || (rates[i].idx < 0))
1619 continue;
1620
1621 rix = rates[i].idx;
1622 series[i].Tries = rates[i].count;
1623
1624 if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1625 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1626 flags |= ATH9K_TXDESC_RTSENA;
1627 } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1628 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1629 flags |= ATH9K_TXDESC_CTSENA;
1630 }
1631
1632 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1633 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1634 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1635 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
1636
1637 is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
1638 is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
1639 is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
1640
1641 if (rates[i].flags & IEEE80211_TX_RC_MCS) {
1642 /* MCS rates */
1643 series[i].Rate = rix | 0x80;
1644 series[i].ChSel = ath_txchainmask_reduction(sc,
1645 common->tx_chainmask, series[i].Rate);
1646 series[i].PktDuration = ath_pkt_duration(sc, rix, len,
1647 is_40, is_sgi, is_sp);
1648 if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
1649 series[i].RateFlags |= ATH9K_RATESERIES_STBC;
1650 continue;
1651 }
1652
1653 /* legacy rates */
1654 if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
1655 !(rate->flags & IEEE80211_RATE_ERP_G))
1656 phy = WLAN_RC_PHY_CCK;
1657 else
1658 phy = WLAN_RC_PHY_OFDM;
1659
1660 rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
1661 series[i].Rate = rate->hw_value;
1662 if (rate->hw_value_short) {
1663 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1664 series[i].Rate |= rate->hw_value_short;
1665 } else {
1666 is_sp = false;
1667 }
1668
1669 if (bf->bf_state.bfs_paprd)
1670 series[i].ChSel = common->tx_chainmask;
1671 else
1672 series[i].ChSel = ath_txchainmask_reduction(sc,
1673 common->tx_chainmask, series[i].Rate);
1674
1675 series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
1676 phy, rate->bitrate * 100, len, rix, is_sp);
1677 }
1678
1679 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
1680 if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
1681 flags &= ~ATH9K_TXDESC_RTSENA;
1682
1683 /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
1684 if (flags & ATH9K_TXDESC_RTSENA)
1685 flags &= ~ATH9K_TXDESC_CTSENA;
1686
1687 /* set dur_update_en for l-sig computation except for PS-Poll frames */
1688 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1689 bf->bf_lastbf->bf_desc,
1690 !is_pspoll, ctsrate,
1691 0, series, 4, flags);
1692
1693}
1694
1695static struct ath_buf *ath_tx_setup_buffer(struct ieee80211_hw *hw,
1696 struct ath_txq *txq,
1697 struct sk_buff *skb)
1698{
1699 struct ath_softc *sc = hw->priv;
1700 struct ath_hw *ah = sc->sc_ah;
1701 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1702 struct ath_frame_info *fi = get_frame_info(skb);
1703 struct ath_buf *bf;
1704 struct ath_desc *ds;
1705 int frm_type;
1706
1707 bf = ath_tx_get_buffer(sc);
1708 if (!bf) {
1709 ath_dbg(common, ATH_DBG_XMIT, "TX buffers are full\n");
1710 return NULL;
1711 }
1712
1713 ATH_TXBUF_RESET(bf);
1714
1715 bf->bf_flags = setup_tx_flags(skb);
1716 bf->bf_mpdu = skb;
1717
1718 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
1719 skb->len, DMA_TO_DEVICE);
1720 if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
1721 bf->bf_mpdu = NULL;
1722 bf->bf_buf_addr = 0;
1723 ath_err(ath9k_hw_common(sc->sc_ah),
1724 "dma_mapping_error() on TX\n");
1725 ath_tx_return_buffer(sc, bf);
1726 return NULL;
1727 }
1728
1729 frm_type = get_hw_packet_type(skb);
1730
1731 ds = bf->bf_desc;
1732 ath9k_hw_set_desc_link(ah, ds, 0);
1733
1734 ath9k_hw_set11n_txdesc(ah, ds, fi->framelen, frm_type, MAX_RATE_POWER,
1735 fi->keyix, fi->keytype, bf->bf_flags);
1736
1737 ath9k_hw_filltxdesc(ah, ds,
1738 skb->len, /* segment length */
1739 true, /* first segment */
1740 true, /* last segment */
1741 ds, /* first descriptor */
1742 bf->bf_buf_addr,
1743 txq->axq_qnum);
1744
1745
1746 return bf;
1747}
1748
1749/* FIXME: tx power */
1750static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1751 struct ath_tx_control *txctl)
1752{
1753 struct sk_buff *skb = bf->bf_mpdu;
1754 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1755 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1756 struct list_head bf_head;
1757 struct ath_atx_tid *tid = NULL;
1758 u8 tidno;
1759
1760 spin_lock_bh(&txctl->txq->axq_lock);
1761 if ((sc->sc_flags & SC_OP_TXAGGR) && txctl->an &&
1762 ieee80211_is_data_qos(hdr->frame_control)) {
1763 tidno = ieee80211_get_qos_ctl(hdr)[0] &
1764 IEEE80211_QOS_CTL_TID_MASK;
1765 tid = ATH_AN_2_TID(txctl->an, tidno);
1766
1767 WARN_ON(tid->ac->txq != txctl->txq);
1768 }
1769
1770 if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && tid) {
1771 /*
1772 * Try aggregation if it's a unicast data frame
1773 * and the destination is HT capable.
1774 */
1775 ath_tx_send_ampdu(sc, tid, bf, txctl);
1776 } else {
1777 INIT_LIST_HEAD(&bf_head);
1778 list_add_tail(&bf->list, &bf_head);
1779
1780 bf->bf_state.bfs_ftype = txctl->frame_type;
1781 bf->bf_state.bfs_paprd = txctl->paprd;
1782
1783 if (bf->bf_state.bfs_paprd)
1784 ar9003_hw_set_paprd_txdesc(sc->sc_ah, bf->bf_desc,
1785 bf->bf_state.bfs_paprd);
1786
1787 if (txctl->paprd)
1788 bf->bf_state.bfs_paprd_timestamp = jiffies;
1789
1790 if (tx_info->flags & IEEE80211_TX_CTL_CLEAR_PS_FILT)
1791 ath9k_hw_set_clrdmask(sc->sc_ah, bf->bf_desc, true);
1792
1793 ath_tx_send_normal(sc, txctl->txq, tid, &bf_head);
1794 }
1795
1796 spin_unlock_bh(&txctl->txq->axq_lock);
1797}
1798
1799/* Upon failure caller should free skb */
1800int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
1801 struct ath_tx_control *txctl)
1802{
1803 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1804 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1805 struct ieee80211_sta *sta = info->control.sta;
1806 struct ieee80211_vif *vif = info->control.vif;
1807 struct ath_softc *sc = hw->priv;
1808 struct ath_txq *txq = txctl->txq;
1809 struct ath_buf *bf;
1810 int padpos, padsize;
1811 int frmlen = skb->len + FCS_LEN;
1812 int q;
1813
1814 /* NOTE: sta can be NULL according to net/mac80211.h */
1815 if (sta)
1816 txctl->an = (struct ath_node *)sta->drv_priv;
1817
1818 if (info->control.hw_key)
1819 frmlen += info->control.hw_key->icv_len;
1820
1821 /*
1822 * As a temporary workaround, assign seq# here; this will likely need
1823 * to be cleaned up to work better with Beacon transmission and virtual
1824 * BSSes.
1825 */
1826 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1827 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1828 sc->tx.seq_no += 0x10;
1829 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1830 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
1831 }
1832
1833 /* Add the padding after the header if this is not already done */
1834 padpos = ath9k_cmn_padpos(hdr->frame_control);
1835 padsize = padpos & 3;
1836 if (padsize && skb->len > padpos) {
1837 if (skb_headroom(skb) < padsize)
1838 return -ENOMEM;
1839
1840 skb_push(skb, padsize);
1841 memmove(skb->data, skb->data + padsize, padpos);
1842 }
1843
1844 if ((vif && vif->type != NL80211_IFTYPE_AP &&
1845 vif->type != NL80211_IFTYPE_AP_VLAN) ||
1846 !ieee80211_is_data(hdr->frame_control))
1847 info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
1848
1849 setup_frame_info(hw, skb, frmlen);
1850
1851 /*
1852 * At this point, the vif, hw_key and sta pointers in the tx control
1853 * info are no longer valid (overwritten by the ath_frame_info data.
1854 */
1855
1856 bf = ath_tx_setup_buffer(hw, txctl->txq, skb);
1857 if (unlikely(!bf))
1858 return -ENOMEM;
1859
1860 q = skb_get_queue_mapping(skb);
1861 spin_lock_bh(&txq->axq_lock);
1862 if (txq == sc->tx.txq_map[q] &&
1863 ++txq->pending_frames > ATH_MAX_QDEPTH && !txq->stopped) {
1864 ieee80211_stop_queue(sc->hw, q);
1865 txq->stopped = 1;
1866 }
1867 spin_unlock_bh(&txq->axq_lock);
1868
1869 ath_tx_start_dma(sc, bf, txctl);
1870
1871 return 0;
1872}
1873
1874/*****************/
1875/* TX Completion */
1876/*****************/
1877
1878static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
1879 int tx_flags, int ftype, struct ath_txq *txq)
1880{
1881 struct ieee80211_hw *hw = sc->hw;
1882 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1883 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1884 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1885 int q, padpos, padsize;
1886
1887 ath_dbg(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
1888
1889 if (tx_flags & ATH_TX_BAR)
1890 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
1891
1892 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
1893 /* Frame was ACKed */
1894 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1895 }
1896
1897 padpos = ath9k_cmn_padpos(hdr->frame_control);
1898 padsize = padpos & 3;
1899 if (padsize && skb->len>padpos+padsize) {
1900 /*
1901 * Remove MAC header padding before giving the frame back to
1902 * mac80211.
1903 */
1904 memmove(skb->data + padsize, skb->data, padpos);
1905 skb_pull(skb, padsize);
1906 }
1907
1908 if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
1909 sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
1910 ath_dbg(common, ATH_DBG_PS,
1911 "Going back to sleep after having received TX status (0x%lx)\n",
1912 sc->ps_flags & (PS_WAIT_FOR_BEACON |
1913 PS_WAIT_FOR_CAB |
1914 PS_WAIT_FOR_PSPOLL_DATA |
1915 PS_WAIT_FOR_TX_ACK));
1916 }
1917
1918 q = skb_get_queue_mapping(skb);
1919 if (txq == sc->tx.txq_map[q]) {
1920 spin_lock_bh(&txq->axq_lock);
1921 if (WARN_ON(--txq->pending_frames < 0))
1922 txq->pending_frames = 0;
1923
1924 if (txq->stopped && txq->pending_frames < ATH_MAX_QDEPTH) {
1925 ieee80211_wake_queue(sc->hw, q);
1926 txq->stopped = 0;
1927 }
1928 spin_unlock_bh(&txq->axq_lock);
1929 }
1930
1931 ieee80211_tx_status(hw, skb);
1932}
1933
1934static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
1935 struct ath_txq *txq, struct list_head *bf_q,
1936 struct ath_tx_status *ts, int txok, int sendbar)
1937{
1938 struct sk_buff *skb = bf->bf_mpdu;
1939 unsigned long flags;
1940 int tx_flags = 0;
1941
1942 if (sendbar)
1943 tx_flags = ATH_TX_BAR;
1944
1945 if (!txok) {
1946 tx_flags |= ATH_TX_ERROR;
1947
1948 if (bf_isxretried(bf))
1949 tx_flags |= ATH_TX_XRETRY;
1950 }
1951
1952 dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
1953 bf->bf_buf_addr = 0;
1954
1955 if (bf->bf_state.bfs_paprd) {
1956 if (time_after(jiffies,
1957 bf->bf_state.bfs_paprd_timestamp +
1958 msecs_to_jiffies(ATH_PAPRD_TIMEOUT)))
1959 dev_kfree_skb_any(skb);
1960 else
1961 complete(&sc->paprd_complete);
1962 } else {
1963 ath_debug_stat_tx(sc, bf, ts, txq);
1964 ath_tx_complete(sc, skb, tx_flags,
1965 bf->bf_state.bfs_ftype, txq);
1966 }
1967 /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
1968 * accidentally reference it later.
1969 */
1970 bf->bf_mpdu = NULL;
1971
1972 /*
1973 * Return the list of ath_buf of this mpdu to free queue
1974 */
1975 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1976 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1977 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1978}
1979
1980static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
1981 struct ath_tx_status *ts, int nframes, int nbad,
1982 int txok, bool update_rc)
1983{
1984 struct sk_buff *skb = bf->bf_mpdu;
1985 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1986 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1987 struct ieee80211_hw *hw = sc->hw;
1988 struct ath_hw *ah = sc->sc_ah;
1989 u8 i, tx_rateindex;
1990
1991 if (txok)
1992 tx_info->status.ack_signal = ts->ts_rssi;
1993
1994 tx_rateindex = ts->ts_rateindex;
1995 WARN_ON(tx_rateindex >= hw->max_rates);
1996
1997 if (ts->ts_status & ATH9K_TXERR_FILT)
1998 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1999 if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && update_rc) {
2000 tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
2001
2002 BUG_ON(nbad > nframes);
2003
2004 tx_info->status.ampdu_len = nframes;
2005 tx_info->status.ampdu_ack_len = nframes - nbad;
2006 }
2007
2008 if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
2009 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
2010 /*
2011 * If an underrun error is seen assume it as an excessive
2012 * retry only if max frame trigger level has been reached
2013 * (2 KB for single stream, and 4 KB for dual stream).
2014 * Adjust the long retry as if the frame was tried
2015 * hw->max_rate_tries times to affect how rate control updates
2016 * PER for the failed rate.
2017 * In case of congestion on the bus penalizing this type of
2018 * underruns should help hardware actually transmit new frames
2019 * successfully by eventually preferring slower rates.
2020 * This itself should also alleviate congestion on the bus.
2021 */
2022 if (ieee80211_is_data(hdr->frame_control) &&
2023 (ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
2024 ATH9K_TX_DELIM_UNDERRUN)) &&
2025 ah->tx_trig_level >= sc->sc_ah->config.max_txtrig_level)
2026 tx_info->status.rates[tx_rateindex].count =
2027 hw->max_rate_tries;
2028 }
2029
2030 for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
2031 tx_info->status.rates[i].count = 0;
2032 tx_info->status.rates[i].idx = -1;
2033 }
2034
2035 tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
2036}
2037
2038static void ath_tx_process_buffer(struct ath_softc *sc, struct ath_txq *txq,
2039 struct ath_tx_status *ts, struct ath_buf *bf,
2040 struct list_head *bf_head)
2041 __releases(txq->axq_lock)
2042 __acquires(txq->axq_lock)
2043{
2044 int txok;
2045
2046 txq->axq_depth--;
2047 txok = !(ts->ts_status & ATH9K_TXERR_MASK);
2048 txq->axq_tx_inprogress = false;
2049 if (bf_is_ampdu_not_probing(bf))
2050 txq->axq_ampdu_depth--;
2051
2052 spin_unlock_bh(&txq->axq_lock);
2053
2054 if (!bf_isampdu(bf)) {
2055 /*
2056 * This frame is sent out as a single frame.
2057 * Use hardware retry status for this frame.
2058 */
2059 if (ts->ts_status & ATH9K_TXERR_XRETRY)
2060 bf->bf_state.bf_type |= BUF_XRETRY;
2061 ath_tx_rc_status(sc, bf, ts, 1, txok ? 0 : 1, txok, true);
2062 ath_tx_complete_buf(sc, bf, txq, bf_head, ts, txok, 0);
2063 } else
2064 ath_tx_complete_aggr(sc, txq, bf, bf_head, ts, txok, true);
2065
2066 spin_lock_bh(&txq->axq_lock);
2067
2068 if (sc->sc_flags & SC_OP_TXAGGR)
2069 ath_txq_schedule(sc, txq);
2070}
2071
2072static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
2073{
2074 struct ath_hw *ah = sc->sc_ah;
2075 struct ath_common *common = ath9k_hw_common(ah);
2076 struct ath_buf *bf, *lastbf, *bf_held = NULL;
2077 struct list_head bf_head;
2078 struct ath_desc *ds;
2079 struct ath_tx_status ts;
2080 int status;
2081
2082 ath_dbg(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
2083 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
2084 txq->axq_link);
2085
2086 spin_lock_bh(&txq->axq_lock);
2087 for (;;) {
2088 if (list_empty(&txq->axq_q)) {
2089 txq->axq_link = NULL;
2090 if (sc->sc_flags & SC_OP_TXAGGR)
2091 ath_txq_schedule(sc, txq);
2092 break;
2093 }
2094 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
2095
2096 /*
2097 * There is a race condition that a BH gets scheduled
2098 * after sw writes TxE and before hw re-load the last
2099 * descriptor to get the newly chained one.
2100 * Software must keep the last DONE descriptor as a
2101 * holding descriptor - software does so by marking
2102 * it with the STALE flag.
2103 */
2104 bf_held = NULL;
2105 if (bf->bf_stale) {
2106 bf_held = bf;
2107 if (list_is_last(&bf_held->list, &txq->axq_q))
2108 break;
2109
2110 bf = list_entry(bf_held->list.next, struct ath_buf,
2111 list);
2112 }
2113
2114 lastbf = bf->bf_lastbf;
2115 ds = lastbf->bf_desc;
2116
2117 memset(&ts, 0, sizeof(ts));
2118 status = ath9k_hw_txprocdesc(ah, ds, &ts);
2119 if (status == -EINPROGRESS)
2120 break;
2121
2122 TX_STAT_INC(txq->axq_qnum, txprocdesc);
2123
2124 /*
2125 * Remove ath_buf's of the same transmit unit from txq,
2126 * however leave the last descriptor back as the holding
2127 * descriptor for hw.
2128 */
2129 lastbf->bf_stale = true;
2130 INIT_LIST_HEAD(&bf_head);
2131 if (!list_is_singular(&lastbf->list))
2132 list_cut_position(&bf_head,
2133 &txq->axq_q, lastbf->list.prev);
2134
2135 if (bf_held) {
2136 list_del(&bf_held->list);
2137 ath_tx_return_buffer(sc, bf_held);
2138 }
2139
2140 ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
2141 }
2142 spin_unlock_bh(&txq->axq_lock);
2143}
2144
2145static void ath_tx_complete_poll_work(struct work_struct *work)
2146{
2147 struct ath_softc *sc = container_of(work, struct ath_softc,
2148 tx_complete_work.work);
2149 struct ath_txq *txq;
2150 int i;
2151 bool needreset = false;
2152#ifdef CONFIG_ATH9K_DEBUGFS
2153 sc->tx_complete_poll_work_seen++;
2154#endif
2155
2156 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
2157 if (ATH_TXQ_SETUP(sc, i)) {
2158 txq = &sc->tx.txq[i];
2159 spin_lock_bh(&txq->axq_lock);
2160 if (txq->axq_depth) {
2161 if (txq->axq_tx_inprogress) {
2162 needreset = true;
2163 spin_unlock_bh(&txq->axq_lock);
2164 break;
2165 } else {
2166 txq->axq_tx_inprogress = true;
2167 }
2168 }
2169 spin_unlock_bh(&txq->axq_lock);
2170 }
2171
2172 if (needreset) {
2173 ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
2174 "tx hung, resetting the chip\n");
2175 spin_lock_bh(&sc->sc_pcu_lock);
2176 ath_reset(sc, true);
2177 spin_unlock_bh(&sc->sc_pcu_lock);
2178 }
2179
2180 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
2181 msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
2182}
2183
2184
2185
2186void ath_tx_tasklet(struct ath_softc *sc)
2187{
2188 int i;
2189 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
2190
2191 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
2192
2193 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2194 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2195 ath_tx_processq(sc, &sc->tx.txq[i]);
2196 }
2197}
2198
2199void ath_tx_edma_tasklet(struct ath_softc *sc)
2200{
2201 struct ath_tx_status ts;
2202 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2203 struct ath_hw *ah = sc->sc_ah;
2204 struct ath_txq *txq;
2205 struct ath_buf *bf, *lastbf;
2206 struct list_head bf_head;
2207 int status;
2208
2209 for (;;) {
2210 status = ath9k_hw_txprocdesc(ah, NULL, (void *)&ts);
2211 if (status == -EINPROGRESS)
2212 break;
2213 if (status == -EIO) {
2214 ath_dbg(common, ATH_DBG_XMIT,
2215 "Error processing tx status\n");
2216 break;
2217 }
2218
2219 /* Skip beacon completions */
2220 if (ts.qid == sc->beacon.beaconq)
2221 continue;
2222
2223 txq = &sc->tx.txq[ts.qid];
2224
2225 spin_lock_bh(&txq->axq_lock);
2226
2227 if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
2228 spin_unlock_bh(&txq->axq_lock);
2229 return;
2230 }
2231
2232 bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
2233 struct ath_buf, list);
2234 lastbf = bf->bf_lastbf;
2235
2236 INIT_LIST_HEAD(&bf_head);
2237 list_cut_position(&bf_head, &txq->txq_fifo[txq->txq_tailidx],
2238 &lastbf->list);
2239
2240 if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
2241 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
2242
2243 if (!list_empty(&txq->axq_q)) {
2244 struct list_head bf_q;
2245
2246 INIT_LIST_HEAD(&bf_q);
2247 txq->axq_link = NULL;
2248 list_splice_tail_init(&txq->axq_q, &bf_q);
2249 ath_tx_txqaddbuf(sc, txq, &bf_q, true);
2250 }
2251 }
2252
2253 ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
2254 spin_unlock_bh(&txq->axq_lock);
2255 }
2256}
2257
2258/*****************/
2259/* Init, Cleanup */
2260/*****************/
2261
2262static int ath_txstatus_setup(struct ath_softc *sc, int size)
2263{
2264 struct ath_descdma *dd = &sc->txsdma;
2265 u8 txs_len = sc->sc_ah->caps.txs_len;
2266
2267 dd->dd_desc_len = size * txs_len;
2268 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
2269 &dd->dd_desc_paddr, GFP_KERNEL);
2270 if (!dd->dd_desc)
2271 return -ENOMEM;
2272
2273 return 0;
2274}
2275
2276static int ath_tx_edma_init(struct ath_softc *sc)
2277{
2278 int err;
2279
2280 err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
2281 if (!err)
2282 ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
2283 sc->txsdma.dd_desc_paddr,
2284 ATH_TXSTATUS_RING_SIZE);
2285
2286 return err;
2287}
2288
2289static void ath_tx_edma_cleanup(struct ath_softc *sc)
2290{
2291 struct ath_descdma *dd = &sc->txsdma;
2292
2293 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
2294 dd->dd_desc_paddr);
2295}
2296
2297int ath_tx_init(struct ath_softc *sc, int nbufs)
2298{
2299 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2300 int error = 0;
2301
2302 spin_lock_init(&sc->tx.txbuflock);
2303
2304 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
2305 "tx", nbufs, 1, 1);
2306 if (error != 0) {
2307 ath_err(common,
2308 "Failed to allocate tx descriptors: %d\n", error);
2309 goto err;
2310 }
2311
2312 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
2313 "beacon", ATH_BCBUF, 1, 1);
2314 if (error != 0) {
2315 ath_err(common,
2316 "Failed to allocate beacon descriptors: %d\n", error);
2317 goto err;
2318 }
2319
2320 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2321
2322 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
2323 error = ath_tx_edma_init(sc);
2324 if (error)
2325 goto err;
2326 }
2327
2328err:
2329 if (error != 0)
2330 ath_tx_cleanup(sc);
2331
2332 return error;
2333}
2334
2335void ath_tx_cleanup(struct ath_softc *sc)
2336{
2337 if (sc->beacon.bdma.dd_desc_len != 0)
2338 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
2339
2340 if (sc->tx.txdma.dd_desc_len != 0)
2341 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
2342
2343 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
2344 ath_tx_edma_cleanup(sc);
2345}
2346
2347void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2348{
2349 struct ath_atx_tid *tid;
2350 struct ath_atx_ac *ac;
2351 int tidno, acno;
2352
2353 for (tidno = 0, tid = &an->tid[tidno];
2354 tidno < WME_NUM_TID;
2355 tidno++, tid++) {
2356 tid->an = an;
2357 tid->tidno = tidno;
2358 tid->seq_start = tid->seq_next = 0;
2359 tid->baw_size = WME_MAX_BA;
2360 tid->baw_head = tid->baw_tail = 0;
2361 tid->sched = false;
2362 tid->paused = false;
2363 tid->state &= ~AGGR_CLEANUP;
2364 INIT_LIST_HEAD(&tid->buf_q);
2365 acno = TID_TO_WME_AC(tidno);
2366 tid->ac = &an->ac[acno];
2367 tid->state &= ~AGGR_ADDBA_COMPLETE;
2368 tid->state &= ~AGGR_ADDBA_PROGRESS;
2369 }
2370
2371 for (acno = 0, ac = &an->ac[acno];
2372 acno < WME_NUM_AC; acno++, ac++) {
2373 ac->sched = false;
2374 ac->txq = sc->tx.txq_map[acno];
2375 INIT_LIST_HEAD(&ac->tid_q);
2376 }
2377}
2378
2379void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
2380{
2381 struct ath_atx_ac *ac;
2382 struct ath_atx_tid *tid;
2383 struct ath_txq *txq;
2384 int tidno;
2385
2386 for (tidno = 0, tid = &an->tid[tidno];
2387 tidno < WME_NUM_TID; tidno++, tid++) {
2388
2389 ac = tid->ac;
2390 txq = ac->txq;
2391
2392 spin_lock_bh(&txq->axq_lock);
2393
2394 if (tid->sched) {
2395 list_del(&tid->list);
2396 tid->sched = false;
2397 }
2398
2399 if (ac->sched) {
2400 list_del(&ac->list);
2401 tid->ac->sched = false;
2402 }
2403
2404 ath_tid_drain(sc, txq, tid);
2405 tid->state &= ~AGGR_ADDBA_COMPLETE;
2406 tid->state &= ~AGGR_CLEANUP;
2407
2408 spin_unlock_bh(&txq->axq_lock);
2409 }
2410}
1/*
2 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/dma-mapping.h>
18#include "ath9k.h"
19#include "ar9003_mac.h"
20
21#define BITS_PER_BYTE 8
22#define OFDM_PLCP_BITS 22
23#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
24#define L_STF 8
25#define L_LTF 8
26#define L_SIG 4
27#define HT_SIG 8
28#define HT_STF 4
29#define HT_LTF(_ns) (4 * (_ns))
30#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
31#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
32#define TIME_SYMBOLS(t) ((t) >> 2)
33#define TIME_SYMBOLS_HALFGI(t) (((t) * 5 - 4) / 18)
34#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
35#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
36
37
38static u16 bits_per_symbol[][2] = {
39 /* 20MHz 40MHz */
40 { 26, 54 }, /* 0: BPSK */
41 { 52, 108 }, /* 1: QPSK 1/2 */
42 { 78, 162 }, /* 2: QPSK 3/4 */
43 { 104, 216 }, /* 3: 16-QAM 1/2 */
44 { 156, 324 }, /* 4: 16-QAM 3/4 */
45 { 208, 432 }, /* 5: 64-QAM 2/3 */
46 { 234, 486 }, /* 6: 64-QAM 3/4 */
47 { 260, 540 }, /* 7: 64-QAM 5/6 */
48};
49
50static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
51 struct ath_atx_tid *tid, struct sk_buff *skb);
52static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
53 int tx_flags, struct ath_txq *txq,
54 struct ieee80211_sta *sta);
55static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
56 struct ath_txq *txq, struct list_head *bf_q,
57 struct ieee80211_sta *sta,
58 struct ath_tx_status *ts, int txok);
59static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
60 struct list_head *head, bool internal);
61static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
62 struct ath_tx_status *ts, int nframes, int nbad,
63 int txok);
64static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
65 struct ath_buf *bf);
66static struct ath_buf *ath_tx_setup_buffer(struct ath_softc *sc,
67 struct ath_txq *txq,
68 struct ath_atx_tid *tid,
69 struct sk_buff *skb);
70static int ath_tx_prepare(struct ieee80211_hw *hw, struct sk_buff *skb,
71 struct ath_tx_control *txctl);
72
73enum {
74 MCS_HT20,
75 MCS_HT20_SGI,
76 MCS_HT40,
77 MCS_HT40_SGI,
78};
79
80/*********************/
81/* Aggregation logic */
82/*********************/
83
84static void ath_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb)
85{
86 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
87 struct ieee80211_sta *sta = info->status.status_driver_data[0];
88
89 if (info->flags & (IEEE80211_TX_CTL_REQ_TX_STATUS |
90 IEEE80211_TX_STATUS_EOSP)) {
91 ieee80211_tx_status(hw, skb);
92 return;
93 }
94
95 if (sta)
96 ieee80211_tx_status_noskb(hw, sta, info);
97
98 dev_kfree_skb(skb);
99}
100
101void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq)
102 __releases(&txq->axq_lock)
103{
104 struct ieee80211_hw *hw = sc->hw;
105 struct sk_buff_head q;
106 struct sk_buff *skb;
107
108 __skb_queue_head_init(&q);
109 skb_queue_splice_init(&txq->complete_q, &q);
110 spin_unlock_bh(&txq->axq_lock);
111
112 while ((skb = __skb_dequeue(&q)))
113 ath_tx_status(hw, skb);
114}
115
116void ath_tx_queue_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
117{
118 struct ieee80211_txq *queue =
119 container_of((void *)tid, struct ieee80211_txq, drv_priv);
120
121 ieee80211_schedule_txq(sc->hw, queue);
122}
123
124void ath9k_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *queue)
125{
126 struct ath_softc *sc = hw->priv;
127 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
128 struct ath_atx_tid *tid = (struct ath_atx_tid *) queue->drv_priv;
129 struct ath_txq *txq = tid->txq;
130
131 ath_dbg(common, QUEUE, "Waking TX queue: %pM (%d)\n",
132 queue->sta ? queue->sta->addr : queue->vif->addr,
133 tid->tidno);
134
135 ath_txq_lock(sc, txq);
136 ath_txq_schedule(sc, txq);
137 ath_txq_unlock(sc, txq);
138}
139
140static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
141{
142 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
143 BUILD_BUG_ON(sizeof(struct ath_frame_info) >
144 sizeof(tx_info->status.status_driver_data));
145 return (struct ath_frame_info *) &tx_info->status.status_driver_data[0];
146}
147
148static void ath_send_bar(struct ath_atx_tid *tid, u16 seqno)
149{
150 if (!tid->an->sta)
151 return;
152
153 ieee80211_send_bar(tid->an->vif, tid->an->sta->addr, tid->tidno,
154 seqno << IEEE80211_SEQ_SEQ_SHIFT);
155}
156
157static bool ath_merge_ratetbl(struct ieee80211_sta *sta, struct ath_buf *bf,
158 struct ieee80211_tx_info *tx_info)
159{
160 struct ieee80211_sta_rates *ratetbl;
161 u8 i;
162
163 if (!sta)
164 return false;
165
166 ratetbl = rcu_dereference(sta->rates);
167 if (!ratetbl)
168 return false;
169
170 if (tx_info->control.rates[0].idx < 0 ||
171 tx_info->control.rates[0].count == 0)
172 {
173 i = 0;
174 } else {
175 bf->rates[0] = tx_info->control.rates[0];
176 i = 1;
177 }
178
179 for ( ; i < IEEE80211_TX_MAX_RATES; i++) {
180 bf->rates[i].idx = ratetbl->rate[i].idx;
181 bf->rates[i].flags = ratetbl->rate[i].flags;
182 if (tx_info->control.use_rts)
183 bf->rates[i].count = ratetbl->rate[i].count_rts;
184 else if (tx_info->control.use_cts_prot)
185 bf->rates[i].count = ratetbl->rate[i].count_cts;
186 else
187 bf->rates[i].count = ratetbl->rate[i].count;
188 }
189
190 return true;
191}
192
193static void ath_set_rates(struct ieee80211_vif *vif, struct ieee80211_sta *sta,
194 struct ath_buf *bf)
195{
196 struct ieee80211_tx_info *tx_info;
197
198 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
199
200 if (!ath_merge_ratetbl(sta, bf, tx_info))
201 ieee80211_get_tx_rates(vif, sta, bf->bf_mpdu, bf->rates,
202 ARRAY_SIZE(bf->rates));
203}
204
205static void ath_txq_skb_done(struct ath_softc *sc, struct ath_txq *txq,
206 struct sk_buff *skb)
207{
208 struct ath_frame_info *fi = get_frame_info(skb);
209 int q = fi->txq;
210
211 if (q < 0)
212 return;
213
214 txq = sc->tx.txq_map[q];
215 if (WARN_ON(--txq->pending_frames < 0))
216 txq->pending_frames = 0;
217
218}
219
220static struct ath_atx_tid *
221ath_get_skb_tid(struct ath_softc *sc, struct ath_node *an, struct sk_buff *skb)
222{
223 u8 tidno = skb->priority & IEEE80211_QOS_CTL_TID_MASK;
224 return ATH_AN_2_TID(an, tidno);
225}
226
227static int
228ath_tid_pull(struct ath_atx_tid *tid, struct sk_buff **skbuf)
229{
230 struct ieee80211_txq *txq = container_of((void*)tid, struct ieee80211_txq, drv_priv);
231 struct ath_softc *sc = tid->an->sc;
232 struct ieee80211_hw *hw = sc->hw;
233 struct ath_tx_control txctl = {
234 .txq = tid->txq,
235 .sta = tid->an->sta,
236 };
237 struct sk_buff *skb;
238 struct ath_frame_info *fi;
239 int q, ret;
240
241 skb = ieee80211_tx_dequeue(hw, txq);
242 if (!skb)
243 return -ENOENT;
244
245 ret = ath_tx_prepare(hw, skb, &txctl);
246 if (ret) {
247 ieee80211_free_txskb(hw, skb);
248 return ret;
249 }
250
251 q = skb_get_queue_mapping(skb);
252 if (tid->txq == sc->tx.txq_map[q]) {
253 fi = get_frame_info(skb);
254 fi->txq = q;
255 ++tid->txq->pending_frames;
256 }
257
258 *skbuf = skb;
259 return 0;
260}
261
262static int ath_tid_dequeue(struct ath_atx_tid *tid,
263 struct sk_buff **skb)
264{
265 int ret = 0;
266 *skb = __skb_dequeue(&tid->retry_q);
267 if (!*skb)
268 ret = ath_tid_pull(tid, skb);
269
270 return ret;
271}
272
273static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
274{
275 struct ath_txq *txq = tid->txq;
276 struct sk_buff *skb;
277 struct ath_buf *bf;
278 struct list_head bf_head;
279 struct ath_tx_status ts;
280 struct ath_frame_info *fi;
281 bool sendbar = false;
282
283 INIT_LIST_HEAD(&bf_head);
284
285 memset(&ts, 0, sizeof(ts));
286
287 while ((skb = __skb_dequeue(&tid->retry_q))) {
288 fi = get_frame_info(skb);
289 bf = fi->bf;
290 if (!bf) {
291 ath_txq_skb_done(sc, txq, skb);
292 ieee80211_free_txskb(sc->hw, skb);
293 continue;
294 }
295
296 if (fi->baw_tracked) {
297 ath_tx_update_baw(sc, tid, bf);
298 sendbar = true;
299 }
300
301 list_add_tail(&bf->list, &bf_head);
302 ath_tx_complete_buf(sc, bf, txq, &bf_head, NULL, &ts, 0);
303 }
304
305 if (sendbar) {
306 ath_txq_unlock(sc, txq);
307 ath_send_bar(tid, tid->seq_start);
308 ath_txq_lock(sc, txq);
309 }
310}
311
312static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
313 struct ath_buf *bf)
314{
315 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
316 u16 seqno = bf->bf_state.seqno;
317 int index, cindex;
318
319 if (!fi->baw_tracked)
320 return;
321
322 index = ATH_BA_INDEX(tid->seq_start, seqno);
323 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
324
325 __clear_bit(cindex, tid->tx_buf);
326
327 while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
328 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
329 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
330 if (tid->bar_index >= 0)
331 tid->bar_index--;
332 }
333}
334
335static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
336 struct ath_buf *bf)
337{
338 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
339 u16 seqno = bf->bf_state.seqno;
340 int index, cindex;
341
342 if (fi->baw_tracked)
343 return;
344
345 index = ATH_BA_INDEX(tid->seq_start, seqno);
346 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
347 __set_bit(cindex, tid->tx_buf);
348 fi->baw_tracked = 1;
349
350 if (index >= ((tid->baw_tail - tid->baw_head) &
351 (ATH_TID_MAX_BUFS - 1))) {
352 tid->baw_tail = cindex;
353 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
354 }
355}
356
357static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
358 struct ath_atx_tid *tid)
359
360{
361 struct sk_buff *skb;
362 struct ath_buf *bf;
363 struct list_head bf_head;
364 struct ath_tx_status ts;
365 struct ath_frame_info *fi;
366 int ret;
367
368 memset(&ts, 0, sizeof(ts));
369 INIT_LIST_HEAD(&bf_head);
370
371 while ((ret = ath_tid_dequeue(tid, &skb)) == 0) {
372 fi = get_frame_info(skb);
373 bf = fi->bf;
374
375 if (!bf) {
376 ath_tx_complete(sc, skb, ATH_TX_ERROR, txq, NULL);
377 continue;
378 }
379
380 list_add_tail(&bf->list, &bf_head);
381 ath_tx_complete_buf(sc, bf, txq, &bf_head, NULL, &ts, 0);
382 }
383}
384
385static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
386 struct sk_buff *skb, int count)
387{
388 struct ath_frame_info *fi = get_frame_info(skb);
389 struct ath_buf *bf = fi->bf;
390 struct ieee80211_hdr *hdr;
391 int prev = fi->retries;
392
393 TX_STAT_INC(sc, txq->axq_qnum, a_retries);
394 fi->retries += count;
395
396 if (prev > 0)
397 return;
398
399 hdr = (struct ieee80211_hdr *)skb->data;
400 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
401 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
402 sizeof(*hdr), DMA_TO_DEVICE);
403}
404
405static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
406{
407 struct ath_buf *bf = NULL;
408
409 spin_lock_bh(&sc->tx.txbuflock);
410
411 if (unlikely(list_empty(&sc->tx.txbuf))) {
412 spin_unlock_bh(&sc->tx.txbuflock);
413 return NULL;
414 }
415
416 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
417 list_del(&bf->list);
418
419 spin_unlock_bh(&sc->tx.txbuflock);
420
421 return bf;
422}
423
424static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
425{
426 spin_lock_bh(&sc->tx.txbuflock);
427 list_add_tail(&bf->list, &sc->tx.txbuf);
428 spin_unlock_bh(&sc->tx.txbuflock);
429}
430
431static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
432{
433 struct ath_buf *tbf;
434
435 tbf = ath_tx_get_buffer(sc);
436 if (WARN_ON(!tbf))
437 return NULL;
438
439 ATH_TXBUF_RESET(tbf);
440
441 tbf->bf_mpdu = bf->bf_mpdu;
442 tbf->bf_buf_addr = bf->bf_buf_addr;
443 memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
444 tbf->bf_state = bf->bf_state;
445 tbf->bf_state.stale = false;
446
447 return tbf;
448}
449
450static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
451 struct ath_tx_status *ts, int txok,
452 int *nframes, int *nbad)
453{
454 u16 seq_st = 0;
455 u32 ba[WME_BA_BMP_SIZE >> 5];
456 int ba_index;
457 int isaggr = 0;
458
459 *nbad = 0;
460 *nframes = 0;
461
462 isaggr = bf_isaggr(bf);
463 if (isaggr) {
464 seq_st = ts->ts_seqnum;
465 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
466 }
467
468 while (bf) {
469 ba_index = ATH_BA_INDEX(seq_st, bf->bf_state.seqno);
470
471 (*nframes)++;
472 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
473 (*nbad)++;
474
475 bf = bf->bf_next;
476 }
477}
478
479
480static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
481 struct ath_buf *bf, struct list_head *bf_q,
482 struct ieee80211_sta *sta,
483 struct ath_atx_tid *tid,
484 struct ath_tx_status *ts, int txok)
485{
486 struct ath_node *an = NULL;
487 struct sk_buff *skb;
488 struct ieee80211_tx_info *tx_info;
489 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
490 struct list_head bf_head;
491 struct sk_buff_head bf_pending;
492 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0, seq_first;
493 u32 ba[WME_BA_BMP_SIZE >> 5];
494 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
495 bool rc_update = true, isba;
496 struct ieee80211_tx_rate rates[4];
497 struct ath_frame_info *fi;
498 int nframes;
499 bool flush = !!(ts->ts_status & ATH9K_TX_FLUSH);
500 int i, retries;
501 int bar_index = -1;
502
503 skb = bf->bf_mpdu;
504 tx_info = IEEE80211_SKB_CB(skb);
505
506 memcpy(rates, bf->rates, sizeof(rates));
507
508 retries = ts->ts_longretry + 1;
509 for (i = 0; i < ts->ts_rateindex; i++)
510 retries += rates[i].count;
511
512 if (!sta) {
513 INIT_LIST_HEAD(&bf_head);
514 while (bf) {
515 bf_next = bf->bf_next;
516
517 if (!bf->bf_state.stale || bf_next != NULL)
518 list_move_tail(&bf->list, &bf_head);
519
520 ath_tx_complete_buf(sc, bf, txq, &bf_head, NULL, ts, 0);
521
522 bf = bf_next;
523 }
524 return;
525 }
526
527 an = (struct ath_node *)sta->drv_priv;
528 seq_first = tid->seq_start;
529 isba = ts->ts_flags & ATH9K_TX_BA;
530
531 /*
532 * The hardware occasionally sends a tx status for the wrong TID.
533 * In this case, the BA status cannot be considered valid and all
534 * subframes need to be retransmitted
535 *
536 * Only BlockAcks have a TID and therefore normal Acks cannot be
537 * checked
538 */
539 if (isba && tid->tidno != ts->tid)
540 txok = false;
541
542 isaggr = bf_isaggr(bf);
543 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
544
545 if (isaggr && txok) {
546 if (ts->ts_flags & ATH9K_TX_BA) {
547 seq_st = ts->ts_seqnum;
548 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
549 } else {
550 /*
551 * AR5416 can become deaf/mute when BA
552 * issue happens. Chip needs to be reset.
553 * But AP code may have sychronization issues
554 * when perform internal reset in this routine.
555 * Only enable reset in STA mode for now.
556 */
557 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
558 needreset = 1;
559 }
560 }
561
562 __skb_queue_head_init(&bf_pending);
563
564 ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
565 while (bf) {
566 u16 seqno = bf->bf_state.seqno;
567
568 txfail = txpending = sendbar = 0;
569 bf_next = bf->bf_next;
570
571 skb = bf->bf_mpdu;
572 tx_info = IEEE80211_SKB_CB(skb);
573 fi = get_frame_info(skb);
574
575 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, seqno) ||
576 !tid->active) {
577 /*
578 * Outside of the current BlockAck window,
579 * maybe part of a previous session
580 */
581 txfail = 1;
582 } else if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, seqno))) {
583 /* transmit completion, subframe is
584 * acked by block ack */
585 acked_cnt++;
586 } else if (!isaggr && txok) {
587 /* transmit completion */
588 acked_cnt++;
589 } else if (flush) {
590 txpending = 1;
591 } else if (fi->retries < ATH_MAX_SW_RETRIES) {
592 if (txok || !an->sleeping)
593 ath_tx_set_retry(sc, txq, bf->bf_mpdu,
594 retries);
595
596 txpending = 1;
597 } else {
598 txfail = 1;
599 txfail_cnt++;
600 bar_index = max_t(int, bar_index,
601 ATH_BA_INDEX(seq_first, seqno));
602 }
603
604 /*
605 * Make sure the last desc is reclaimed if it
606 * not a holding desc.
607 */
608 INIT_LIST_HEAD(&bf_head);
609 if (bf_next != NULL || !bf_last->bf_state.stale)
610 list_move_tail(&bf->list, &bf_head);
611
612 if (!txpending) {
613 /*
614 * complete the acked-ones/xretried ones; update
615 * block-ack window
616 */
617 ath_tx_update_baw(sc, tid, bf);
618
619 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
620 memcpy(tx_info->control.rates, rates, sizeof(rates));
621 ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok);
622 rc_update = false;
623 if (bf == bf->bf_lastbf)
624 ath_dynack_sample_tx_ts(sc->sc_ah,
625 bf->bf_mpdu,
626 ts, sta);
627 }
628
629 ath_tx_complete_buf(sc, bf, txq, &bf_head, sta, ts,
630 !txfail);
631 } else {
632 if (tx_info->flags & IEEE80211_TX_STATUS_EOSP) {
633 tx_info->flags &= ~IEEE80211_TX_STATUS_EOSP;
634 ieee80211_sta_eosp(sta);
635 }
636 /* retry the un-acked ones */
637 if (bf->bf_next == NULL && bf_last->bf_state.stale) {
638 struct ath_buf *tbf;
639
640 tbf = ath_clone_txbuf(sc, bf_last);
641 /*
642 * Update tx baw and complete the
643 * frame with failed status if we
644 * run out of tx buf.
645 */
646 if (!tbf) {
647 ath_tx_update_baw(sc, tid, bf);
648
649 ath_tx_complete_buf(sc, bf, txq,
650 &bf_head, NULL, ts,
651 0);
652 bar_index = max_t(int, bar_index,
653 ATH_BA_INDEX(seq_first, seqno));
654 break;
655 }
656
657 fi->bf = tbf;
658 }
659
660 /*
661 * Put this buffer to the temporary pending
662 * queue to retain ordering
663 */
664 __skb_queue_tail(&bf_pending, skb);
665 }
666
667 bf = bf_next;
668 }
669
670 /* prepend un-acked frames to the beginning of the pending frame queue */
671 if (!skb_queue_empty(&bf_pending)) {
672 if (an->sleeping)
673 ieee80211_sta_set_buffered(sta, tid->tidno, true);
674
675 skb_queue_splice_tail(&bf_pending, &tid->retry_q);
676 if (!an->sleeping) {
677 ath_tx_queue_tid(sc, tid);
678 if (ts->ts_status & (ATH9K_TXERR_FILT | ATH9K_TXERR_XRETRY))
679 tid->clear_ps_filter = true;
680 }
681 }
682
683 if (bar_index >= 0) {
684 u16 bar_seq = ATH_BA_INDEX2SEQ(seq_first, bar_index);
685
686 if (BAW_WITHIN(tid->seq_start, tid->baw_size, bar_seq))
687 tid->bar_index = ATH_BA_INDEX(tid->seq_start, bar_seq);
688
689 ath_txq_unlock(sc, txq);
690 ath_send_bar(tid, ATH_BA_INDEX2SEQ(seq_first, bar_index + 1));
691 ath_txq_lock(sc, txq);
692 }
693
694 if (needreset)
695 ath9k_queue_reset(sc, RESET_TYPE_TX_ERROR);
696}
697
698static bool bf_is_ampdu_not_probing(struct ath_buf *bf)
699{
700 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(bf->bf_mpdu);
701 return bf_isampdu(bf) && !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
702}
703
704static void ath_tx_count_airtime(struct ath_softc *sc,
705 struct ieee80211_sta *sta,
706 struct ath_buf *bf,
707 struct ath_tx_status *ts,
708 u8 tid)
709{
710 u32 airtime = 0;
711 int i;
712
713 airtime += ts->duration * (ts->ts_longretry + 1);
714 for(i = 0; i < ts->ts_rateindex; i++) {
715 int rate_dur = ath9k_hw_get_duration(sc->sc_ah, bf->bf_desc, i);
716 airtime += rate_dur * bf->rates[i].count;
717 }
718
719 ieee80211_sta_register_airtime(sta, tid, airtime, 0);
720}
721
722static void ath_tx_process_buffer(struct ath_softc *sc, struct ath_txq *txq,
723 struct ath_tx_status *ts, struct ath_buf *bf,
724 struct list_head *bf_head)
725{
726 struct ieee80211_hw *hw = sc->hw;
727 struct ieee80211_tx_info *info;
728 struct ieee80211_sta *sta;
729 struct ieee80211_hdr *hdr;
730 struct ath_atx_tid *tid = NULL;
731 bool txok, flush;
732
733 txok = !(ts->ts_status & ATH9K_TXERR_MASK);
734 flush = !!(ts->ts_status & ATH9K_TX_FLUSH);
735 txq->axq_tx_inprogress = false;
736
737 txq->axq_depth--;
738 if (bf_is_ampdu_not_probing(bf))
739 txq->axq_ampdu_depth--;
740
741 ts->duration = ath9k_hw_get_duration(sc->sc_ah, bf->bf_desc,
742 ts->ts_rateindex);
743
744 hdr = (struct ieee80211_hdr *) bf->bf_mpdu->data;
745 sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
746 if (sta) {
747 struct ath_node *an = (struct ath_node *)sta->drv_priv;
748 tid = ath_get_skb_tid(sc, an, bf->bf_mpdu);
749 ath_tx_count_airtime(sc, sta, bf, ts, tid->tidno);
750 if (ts->ts_status & (ATH9K_TXERR_FILT | ATH9K_TXERR_XRETRY))
751 tid->clear_ps_filter = true;
752 }
753
754 if (!bf_isampdu(bf)) {
755 if (!flush) {
756 info = IEEE80211_SKB_CB(bf->bf_mpdu);
757 memcpy(info->control.rates, bf->rates,
758 sizeof(info->control.rates));
759 ath_tx_rc_status(sc, bf, ts, 1, txok ? 0 : 1, txok);
760 ath_dynack_sample_tx_ts(sc->sc_ah, bf->bf_mpdu, ts,
761 sta);
762 }
763 ath_tx_complete_buf(sc, bf, txq, bf_head, sta, ts, txok);
764 } else
765 ath_tx_complete_aggr(sc, txq, bf, bf_head, sta, tid, ts, txok);
766
767 if (!flush)
768 ath_txq_schedule(sc, txq);
769}
770
771static bool ath_lookup_legacy(struct ath_buf *bf)
772{
773 struct sk_buff *skb;
774 struct ieee80211_tx_info *tx_info;
775 struct ieee80211_tx_rate *rates;
776 int i;
777
778 skb = bf->bf_mpdu;
779 tx_info = IEEE80211_SKB_CB(skb);
780 rates = tx_info->control.rates;
781
782 for (i = 0; i < 4; i++) {
783 if (!rates[i].count || rates[i].idx < 0)
784 break;
785
786 if (!(rates[i].flags & IEEE80211_TX_RC_MCS))
787 return true;
788 }
789
790 return false;
791}
792
793static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
794 struct ath_atx_tid *tid)
795{
796 struct sk_buff *skb;
797 struct ieee80211_tx_info *tx_info;
798 struct ieee80211_tx_rate *rates;
799 u32 max_4ms_framelen, frmlen;
800 u16 aggr_limit, bt_aggr_limit, legacy = 0;
801 int q = tid->txq->mac80211_qnum;
802 int i;
803
804 skb = bf->bf_mpdu;
805 tx_info = IEEE80211_SKB_CB(skb);
806 rates = bf->rates;
807
808 /*
809 * Find the lowest frame length among the rate series that will have a
810 * 4ms (or TXOP limited) transmit duration.
811 */
812 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
813
814 for (i = 0; i < 4; i++) {
815 int modeidx;
816
817 if (!rates[i].count)
818 continue;
819
820 if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
821 legacy = 1;
822 break;
823 }
824
825 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
826 modeidx = MCS_HT40;
827 else
828 modeidx = MCS_HT20;
829
830 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
831 modeidx++;
832
833 frmlen = sc->tx.max_aggr_framelen[q][modeidx][rates[i].idx];
834 max_4ms_framelen = min(max_4ms_framelen, frmlen);
835 }
836
837 /*
838 * limit aggregate size by the minimum rate if rate selected is
839 * not a probe rate, if rate selected is a probe rate then
840 * avoid aggregation of this packet.
841 */
842 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
843 return 0;
844
845 aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_MAX);
846
847 /*
848 * Override the default aggregation limit for BTCOEX.
849 */
850 bt_aggr_limit = ath9k_btcoex_aggr_limit(sc, max_4ms_framelen);
851 if (bt_aggr_limit)
852 aggr_limit = bt_aggr_limit;
853
854 if (tid->an->maxampdu)
855 aggr_limit = min(aggr_limit, tid->an->maxampdu);
856
857 return aggr_limit;
858}
859
860/*
861 * Returns the number of delimiters to be added to
862 * meet the minimum required mpdudensity.
863 */
864static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
865 struct ath_buf *bf, u16 frmlen,
866 bool first_subfrm)
867{
868#define FIRST_DESC_NDELIMS 60
869 u32 nsymbits, nsymbols;
870 u16 minlen;
871 u8 flags, rix;
872 int width, streams, half_gi, ndelim, mindelim;
873 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
874
875 /* Select standard number of delimiters based on frame length alone */
876 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
877
878 /*
879 * If encryption enabled, hardware requires some more padding between
880 * subframes.
881 * TODO - this could be improved to be dependent on the rate.
882 * The hardware can keep up at lower rates, but not higher rates
883 */
884 if ((fi->keyix != ATH9K_TXKEYIX_INVALID) &&
885 !(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA))
886 ndelim += ATH_AGGR_ENCRYPTDELIM;
887
888 /*
889 * Add delimiter when using RTS/CTS with aggregation
890 * and non enterprise AR9003 card
891 */
892 if (first_subfrm && !AR_SREV_9580_10_OR_LATER(sc->sc_ah) &&
893 (sc->sc_ah->ent_mode & AR_ENT_OTP_MIN_PKT_SIZE_DISABLE))
894 ndelim = max(ndelim, FIRST_DESC_NDELIMS);
895
896 /*
897 * Convert desired mpdu density from microeconds to bytes based
898 * on highest rate in rate series (i.e. first rate) to determine
899 * required minimum length for subframe. Take into account
900 * whether high rate is 20 or 40Mhz and half or full GI.
901 *
902 * If there is no mpdu density restriction, no further calculation
903 * is needed.
904 */
905
906 if (tid->an->mpdudensity == 0)
907 return ndelim;
908
909 rix = bf->rates[0].idx;
910 flags = bf->rates[0].flags;
911 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
912 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
913
914 if (half_gi)
915 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
916 else
917 nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
918
919 if (nsymbols == 0)
920 nsymbols = 1;
921
922 streams = HT_RC_2_STREAMS(rix);
923 nsymbits = bits_per_symbol[rix % 8][width] * streams;
924 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
925
926 if (frmlen < minlen) {
927 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
928 ndelim = max(mindelim, ndelim);
929 }
930
931 return ndelim;
932}
933
934static int
935ath_tx_get_tid_subframe(struct ath_softc *sc, struct ath_txq *txq,
936 struct ath_atx_tid *tid, struct ath_buf **buf)
937{
938 struct ieee80211_tx_info *tx_info;
939 struct ath_frame_info *fi;
940 struct ath_buf *bf;
941 struct sk_buff *skb, *first_skb = NULL;
942 u16 seqno;
943 int ret;
944
945 while (1) {
946 ret = ath_tid_dequeue(tid, &skb);
947 if (ret < 0)
948 return ret;
949
950 fi = get_frame_info(skb);
951 bf = fi->bf;
952 if (!fi->bf)
953 bf = ath_tx_setup_buffer(sc, txq, tid, skb);
954 else
955 bf->bf_state.stale = false;
956
957 if (!bf) {
958 ath_txq_skb_done(sc, txq, skb);
959 ieee80211_free_txskb(sc->hw, skb);
960 continue;
961 }
962
963 bf->bf_next = NULL;
964 bf->bf_lastbf = bf;
965
966 tx_info = IEEE80211_SKB_CB(skb);
967 tx_info->flags &= ~(IEEE80211_TX_CTL_CLEAR_PS_FILT |
968 IEEE80211_TX_STATUS_EOSP);
969
970 /*
971 * No aggregation session is running, but there may be frames
972 * from a previous session or a failed attempt in the queue.
973 * Send them out as normal data frames
974 */
975 if (!tid->active)
976 tx_info->flags &= ~IEEE80211_TX_CTL_AMPDU;
977
978 if (!(tx_info->flags & IEEE80211_TX_CTL_AMPDU)) {
979 bf->bf_state.bf_type = 0;
980 break;
981 }
982
983 bf->bf_state.bf_type = BUF_AMPDU | BUF_AGGR;
984 seqno = bf->bf_state.seqno;
985
986 /* do not step over block-ack window */
987 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, seqno)) {
988 __skb_queue_tail(&tid->retry_q, skb);
989
990 /* If there are other skbs in the retry q, they are
991 * probably within the BAW, so loop immediately to get
992 * one of them. Otherwise the queue can get stuck. */
993 if (!skb_queue_is_first(&tid->retry_q, skb) &&
994 !WARN_ON(skb == first_skb)) {
995 if(!first_skb) /* infinite loop prevention */
996 first_skb = skb;
997 continue;
998 }
999 return -EINPROGRESS;
1000 }
1001
1002 if (tid->bar_index > ATH_BA_INDEX(tid->seq_start, seqno)) {
1003 struct ath_tx_status ts = {};
1004 struct list_head bf_head;
1005
1006 INIT_LIST_HEAD(&bf_head);
1007 list_add(&bf->list, &bf_head);
1008 ath_tx_update_baw(sc, tid, bf);
1009 ath_tx_complete_buf(sc, bf, txq, &bf_head, NULL, &ts, 0);
1010 continue;
1011 }
1012
1013 if (bf_isampdu(bf))
1014 ath_tx_addto_baw(sc, tid, bf);
1015
1016 break;
1017 }
1018
1019 *buf = bf;
1020 return 0;
1021}
1022
1023static int
1024ath_tx_form_aggr(struct ath_softc *sc, struct ath_txq *txq,
1025 struct ath_atx_tid *tid, struct list_head *bf_q,
1026 struct ath_buf *bf_first)
1027{
1028#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
1029 struct ath_buf *bf = bf_first, *bf_prev = NULL;
1030 int nframes = 0, ndelim, ret;
1031 u16 aggr_limit = 0, al = 0, bpad = 0,
1032 al_delta, h_baw = tid->baw_size / 2;
1033 struct ieee80211_tx_info *tx_info;
1034 struct ath_frame_info *fi;
1035 struct sk_buff *skb;
1036
1037
1038 bf = bf_first;
1039 aggr_limit = ath_lookup_rate(sc, bf, tid);
1040
1041 while (bf)
1042 {
1043 skb = bf->bf_mpdu;
1044 fi = get_frame_info(skb);
1045
1046 /* do not exceed aggregation limit */
1047 al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
1048 if (nframes) {
1049 if (aggr_limit < al + bpad + al_delta ||
1050 ath_lookup_legacy(bf) || nframes >= h_baw)
1051 goto stop;
1052
1053 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
1054 if ((tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) ||
1055 !(tx_info->flags & IEEE80211_TX_CTL_AMPDU))
1056 goto stop;
1057 }
1058
1059 /* add padding for previous frame to aggregation length */
1060 al += bpad + al_delta;
1061
1062 /*
1063 * Get the delimiters needed to meet the MPDU
1064 * density for this node.
1065 */
1066 ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen,
1067 !nframes);
1068 bpad = PADBYTES(al_delta) + (ndelim << 2);
1069
1070 nframes++;
1071 bf->bf_next = NULL;
1072
1073 /* link buffers of this frame to the aggregate */
1074 bf->bf_state.ndelim = ndelim;
1075
1076 list_add_tail(&bf->list, bf_q);
1077 if (bf_prev)
1078 bf_prev->bf_next = bf;
1079
1080 bf_prev = bf;
1081
1082 ret = ath_tx_get_tid_subframe(sc, txq, tid, &bf);
1083 if (ret < 0)
1084 break;
1085 }
1086 goto finish;
1087stop:
1088 __skb_queue_tail(&tid->retry_q, bf->bf_mpdu);
1089finish:
1090 bf = bf_first;
1091 bf->bf_lastbf = bf_prev;
1092
1093 if (bf == bf_prev) {
1094 al = get_frame_info(bf->bf_mpdu)->framelen;
1095 bf->bf_state.bf_type = BUF_AMPDU;
1096 } else {
1097 TX_STAT_INC(sc, txq->axq_qnum, a_aggr);
1098 }
1099
1100 return al;
1101#undef PADBYTES
1102}
1103
1104/*
1105 * rix - rate index
1106 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1107 * width - 0 for 20 MHz, 1 for 40 MHz
1108 * half_gi - to use 4us v/s 3.6 us for symbol time
1109 */
1110u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
1111 int width, int half_gi, bool shortPreamble)
1112{
1113 u32 nbits, nsymbits, duration, nsymbols;
1114 int streams;
1115
1116 /* find number of symbols: PLCP + data */
1117 streams = HT_RC_2_STREAMS(rix);
1118 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
1119 nsymbits = bits_per_symbol[rix % 8][width] * streams;
1120 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1121
1122 if (!half_gi)
1123 duration = SYMBOL_TIME(nsymbols);
1124 else
1125 duration = SYMBOL_TIME_HALFGI(nsymbols);
1126
1127 /* addup duration for legacy/ht training and signal fields */
1128 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
1129
1130 return duration;
1131}
1132
1133static int ath_max_framelen(int usec, int mcs, bool ht40, bool sgi)
1134{
1135 int streams = HT_RC_2_STREAMS(mcs);
1136 int symbols, bits;
1137 int bytes = 0;
1138
1139 usec -= L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
1140 symbols = sgi ? TIME_SYMBOLS_HALFGI(usec) : TIME_SYMBOLS(usec);
1141 bits = symbols * bits_per_symbol[mcs % 8][ht40] * streams;
1142 bits -= OFDM_PLCP_BITS;
1143 bytes = bits / 8;
1144 if (bytes > 65532)
1145 bytes = 65532;
1146
1147 return bytes;
1148}
1149
1150void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop)
1151{
1152 u16 *cur_ht20, *cur_ht20_sgi, *cur_ht40, *cur_ht40_sgi;
1153 int mcs;
1154
1155 /* 4ms is the default (and maximum) duration */
1156 if (!txop || txop > 4096)
1157 txop = 4096;
1158
1159 cur_ht20 = sc->tx.max_aggr_framelen[queue][MCS_HT20];
1160 cur_ht20_sgi = sc->tx.max_aggr_framelen[queue][MCS_HT20_SGI];
1161 cur_ht40 = sc->tx.max_aggr_framelen[queue][MCS_HT40];
1162 cur_ht40_sgi = sc->tx.max_aggr_framelen[queue][MCS_HT40_SGI];
1163 for (mcs = 0; mcs < 32; mcs++) {
1164 cur_ht20[mcs] = ath_max_framelen(txop, mcs, false, false);
1165 cur_ht20_sgi[mcs] = ath_max_framelen(txop, mcs, false, true);
1166 cur_ht40[mcs] = ath_max_framelen(txop, mcs, true, false);
1167 cur_ht40_sgi[mcs] = ath_max_framelen(txop, mcs, true, true);
1168 }
1169}
1170
1171static u8 ath_get_rate_txpower(struct ath_softc *sc, struct ath_buf *bf,
1172 u8 rateidx, bool is_40, bool is_cck)
1173{
1174 u8 max_power;
1175 struct sk_buff *skb;
1176 struct ath_frame_info *fi;
1177 struct ieee80211_tx_info *info;
1178 struct ath_hw *ah = sc->sc_ah;
1179
1180 if (sc->tx99_state || !ah->tpc_enabled)
1181 return MAX_RATE_POWER;
1182
1183 skb = bf->bf_mpdu;
1184 fi = get_frame_info(skb);
1185 info = IEEE80211_SKB_CB(skb);
1186
1187 if (!AR_SREV_9300_20_OR_LATER(ah)) {
1188 int txpower = fi->tx_power;
1189
1190 if (is_40) {
1191 u8 power_ht40delta;
1192 struct ar5416_eeprom_def *eep = &ah->eeprom.def;
1193 u16 eeprom_rev = ah->eep_ops->get_eeprom_rev(ah);
1194
1195 if (eeprom_rev >= AR5416_EEP_MINOR_VER_2) {
1196 bool is_2ghz;
1197 struct modal_eep_header *pmodal;
1198
1199 is_2ghz = info->band == NL80211_BAND_2GHZ;
1200 pmodal = &eep->modalHeader[is_2ghz];
1201 power_ht40delta = pmodal->ht40PowerIncForPdadc;
1202 } else {
1203 power_ht40delta = 2;
1204 }
1205 txpower += power_ht40delta;
1206 }
1207
1208 if (AR_SREV_9287(ah) || AR_SREV_9285(ah) ||
1209 AR_SREV_9271(ah)) {
1210 txpower -= 2 * AR9287_PWR_TABLE_OFFSET_DB;
1211 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
1212 s8 power_offset;
1213
1214 power_offset = ah->eep_ops->get_eeprom(ah,
1215 EEP_PWR_TABLE_OFFSET);
1216 txpower -= 2 * power_offset;
1217 }
1218
1219 if (OLC_FOR_AR9280_20_LATER && is_cck)
1220 txpower -= 2;
1221
1222 txpower = max(txpower, 0);
1223 max_power = min_t(u8, ah->tx_power[rateidx], txpower);
1224
1225 /* XXX: clamp minimum TX power at 1 for AR9160 since if
1226 * max_power is set to 0, frames are transmitted at max
1227 * TX power
1228 */
1229 if (!max_power && !AR_SREV_9280_20_OR_LATER(ah))
1230 max_power = 1;
1231 } else if (!bf->bf_state.bfs_paprd) {
1232 if (rateidx < 8 && (info->flags & IEEE80211_TX_CTL_STBC))
1233 max_power = min_t(u8, ah->tx_power_stbc[rateidx],
1234 fi->tx_power);
1235 else
1236 max_power = min_t(u8, ah->tx_power[rateidx],
1237 fi->tx_power);
1238 } else {
1239 max_power = ah->paprd_training_power;
1240 }
1241
1242 return max_power;
1243}
1244
1245static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf,
1246 struct ath_tx_info *info, int len, bool rts)
1247{
1248 struct ath_hw *ah = sc->sc_ah;
1249 struct ath_common *common = ath9k_hw_common(ah);
1250 struct sk_buff *skb;
1251 struct ieee80211_tx_info *tx_info;
1252 struct ieee80211_tx_rate *rates;
1253 const struct ieee80211_rate *rate;
1254 struct ieee80211_hdr *hdr;
1255 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
1256 u32 rts_thresh = sc->hw->wiphy->rts_threshold;
1257 int i;
1258 u8 rix = 0;
1259
1260 skb = bf->bf_mpdu;
1261 tx_info = IEEE80211_SKB_CB(skb);
1262 rates = bf->rates;
1263 hdr = (struct ieee80211_hdr *)skb->data;
1264
1265 /* set dur_update_en for l-sig computation except for PS-Poll frames */
1266 info->dur_update = !ieee80211_is_pspoll(hdr->frame_control);
1267 info->rtscts_rate = fi->rtscts_rate;
1268
1269 for (i = 0; i < ARRAY_SIZE(bf->rates); i++) {
1270 bool is_40, is_sgi, is_sp, is_cck;
1271 int phy;
1272
1273 if (!rates[i].count || (rates[i].idx < 0))
1274 break;
1275
1276 rix = rates[i].idx;
1277 info->rates[i].Tries = rates[i].count;
1278
1279 /*
1280 * Handle RTS threshold for unaggregated HT frames.
1281 */
1282 if (bf_isampdu(bf) && !bf_isaggr(bf) &&
1283 (rates[i].flags & IEEE80211_TX_RC_MCS) &&
1284 unlikely(rts_thresh != (u32) -1)) {
1285 if (!rts_thresh || (len > rts_thresh))
1286 rts = true;
1287 }
1288
1289 if (rts || rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1290 info->rates[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1291 info->flags |= ATH9K_TXDESC_RTSENA;
1292 } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1293 info->rates[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1294 info->flags |= ATH9K_TXDESC_CTSENA;
1295 }
1296
1297 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1298 info->rates[i].RateFlags |= ATH9K_RATESERIES_2040;
1299 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1300 info->rates[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
1301
1302 is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
1303 is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
1304 is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
1305
1306 if (rates[i].flags & IEEE80211_TX_RC_MCS) {
1307 /* MCS rates */
1308 info->rates[i].Rate = rix | 0x80;
1309 info->rates[i].ChSel = ath_txchainmask_reduction(sc,
1310 ah->txchainmask, info->rates[i].Rate);
1311 info->rates[i].PktDuration = ath_pkt_duration(sc, rix, len,
1312 is_40, is_sgi, is_sp);
1313 if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
1314 info->rates[i].RateFlags |= ATH9K_RATESERIES_STBC;
1315 if (rix >= 8 && fi->dyn_smps) {
1316 info->rates[i].RateFlags |=
1317 ATH9K_RATESERIES_RTS_CTS;
1318 info->flags |= ATH9K_TXDESC_CTSENA;
1319 }
1320
1321 info->txpower[i] = ath_get_rate_txpower(sc, bf, rix,
1322 is_40, false);
1323 continue;
1324 }
1325
1326 /* legacy rates */
1327 rate = &common->sbands[tx_info->band].bitrates[rates[i].idx];
1328 if ((tx_info->band == NL80211_BAND_2GHZ) &&
1329 !(rate->flags & IEEE80211_RATE_ERP_G))
1330 phy = WLAN_RC_PHY_CCK;
1331 else
1332 phy = WLAN_RC_PHY_OFDM;
1333
1334 info->rates[i].Rate = rate->hw_value;
1335 if (rate->hw_value_short) {
1336 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1337 info->rates[i].Rate |= rate->hw_value_short;
1338 } else {
1339 is_sp = false;
1340 }
1341
1342 if (bf->bf_state.bfs_paprd)
1343 info->rates[i].ChSel = ah->txchainmask;
1344 else
1345 info->rates[i].ChSel = ath_txchainmask_reduction(sc,
1346 ah->txchainmask, info->rates[i].Rate);
1347
1348 info->rates[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
1349 phy, rate->bitrate * 100, len, rix, is_sp);
1350
1351 is_cck = IS_CCK_RATE(info->rates[i].Rate);
1352 info->txpower[i] = ath_get_rate_txpower(sc, bf, rix, false,
1353 is_cck);
1354 }
1355
1356 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
1357 if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
1358 info->flags &= ~ATH9K_TXDESC_RTSENA;
1359
1360 /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
1361 if (info->flags & ATH9K_TXDESC_RTSENA)
1362 info->flags &= ~ATH9K_TXDESC_CTSENA;
1363}
1364
1365static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
1366{
1367 struct ieee80211_hdr *hdr;
1368 enum ath9k_pkt_type htype;
1369 __le16 fc;
1370
1371 hdr = (struct ieee80211_hdr *)skb->data;
1372 fc = hdr->frame_control;
1373
1374 if (ieee80211_is_beacon(fc))
1375 htype = ATH9K_PKT_TYPE_BEACON;
1376 else if (ieee80211_is_probe_resp(fc))
1377 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1378 else if (ieee80211_is_atim(fc))
1379 htype = ATH9K_PKT_TYPE_ATIM;
1380 else if (ieee80211_is_pspoll(fc))
1381 htype = ATH9K_PKT_TYPE_PSPOLL;
1382 else
1383 htype = ATH9K_PKT_TYPE_NORMAL;
1384
1385 return htype;
1386}
1387
1388static void ath_tx_fill_desc(struct ath_softc *sc, struct ath_buf *bf,
1389 struct ath_txq *txq, int len)
1390{
1391 struct ath_hw *ah = sc->sc_ah;
1392 struct ath_buf *bf_first = NULL;
1393 struct ath_tx_info info;
1394 u32 rts_thresh = sc->hw->wiphy->rts_threshold;
1395 bool rts = false;
1396
1397 memset(&info, 0, sizeof(info));
1398 info.is_first = true;
1399 info.is_last = true;
1400 info.qcu = txq->axq_qnum;
1401
1402 while (bf) {
1403 struct sk_buff *skb = bf->bf_mpdu;
1404 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1405 struct ath_frame_info *fi = get_frame_info(skb);
1406 bool aggr = !!(bf->bf_state.bf_type & BUF_AGGR);
1407
1408 info.type = get_hw_packet_type(skb);
1409 if (bf->bf_next)
1410 info.link = bf->bf_next->bf_daddr;
1411 else
1412 info.link = (sc->tx99_state) ? bf->bf_daddr : 0;
1413
1414 if (!bf_first) {
1415 bf_first = bf;
1416
1417 if (!sc->tx99_state)
1418 info.flags = ATH9K_TXDESC_INTREQ;
1419 if ((tx_info->flags & IEEE80211_TX_CTL_CLEAR_PS_FILT) ||
1420 txq == sc->tx.uapsdq)
1421 info.flags |= ATH9K_TXDESC_CLRDMASK;
1422
1423 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1424 info.flags |= ATH9K_TXDESC_NOACK;
1425 if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
1426 info.flags |= ATH9K_TXDESC_LDPC;
1427
1428 if (bf->bf_state.bfs_paprd)
1429 info.flags |= (u32) bf->bf_state.bfs_paprd <<
1430 ATH9K_TXDESC_PAPRD_S;
1431
1432 /*
1433 * mac80211 doesn't handle RTS threshold for HT because
1434 * the decision has to be taken based on AMPDU length
1435 * and aggregation is done entirely inside ath9k.
1436 * Set the RTS/CTS flag for the first subframe based
1437 * on the threshold.
1438 */
1439 if (aggr && (bf == bf_first) &&
1440 unlikely(rts_thresh != (u32) -1)) {
1441 /*
1442 * "len" is the size of the entire AMPDU.
1443 */
1444 if (!rts_thresh || (len > rts_thresh))
1445 rts = true;
1446 }
1447
1448 if (!aggr)
1449 len = fi->framelen;
1450
1451 ath_buf_set_rate(sc, bf, &info, len, rts);
1452 }
1453
1454 info.buf_addr[0] = bf->bf_buf_addr;
1455 info.buf_len[0] = skb->len;
1456 info.pkt_len = fi->framelen;
1457 info.keyix = fi->keyix;
1458 info.keytype = fi->keytype;
1459
1460 if (aggr) {
1461 if (bf == bf_first)
1462 info.aggr = AGGR_BUF_FIRST;
1463 else if (bf == bf_first->bf_lastbf)
1464 info.aggr = AGGR_BUF_LAST;
1465 else
1466 info.aggr = AGGR_BUF_MIDDLE;
1467
1468 info.ndelim = bf->bf_state.ndelim;
1469 info.aggr_len = len;
1470 }
1471
1472 if (bf == bf_first->bf_lastbf)
1473 bf_first = NULL;
1474
1475 ath9k_hw_set_txdesc(ah, bf->bf_desc, &info);
1476 bf = bf->bf_next;
1477 }
1478}
1479
1480static void
1481ath_tx_form_burst(struct ath_softc *sc, struct ath_txq *txq,
1482 struct ath_atx_tid *tid, struct list_head *bf_q,
1483 struct ath_buf *bf_first)
1484{
1485 struct ath_buf *bf = bf_first, *bf_prev = NULL;
1486 int nframes = 0, ret;
1487
1488 do {
1489 struct ieee80211_tx_info *tx_info;
1490
1491 nframes++;
1492 list_add_tail(&bf->list, bf_q);
1493 if (bf_prev)
1494 bf_prev->bf_next = bf;
1495 bf_prev = bf;
1496
1497 if (nframes >= 2)
1498 break;
1499
1500 ret = ath_tx_get_tid_subframe(sc, txq, tid, &bf);
1501 if (ret < 0)
1502 break;
1503
1504 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
1505 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
1506 __skb_queue_tail(&tid->retry_q, bf->bf_mpdu);
1507 break;
1508 }
1509
1510 ath_set_rates(tid->an->vif, tid->an->sta, bf);
1511 } while (1);
1512}
1513
1514static int ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
1515 struct ath_atx_tid *tid)
1516{
1517 struct ath_buf *bf = NULL;
1518 struct ieee80211_tx_info *tx_info;
1519 struct list_head bf_q;
1520 int aggr_len = 0, ret;
1521 bool aggr;
1522
1523 INIT_LIST_HEAD(&bf_q);
1524
1525 ret = ath_tx_get_tid_subframe(sc, txq, tid, &bf);
1526 if (ret < 0)
1527 return ret;
1528
1529 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
1530 aggr = !!(tx_info->flags & IEEE80211_TX_CTL_AMPDU);
1531 if ((aggr && txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH) ||
1532 (!aggr && txq->axq_depth >= ATH_NON_AGGR_MIN_QDEPTH)) {
1533 __skb_queue_tail(&tid->retry_q, bf->bf_mpdu);
1534 return -EBUSY;
1535 }
1536
1537 ath_set_rates(tid->an->vif, tid->an->sta, bf);
1538 if (aggr)
1539 aggr_len = ath_tx_form_aggr(sc, txq, tid, &bf_q, bf);
1540 else
1541 ath_tx_form_burst(sc, txq, tid, &bf_q, bf);
1542
1543 if (list_empty(&bf_q))
1544 return -EAGAIN;
1545
1546 if (tid->clear_ps_filter || tid->an->no_ps_filter) {
1547 tid->clear_ps_filter = false;
1548 tx_info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
1549 }
1550
1551 ath_tx_fill_desc(sc, bf, txq, aggr_len);
1552 ath_tx_txqaddbuf(sc, txq, &bf_q, false);
1553 return 0;
1554}
1555
1556int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
1557 u16 tid, u16 *ssn)
1558{
1559 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1560 struct ath_atx_tid *txtid;
1561 struct ath_txq *txq;
1562 struct ath_node *an;
1563 u8 density;
1564
1565 ath_dbg(common, XMIT, "%s called\n", __func__);
1566
1567 an = (struct ath_node *)sta->drv_priv;
1568 txtid = ATH_AN_2_TID(an, tid);
1569 txq = txtid->txq;
1570
1571 ath_txq_lock(sc, txq);
1572
1573 /* update ampdu factor/density, they may have changed. This may happen
1574 * in HT IBSS when a beacon with HT-info is received after the station
1575 * has already been added.
1576 */
1577 if (sta->deflink.ht_cap.ht_supported) {
1578 an->maxampdu = (1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
1579 sta->deflink.ht_cap.ampdu_factor)) - 1;
1580 density = ath9k_parse_mpdudensity(sta->deflink.ht_cap.ampdu_density);
1581 an->mpdudensity = density;
1582 }
1583
1584 txtid->active = true;
1585 *ssn = txtid->seq_start = txtid->seq_next;
1586 txtid->bar_index = -1;
1587
1588 memset(txtid->tx_buf, 0, sizeof(txtid->tx_buf));
1589 txtid->baw_head = txtid->baw_tail = 0;
1590
1591 ath_txq_unlock_complete(sc, txq);
1592
1593 return 0;
1594}
1595
1596void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
1597{
1598 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1599 struct ath_node *an = (struct ath_node *)sta->drv_priv;
1600 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
1601 struct ath_txq *txq = txtid->txq;
1602
1603 ath_dbg(common, XMIT, "%s called\n", __func__);
1604
1605 ath_txq_lock(sc, txq);
1606 txtid->active = false;
1607 ath_tx_flush_tid(sc, txtid);
1608 ath_txq_unlock_complete(sc, txq);
1609}
1610
1611void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
1612 struct ath_node *an)
1613{
1614 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1615 struct ath_atx_tid *tid;
1616 int tidno;
1617
1618 ath_dbg(common, XMIT, "%s called\n", __func__);
1619
1620 for (tidno = 0; tidno < IEEE80211_NUM_TIDS; tidno++) {
1621 tid = ath_node_to_tid(an, tidno);
1622
1623 if (!skb_queue_empty(&tid->retry_q))
1624 ieee80211_sta_set_buffered(sta, tid->tidno, true);
1625
1626 }
1627}
1628
1629void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an)
1630{
1631 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1632 struct ath_atx_tid *tid;
1633 struct ath_txq *txq;
1634 int tidno;
1635
1636 ath_dbg(common, XMIT, "%s called\n", __func__);
1637
1638 for (tidno = 0; tidno < IEEE80211_NUM_TIDS; tidno++) {
1639 tid = ath_node_to_tid(an, tidno);
1640 txq = tid->txq;
1641
1642 ath_txq_lock(sc, txq);
1643 tid->clear_ps_filter = true;
1644 if (!skb_queue_empty(&tid->retry_q)) {
1645 ath_tx_queue_tid(sc, tid);
1646 ath_txq_schedule(sc, txq);
1647 }
1648 ath_txq_unlock_complete(sc, txq);
1649
1650 }
1651}
1652
1653
1654static void
1655ath9k_set_moredata(struct ath_softc *sc, struct ath_buf *bf, bool val)
1656{
1657 struct ieee80211_hdr *hdr;
1658 u16 mask = cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1659 u16 mask_val = mask * val;
1660
1661 hdr = (struct ieee80211_hdr *) bf->bf_mpdu->data;
1662 if ((hdr->frame_control & mask) != mask_val) {
1663 hdr->frame_control = (hdr->frame_control & ~mask) | mask_val;
1664 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
1665 sizeof(*hdr), DMA_TO_DEVICE);
1666 }
1667}
1668
1669void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
1670 struct ieee80211_sta *sta,
1671 u16 tids, int nframes,
1672 enum ieee80211_frame_release_type reason,
1673 bool more_data)
1674{
1675 struct ath_softc *sc = hw->priv;
1676 struct ath_node *an = (struct ath_node *)sta->drv_priv;
1677 struct ath_txq *txq = sc->tx.uapsdq;
1678 struct ieee80211_tx_info *info;
1679 struct list_head bf_q;
1680 struct ath_buf *bf_tail = NULL, *bf = NULL;
1681 int i, ret;
1682
1683 INIT_LIST_HEAD(&bf_q);
1684 for (i = 0; tids && nframes; i++, tids >>= 1) {
1685 struct ath_atx_tid *tid;
1686
1687 if (!(tids & 1))
1688 continue;
1689
1690 tid = ATH_AN_2_TID(an, i);
1691
1692 ath_txq_lock(sc, tid->txq);
1693 while (nframes > 0) {
1694 ret = ath_tx_get_tid_subframe(sc, sc->tx.uapsdq,
1695 tid, &bf);
1696 if (ret < 0)
1697 break;
1698
1699 ath9k_set_moredata(sc, bf, true);
1700 list_add_tail(&bf->list, &bf_q);
1701 ath_set_rates(tid->an->vif, tid->an->sta, bf);
1702 if (bf_isampdu(bf))
1703 bf->bf_state.bf_type &= ~BUF_AGGR;
1704 if (bf_tail)
1705 bf_tail->bf_next = bf;
1706
1707 bf_tail = bf;
1708 nframes--;
1709 TX_STAT_INC(sc, txq->axq_qnum, a_queued_hw);
1710
1711 if (an->sta && skb_queue_empty(&tid->retry_q))
1712 ieee80211_sta_set_buffered(an->sta, i, false);
1713 }
1714 ath_txq_unlock_complete(sc, tid->txq);
1715 }
1716
1717 if (list_empty(&bf_q))
1718 return;
1719
1720 if (!more_data)
1721 ath9k_set_moredata(sc, bf_tail, false);
1722
1723 info = IEEE80211_SKB_CB(bf_tail->bf_mpdu);
1724 info->flags |= IEEE80211_TX_STATUS_EOSP;
1725
1726 bf = list_first_entry(&bf_q, struct ath_buf, list);
1727 ath_txq_lock(sc, txq);
1728 ath_tx_fill_desc(sc, bf, txq, 0);
1729 ath_tx_txqaddbuf(sc, txq, &bf_q, false);
1730 ath_txq_unlock(sc, txq);
1731}
1732
1733/********************/
1734/* Queue Management */
1735/********************/
1736
1737struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
1738{
1739 struct ath_hw *ah = sc->sc_ah;
1740 struct ath9k_tx_queue_info qi;
1741 static const int subtype_txq_to_hwq[] = {
1742 [IEEE80211_AC_BE] = ATH_TXQ_AC_BE,
1743 [IEEE80211_AC_BK] = ATH_TXQ_AC_BK,
1744 [IEEE80211_AC_VI] = ATH_TXQ_AC_VI,
1745 [IEEE80211_AC_VO] = ATH_TXQ_AC_VO,
1746 };
1747 int axq_qnum, i;
1748
1749 memset(&qi, 0, sizeof(qi));
1750 qi.tqi_subtype = subtype_txq_to_hwq[subtype];
1751 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
1752 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
1753 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
1754 qi.tqi_physCompBuf = 0;
1755
1756 /*
1757 * Enable interrupts only for EOL and DESC conditions.
1758 * We mark tx descriptors to receive a DESC interrupt
1759 * when a tx queue gets deep; otherwise waiting for the
1760 * EOL to reap descriptors. Note that this is done to
1761 * reduce interrupt load and this only defers reaping
1762 * descriptors, never transmitting frames. Aside from
1763 * reducing interrupts this also permits more concurrency.
1764 * The only potential downside is if the tx queue backs
1765 * up in which case the top half of the kernel may backup
1766 * due to a lack of tx descriptors.
1767 *
1768 * The UAPSD queue is an exception, since we take a desc-
1769 * based intr on the EOSP frames.
1770 */
1771 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1772 qi.tqi_qflags = TXQ_FLAG_TXINT_ENABLE;
1773 } else {
1774 if (qtype == ATH9K_TX_QUEUE_UAPSD)
1775 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
1776 else
1777 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
1778 TXQ_FLAG_TXDESCINT_ENABLE;
1779 }
1780 axq_qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
1781 if (axq_qnum == -1) {
1782 /*
1783 * NB: don't print a message, this happens
1784 * normally on parts with too few tx queues
1785 */
1786 return NULL;
1787 }
1788 if (!ATH_TXQ_SETUP(sc, axq_qnum)) {
1789 struct ath_txq *txq = &sc->tx.txq[axq_qnum];
1790
1791 txq->axq_qnum = axq_qnum;
1792 txq->mac80211_qnum = -1;
1793 txq->axq_link = NULL;
1794 __skb_queue_head_init(&txq->complete_q);
1795 INIT_LIST_HEAD(&txq->axq_q);
1796 spin_lock_init(&txq->axq_lock);
1797 txq->axq_depth = 0;
1798 txq->axq_ampdu_depth = 0;
1799 txq->axq_tx_inprogress = false;
1800 sc->tx.txqsetup |= 1<<axq_qnum;
1801
1802 txq->txq_headidx = txq->txq_tailidx = 0;
1803 for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
1804 INIT_LIST_HEAD(&txq->txq_fifo[i]);
1805 }
1806 return &sc->tx.txq[axq_qnum];
1807}
1808
1809int ath_txq_update(struct ath_softc *sc, int qnum,
1810 struct ath9k_tx_queue_info *qinfo)
1811{
1812 struct ath_hw *ah = sc->sc_ah;
1813 int error = 0;
1814 struct ath9k_tx_queue_info qi;
1815
1816 BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
1817
1818 ath9k_hw_get_txq_props(ah, qnum, &qi);
1819 qi.tqi_aifs = qinfo->tqi_aifs;
1820 qi.tqi_cwmin = qinfo->tqi_cwmin;
1821 qi.tqi_cwmax = qinfo->tqi_cwmax;
1822 qi.tqi_burstTime = qinfo->tqi_burstTime;
1823 qi.tqi_readyTime = qinfo->tqi_readyTime;
1824
1825 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
1826 ath_err(ath9k_hw_common(sc->sc_ah),
1827 "Unable to update hardware queue %u!\n", qnum);
1828 error = -EIO;
1829 } else {
1830 ath9k_hw_resettxqueue(ah, qnum);
1831 }
1832
1833 return error;
1834}
1835
1836int ath_cabq_update(struct ath_softc *sc)
1837{
1838 struct ath9k_tx_queue_info qi;
1839 struct ath_beacon_config *cur_conf = &sc->cur_chan->beacon;
1840 int qnum = sc->beacon.cabq->axq_qnum;
1841
1842 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
1843
1844 qi.tqi_readyTime = (TU_TO_USEC(cur_conf->beacon_interval) *
1845 ATH_CABQ_READY_TIME) / 100;
1846 ath_txq_update(sc, qnum, &qi);
1847
1848 return 0;
1849}
1850
1851static void ath_drain_txq_list(struct ath_softc *sc, struct ath_txq *txq,
1852 struct list_head *list)
1853{
1854 struct ath_buf *bf, *lastbf;
1855 struct list_head bf_head;
1856 struct ath_tx_status ts;
1857
1858 memset(&ts, 0, sizeof(ts));
1859 ts.ts_status = ATH9K_TX_FLUSH;
1860 INIT_LIST_HEAD(&bf_head);
1861
1862 while (!list_empty(list)) {
1863 bf = list_first_entry(list, struct ath_buf, list);
1864
1865 if (bf->bf_state.stale) {
1866 list_del(&bf->list);
1867
1868 ath_tx_return_buffer(sc, bf);
1869 continue;
1870 }
1871
1872 lastbf = bf->bf_lastbf;
1873 list_cut_position(&bf_head, list, &lastbf->list);
1874 ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
1875 }
1876}
1877
1878/*
1879 * Drain a given TX queue (could be Beacon or Data)
1880 *
1881 * This assumes output has been stopped and
1882 * we do not need to block ath_tx_tasklet.
1883 */
1884void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq)
1885{
1886 rcu_read_lock();
1887 ath_txq_lock(sc, txq);
1888
1889 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1890 int idx = txq->txq_tailidx;
1891
1892 while (!list_empty(&txq->txq_fifo[idx])) {
1893 ath_drain_txq_list(sc, txq, &txq->txq_fifo[idx]);
1894
1895 INCR(idx, ATH_TXFIFO_DEPTH);
1896 }
1897 txq->txq_tailidx = idx;
1898 }
1899
1900 txq->axq_link = NULL;
1901 txq->axq_tx_inprogress = false;
1902 ath_drain_txq_list(sc, txq, &txq->axq_q);
1903
1904 ath_txq_unlock_complete(sc, txq);
1905 rcu_read_unlock();
1906}
1907
1908bool ath_drain_all_txq(struct ath_softc *sc)
1909{
1910 struct ath_hw *ah = sc->sc_ah;
1911 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1912 struct ath_txq *txq;
1913 int i;
1914 u32 npend = 0;
1915
1916 if (test_bit(ATH_OP_INVALID, &common->op_flags))
1917 return true;
1918
1919 ath9k_hw_abort_tx_dma(ah);
1920
1921 /* Check if any queue remains active */
1922 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1923 if (!ATH_TXQ_SETUP(sc, i))
1924 continue;
1925
1926 if (!sc->tx.txq[i].axq_depth)
1927 continue;
1928
1929 if (ath9k_hw_numtxpending(ah, sc->tx.txq[i].axq_qnum))
1930 npend |= BIT(i);
1931 }
1932
1933 if (npend) {
1934 RESET_STAT_INC(sc, RESET_TX_DMA_ERROR);
1935 ath_dbg(common, RESET,
1936 "Failed to stop TX DMA, queues=0x%03x!\n", npend);
1937 }
1938
1939 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1940 if (!ATH_TXQ_SETUP(sc, i))
1941 continue;
1942
1943 txq = &sc->tx.txq[i];
1944 ath_draintxq(sc, txq);
1945 }
1946
1947 return !npend;
1948}
1949
1950void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1951{
1952 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1953 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1954}
1955
1956/* For each acq entry, for each tid, try to schedule packets
1957 * for transmit until ampdu_depth has reached min Q depth.
1958 */
1959void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1960{
1961 struct ieee80211_hw *hw = sc->hw;
1962 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1963 struct ieee80211_txq *queue;
1964 struct ath_atx_tid *tid;
1965 int ret;
1966
1967 if (txq->mac80211_qnum < 0)
1968 return;
1969
1970 if (test_bit(ATH_OP_HW_RESET, &common->op_flags))
1971 return;
1972
1973 ieee80211_txq_schedule_start(hw, txq->mac80211_qnum);
1974 spin_lock_bh(&sc->chan_lock);
1975 rcu_read_lock();
1976
1977 if (sc->cur_chan->stopped)
1978 goto out;
1979
1980 while ((queue = ieee80211_next_txq(hw, txq->mac80211_qnum))) {
1981 bool force;
1982
1983 tid = (struct ath_atx_tid *)queue->drv_priv;
1984
1985 ret = ath_tx_sched_aggr(sc, txq, tid);
1986 ath_dbg(common, QUEUE, "ath_tx_sched_aggr returned %d\n", ret);
1987
1988 force = !skb_queue_empty(&tid->retry_q);
1989 ieee80211_return_txq(hw, queue, force);
1990 }
1991
1992out:
1993 rcu_read_unlock();
1994 spin_unlock_bh(&sc->chan_lock);
1995 ieee80211_txq_schedule_end(hw, txq->mac80211_qnum);
1996}
1997
1998void ath_txq_schedule_all(struct ath_softc *sc)
1999{
2000 struct ath_txq *txq;
2001 int i;
2002
2003 for (i = 0; i < IEEE80211_NUM_ACS; i++) {
2004 txq = sc->tx.txq_map[i];
2005
2006 spin_lock_bh(&txq->axq_lock);
2007 ath_txq_schedule(sc, txq);
2008 spin_unlock_bh(&txq->axq_lock);
2009 }
2010}
2011
2012/***********/
2013/* TX, DMA */
2014/***********/
2015
2016/*
2017 * Insert a chain of ath_buf (descriptors) on a txq and
2018 * assume the descriptors are already chained together by caller.
2019 */
2020static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
2021 struct list_head *head, bool internal)
2022{
2023 struct ath_hw *ah = sc->sc_ah;
2024 struct ath_common *common = ath9k_hw_common(ah);
2025 struct ath_buf *bf, *bf_last;
2026 bool puttxbuf = false;
2027 bool edma;
2028
2029 /*
2030 * Insert the frame on the outbound list and
2031 * pass it on to the hardware.
2032 */
2033
2034 if (list_empty(head))
2035 return;
2036
2037 edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
2038 bf = list_first_entry(head, struct ath_buf, list);
2039 bf_last = list_entry(head->prev, struct ath_buf, list);
2040
2041 ath_dbg(common, QUEUE, "qnum: %d, txq depth: %d\n",
2042 txq->axq_qnum, txq->axq_depth);
2043
2044 if (edma && list_empty(&txq->txq_fifo[txq->txq_headidx])) {
2045 list_splice_tail_init(head, &txq->txq_fifo[txq->txq_headidx]);
2046 INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
2047 puttxbuf = true;
2048 } else {
2049 list_splice_tail_init(head, &txq->axq_q);
2050
2051 if (txq->axq_link) {
2052 ath9k_hw_set_desc_link(ah, txq->axq_link, bf->bf_daddr);
2053 ath_dbg(common, XMIT, "link[%u] (%p)=%llx (%p)\n",
2054 txq->axq_qnum, txq->axq_link,
2055 ito64(bf->bf_daddr), bf->bf_desc);
2056 } else if (!edma)
2057 puttxbuf = true;
2058
2059 txq->axq_link = bf_last->bf_desc;
2060 }
2061
2062 if (puttxbuf) {
2063 TX_STAT_INC(sc, txq->axq_qnum, puttxbuf);
2064 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
2065 ath_dbg(common, XMIT, "TXDP[%u] = %llx (%p)\n",
2066 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
2067 }
2068
2069 if (!edma || sc->tx99_state) {
2070 TX_STAT_INC(sc, txq->axq_qnum, txstart);
2071 ath9k_hw_txstart(ah, txq->axq_qnum);
2072 }
2073
2074 if (!internal) {
2075 while (bf) {
2076 txq->axq_depth++;
2077 if (bf_is_ampdu_not_probing(bf))
2078 txq->axq_ampdu_depth++;
2079
2080 bf_last = bf->bf_lastbf;
2081 bf = bf_last->bf_next;
2082 bf_last->bf_next = NULL;
2083 }
2084 }
2085}
2086
2087static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
2088 struct ath_atx_tid *tid, struct sk_buff *skb)
2089{
2090 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
2091 struct ath_frame_info *fi = get_frame_info(skb);
2092 struct list_head bf_head;
2093 struct ath_buf *bf = fi->bf;
2094
2095 INIT_LIST_HEAD(&bf_head);
2096 list_add_tail(&bf->list, &bf_head);
2097 bf->bf_state.bf_type = 0;
2098 if (tid && (tx_info->flags & IEEE80211_TX_CTL_AMPDU)) {
2099 bf->bf_state.bf_type = BUF_AMPDU;
2100 ath_tx_addto_baw(sc, tid, bf);
2101 }
2102
2103 bf->bf_next = NULL;
2104 bf->bf_lastbf = bf;
2105 ath_tx_fill_desc(sc, bf, txq, fi->framelen);
2106 ath_tx_txqaddbuf(sc, txq, &bf_head, false);
2107 TX_STAT_INC(sc, txq->axq_qnum, queued);
2108}
2109
2110static void setup_frame_info(struct ieee80211_hw *hw,
2111 struct ieee80211_sta *sta,
2112 struct sk_buff *skb,
2113 int framelen)
2114{
2115 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
2116 struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
2117 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
2118 const struct ieee80211_rate *rate;
2119 struct ath_frame_info *fi = get_frame_info(skb);
2120 struct ath_node *an = NULL;
2121 enum ath9k_key_type keytype;
2122 bool short_preamble = false;
2123 u8 txpower;
2124
2125 /*
2126 * We check if Short Preamble is needed for the CTS rate by
2127 * checking the BSS's global flag.
2128 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
2129 */
2130 if (tx_info->control.vif &&
2131 tx_info->control.vif->bss_conf.use_short_preamble)
2132 short_preamble = true;
2133
2134 rate = ieee80211_get_rts_cts_rate(hw, tx_info);
2135 keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
2136
2137 if (sta)
2138 an = (struct ath_node *) sta->drv_priv;
2139
2140 if (tx_info->control.vif) {
2141 struct ieee80211_vif *vif = tx_info->control.vif;
2142 if (vif->bss_conf.txpower == INT_MIN)
2143 goto nonvifpower;
2144 txpower = 2 * vif->bss_conf.txpower;
2145 } else {
2146 struct ath_softc *sc;
2147 nonvifpower:
2148 sc = hw->priv;
2149
2150 txpower = sc->cur_chan->cur_txpower;
2151 }
2152
2153 memset(fi, 0, sizeof(*fi));
2154 fi->txq = -1;
2155 if (hw_key)
2156 fi->keyix = hw_key->hw_key_idx;
2157 else if (an && ieee80211_is_data(hdr->frame_control) && an->ps_key > 0)
2158 fi->keyix = an->ps_key;
2159 else
2160 fi->keyix = ATH9K_TXKEYIX_INVALID;
2161 fi->dyn_smps = sta && sta->deflink.smps_mode == IEEE80211_SMPS_DYNAMIC;
2162 fi->keytype = keytype;
2163 fi->framelen = framelen;
2164 fi->tx_power = txpower;
2165
2166 if (!rate)
2167 return;
2168 fi->rtscts_rate = rate->hw_value;
2169 if (short_preamble)
2170 fi->rtscts_rate |= rate->hw_value_short;
2171}
2172
2173u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
2174{
2175 struct ath_hw *ah = sc->sc_ah;
2176 struct ath9k_channel *curchan = ah->curchan;
2177
2178 if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) && IS_CHAN_5GHZ(curchan) &&
2179 (chainmask == 0x7) && (rate < 0x90))
2180 return 0x3;
2181 else if (AR_SREV_9462(ah) && ath9k_hw_btcoex_is_enabled(ah) &&
2182 IS_CCK_RATE(rate))
2183 return 0x2;
2184 else
2185 return chainmask;
2186}
2187
2188/*
2189 * Assign a descriptor (and sequence number if necessary,
2190 * and map buffer for DMA. Frees skb on error
2191 */
2192static struct ath_buf *ath_tx_setup_buffer(struct ath_softc *sc,
2193 struct ath_txq *txq,
2194 struct ath_atx_tid *tid,
2195 struct sk_buff *skb)
2196{
2197 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2198 struct ath_frame_info *fi = get_frame_info(skb);
2199 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
2200 struct ath_buf *bf;
2201 int fragno;
2202 u16 seqno;
2203
2204 bf = ath_tx_get_buffer(sc);
2205 if (!bf) {
2206 ath_dbg(common, XMIT, "TX buffers are full\n");
2207 return NULL;
2208 }
2209
2210 ATH_TXBUF_RESET(bf);
2211
2212 if (tid && ieee80211_is_data_present(hdr->frame_control)) {
2213 fragno = le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG;
2214 seqno = tid->seq_next;
2215 hdr->seq_ctrl = cpu_to_le16(tid->seq_next << IEEE80211_SEQ_SEQ_SHIFT);
2216
2217 if (fragno)
2218 hdr->seq_ctrl |= cpu_to_le16(fragno);
2219
2220 if (!ieee80211_has_morefrags(hdr->frame_control))
2221 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
2222
2223 bf->bf_state.seqno = seqno;
2224 }
2225
2226 bf->bf_mpdu = skb;
2227
2228 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
2229 skb->len, DMA_TO_DEVICE);
2230 if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
2231 bf->bf_mpdu = NULL;
2232 bf->bf_buf_addr = 0;
2233 ath_err(ath9k_hw_common(sc->sc_ah),
2234 "dma_mapping_error() on TX\n");
2235 ath_tx_return_buffer(sc, bf);
2236 return NULL;
2237 }
2238
2239 fi->bf = bf;
2240
2241 return bf;
2242}
2243
2244void ath_assign_seq(struct ath_common *common, struct sk_buff *skb)
2245{
2246 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2247 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2248 struct ieee80211_vif *vif = info->control.vif;
2249 struct ath_vif *avp;
2250
2251 if (!(info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ))
2252 return;
2253
2254 if (!vif)
2255 return;
2256
2257 avp = (struct ath_vif *)vif->drv_priv;
2258
2259 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
2260 avp->seq_no += 0x10;
2261
2262 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
2263 hdr->seq_ctrl |= cpu_to_le16(avp->seq_no);
2264}
2265
2266static int ath_tx_prepare(struct ieee80211_hw *hw, struct sk_buff *skb,
2267 struct ath_tx_control *txctl)
2268{
2269 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2270 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2271 struct ieee80211_sta *sta = txctl->sta;
2272 struct ieee80211_vif *vif = info->control.vif;
2273 struct ath_vif *avp;
2274 struct ath_softc *sc = hw->priv;
2275 int frmlen = skb->len + FCS_LEN;
2276 int padpos, padsize;
2277
2278 /* NOTE: sta can be NULL according to net/mac80211.h */
2279 if (sta)
2280 txctl->an = (struct ath_node *)sta->drv_priv;
2281 else if (vif && ieee80211_is_data(hdr->frame_control)) {
2282 avp = (void *)vif->drv_priv;
2283 txctl->an = &avp->mcast_node;
2284 }
2285
2286 if (info->control.hw_key)
2287 frmlen += info->control.hw_key->icv_len;
2288
2289 ath_assign_seq(ath9k_hw_common(sc->sc_ah), skb);
2290
2291 if ((vif && vif->type != NL80211_IFTYPE_AP &&
2292 vif->type != NL80211_IFTYPE_AP_VLAN) ||
2293 !ieee80211_is_data(hdr->frame_control))
2294 info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
2295
2296 /* Add the padding after the header if this is not already done */
2297 padpos = ieee80211_hdrlen(hdr->frame_control);
2298 padsize = padpos & 3;
2299 if (padsize && skb->len > padpos) {
2300 if (skb_headroom(skb) < padsize)
2301 return -ENOMEM;
2302
2303 skb_push(skb, padsize);
2304 memmove(skb->data, skb->data + padsize, padpos);
2305 }
2306
2307 setup_frame_info(hw, sta, skb, frmlen);
2308 return 0;
2309}
2310
2311
2312/* Upon failure caller should free skb */
2313int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
2314 struct ath_tx_control *txctl)
2315{
2316 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2317 struct ieee80211_sta *sta = txctl->sta;
2318 struct ieee80211_vif *vif = info->control.vif;
2319 struct ath_frame_info *fi = get_frame_info(skb);
2320 struct ath_softc *sc = hw->priv;
2321 struct ath_txq *txq = txctl->txq;
2322 struct ath_atx_tid *tid = NULL;
2323 struct ath_node *an = NULL;
2324 struct ath_buf *bf;
2325 bool ps_resp;
2326 int q, ret;
2327
2328 ps_resp = !!(info->control.flags & IEEE80211_TX_CTRL_PS_RESPONSE);
2329
2330 ret = ath_tx_prepare(hw, skb, txctl);
2331 if (ret)
2332 return ret;
2333
2334 /*
2335 * At this point, the vif, hw_key and sta pointers in the tx control
2336 * info are no longer valid (overwritten by the ath_frame_info data.
2337 */
2338
2339 q = skb_get_queue_mapping(skb);
2340
2341 if (ps_resp)
2342 txq = sc->tx.uapsdq;
2343
2344 if (txctl->sta) {
2345 an = (struct ath_node *) sta->drv_priv;
2346 tid = ath_get_skb_tid(sc, an, skb);
2347 }
2348
2349 ath_txq_lock(sc, txq);
2350 if (txq == sc->tx.txq_map[q]) {
2351 fi->txq = q;
2352 ++txq->pending_frames;
2353 }
2354
2355 bf = ath_tx_setup_buffer(sc, txq, tid, skb);
2356 if (!bf) {
2357 ath_txq_skb_done(sc, txq, skb);
2358 if (txctl->paprd)
2359 dev_kfree_skb_any(skb);
2360 else
2361 ieee80211_free_txskb(sc->hw, skb);
2362 goto out;
2363 }
2364
2365 bf->bf_state.bfs_paprd = txctl->paprd;
2366
2367 if (txctl->paprd)
2368 bf->bf_state.bfs_paprd_timestamp = jiffies;
2369
2370 ath_set_rates(vif, sta, bf);
2371 ath_tx_send_normal(sc, txq, tid, skb);
2372
2373out:
2374 ath_txq_unlock(sc, txq);
2375
2376 return 0;
2377}
2378
2379void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
2380 struct sk_buff *skb)
2381{
2382 struct ath_softc *sc = hw->priv;
2383 struct ath_tx_control txctl = {
2384 .txq = sc->beacon.cabq
2385 };
2386 struct ath_tx_info info = {};
2387 struct ath_buf *bf_tail = NULL;
2388 struct ath_buf *bf;
2389 LIST_HEAD(bf_q);
2390 int duration = 0;
2391 int max_duration;
2392
2393 max_duration =
2394 sc->cur_chan->beacon.beacon_interval * 1000 *
2395 sc->cur_chan->beacon.dtim_period / ATH_BCBUF;
2396
2397 do {
2398 struct ath_frame_info *fi = get_frame_info(skb);
2399
2400 if (ath_tx_prepare(hw, skb, &txctl))
2401 break;
2402
2403 bf = ath_tx_setup_buffer(sc, txctl.txq, NULL, skb);
2404 if (!bf)
2405 break;
2406
2407 bf->bf_lastbf = bf;
2408 ath_set_rates(vif, NULL, bf);
2409 ath_buf_set_rate(sc, bf, &info, fi->framelen, false);
2410 duration += info.rates[0].PktDuration;
2411 if (bf_tail)
2412 bf_tail->bf_next = bf;
2413
2414 list_add_tail(&bf->list, &bf_q);
2415 bf_tail = bf;
2416 skb = NULL;
2417
2418 if (duration > max_duration)
2419 break;
2420
2421 skb = ieee80211_get_buffered_bc(hw, vif);
2422 } while(skb);
2423
2424 if (skb)
2425 ieee80211_free_txskb(hw, skb);
2426
2427 if (list_empty(&bf_q))
2428 return;
2429
2430 bf = list_last_entry(&bf_q, struct ath_buf, list);
2431 ath9k_set_moredata(sc, bf, false);
2432
2433 bf = list_first_entry(&bf_q, struct ath_buf, list);
2434 ath_txq_lock(sc, txctl.txq);
2435 ath_tx_fill_desc(sc, bf, txctl.txq, 0);
2436 ath_tx_txqaddbuf(sc, txctl.txq, &bf_q, false);
2437 TX_STAT_INC(sc, txctl.txq->axq_qnum, queued);
2438 ath_txq_unlock(sc, txctl.txq);
2439}
2440
2441/*****************/
2442/* TX Completion */
2443/*****************/
2444
2445static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
2446 int tx_flags, struct ath_txq *txq,
2447 struct ieee80211_sta *sta)
2448{
2449 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
2450 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2451 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
2452 int padpos, padsize;
2453 unsigned long flags;
2454
2455 ath_dbg(common, XMIT, "TX complete: skb: %p\n", skb);
2456
2457 if (sc->sc_ah->caldata)
2458 set_bit(PAPRD_PACKET_SENT, &sc->sc_ah->caldata->cal_flags);
2459
2460 if (!(tx_flags & ATH_TX_ERROR)) {
2461 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
2462 tx_info->flags |= IEEE80211_TX_STAT_NOACK_TRANSMITTED;
2463 else
2464 tx_info->flags |= IEEE80211_TX_STAT_ACK;
2465 }
2466
2467 if (tx_info->flags & IEEE80211_TX_CTL_REQ_TX_STATUS) {
2468 padpos = ieee80211_hdrlen(hdr->frame_control);
2469 padsize = padpos & 3;
2470 if (padsize && skb->len>padpos+padsize) {
2471 /*
2472 * Remove MAC header padding before giving the frame back to
2473 * mac80211.
2474 */
2475 memmove(skb->data + padsize, skb->data, padpos);
2476 skb_pull(skb, padsize);
2477 }
2478 }
2479
2480 spin_lock_irqsave(&sc->sc_pm_lock, flags);
2481 if ((sc->ps_flags & PS_WAIT_FOR_TX_ACK) && !txq->axq_depth) {
2482 sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
2483 ath_dbg(common, PS,
2484 "Going back to sleep after having received TX status (0x%lx)\n",
2485 sc->ps_flags & (PS_WAIT_FOR_BEACON |
2486 PS_WAIT_FOR_CAB |
2487 PS_WAIT_FOR_PSPOLL_DATA |
2488 PS_WAIT_FOR_TX_ACK));
2489 }
2490 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
2491
2492 ath_txq_skb_done(sc, txq, skb);
2493 tx_info->status.status_driver_data[0] = sta;
2494 __skb_queue_tail(&txq->complete_q, skb);
2495}
2496
2497static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
2498 struct ath_txq *txq, struct list_head *bf_q,
2499 struct ieee80211_sta *sta,
2500 struct ath_tx_status *ts, int txok)
2501{
2502 struct sk_buff *skb = bf->bf_mpdu;
2503 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
2504 unsigned long flags;
2505 int tx_flags = 0;
2506
2507 if (!txok)
2508 tx_flags |= ATH_TX_ERROR;
2509
2510 if (ts->ts_status & ATH9K_TXERR_FILT)
2511 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
2512
2513 dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
2514 bf->bf_buf_addr = 0;
2515 if (sc->tx99_state)
2516 goto skip_tx_complete;
2517
2518 if (bf->bf_state.bfs_paprd) {
2519 if (time_after(jiffies,
2520 bf->bf_state.bfs_paprd_timestamp +
2521 msecs_to_jiffies(ATH_PAPRD_TIMEOUT)))
2522 dev_kfree_skb_any(skb);
2523 else
2524 complete(&sc->paprd_complete);
2525 } else {
2526 ath_debug_stat_tx(sc, bf, ts, txq, tx_flags);
2527 ath_tx_complete(sc, skb, tx_flags, txq, sta);
2528 }
2529skip_tx_complete:
2530 /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
2531 * accidentally reference it later.
2532 */
2533 bf->bf_mpdu = NULL;
2534
2535 /*
2536 * Return the list of ath_buf of this mpdu to free queue
2537 */
2538 spin_lock_irqsave(&sc->tx.txbuflock, flags);
2539 list_splice_tail_init(bf_q, &sc->tx.txbuf);
2540 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
2541}
2542
2543static void ath_clear_tx_status(struct ieee80211_tx_info *tx_info)
2544{
2545 void *ptr = &tx_info->status;
2546
2547 memset(ptr + sizeof(tx_info->status.rates), 0,
2548 sizeof(tx_info->status) -
2549 sizeof(tx_info->status.rates) -
2550 sizeof(tx_info->status.status_driver_data));
2551}
2552
2553static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
2554 struct ath_tx_status *ts, int nframes, int nbad,
2555 int txok)
2556{
2557 struct sk_buff *skb = bf->bf_mpdu;
2558 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
2559 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
2560 struct ieee80211_hw *hw = sc->hw;
2561 struct ath_hw *ah = sc->sc_ah;
2562 u8 i, tx_rateindex;
2563
2564 ath_clear_tx_status(tx_info);
2565
2566 if (txok)
2567 tx_info->status.ack_signal = ts->ts_rssi;
2568
2569 tx_rateindex = ts->ts_rateindex;
2570 WARN_ON(tx_rateindex >= hw->max_rates);
2571
2572 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
2573 tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
2574
2575 BUG_ON(nbad > nframes);
2576 }
2577 tx_info->status.ampdu_len = nframes;
2578 tx_info->status.ampdu_ack_len = nframes - nbad;
2579
2580 tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
2581
2582 for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
2583 tx_info->status.rates[i].count = 0;
2584 tx_info->status.rates[i].idx = -1;
2585 }
2586
2587 if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
2588 (tx_info->flags & IEEE80211_TX_CTL_NO_ACK) == 0) {
2589 /*
2590 * If an underrun error is seen assume it as an excessive
2591 * retry only if max frame trigger level has been reached
2592 * (2 KB for single stream, and 4 KB for dual stream).
2593 * Adjust the long retry as if the frame was tried
2594 * hw->max_rate_tries times to affect how rate control updates
2595 * PER for the failed rate.
2596 * In case of congestion on the bus penalizing this type of
2597 * underruns should help hardware actually transmit new frames
2598 * successfully by eventually preferring slower rates.
2599 * This itself should also alleviate congestion on the bus.
2600 */
2601 if (unlikely(ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
2602 ATH9K_TX_DELIM_UNDERRUN)) &&
2603 ieee80211_is_data(hdr->frame_control) &&
2604 ah->tx_trig_level >= sc->sc_ah->config.max_txtrig_level)
2605 tx_info->status.rates[tx_rateindex].count =
2606 hw->max_rate_tries;
2607 }
2608}
2609
2610static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
2611{
2612 struct ath_hw *ah = sc->sc_ah;
2613 struct ath_common *common = ath9k_hw_common(ah);
2614 struct ath_buf *bf, *lastbf, *bf_held = NULL;
2615 struct list_head bf_head;
2616 struct ath_desc *ds;
2617 struct ath_tx_status ts;
2618 int status;
2619
2620 ath_dbg(common, QUEUE, "tx queue %d (%x), link %p\n",
2621 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
2622 txq->axq_link);
2623
2624 ath_txq_lock(sc, txq);
2625 for (;;) {
2626 if (test_bit(ATH_OP_HW_RESET, &common->op_flags))
2627 break;
2628
2629 if (list_empty(&txq->axq_q)) {
2630 txq->axq_link = NULL;
2631 ath_txq_schedule(sc, txq);
2632 break;
2633 }
2634 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
2635
2636 /*
2637 * There is a race condition that a BH gets scheduled
2638 * after sw writes TxE and before hw re-load the last
2639 * descriptor to get the newly chained one.
2640 * Software must keep the last DONE descriptor as a
2641 * holding descriptor - software does so by marking
2642 * it with the STALE flag.
2643 */
2644 bf_held = NULL;
2645 if (bf->bf_state.stale) {
2646 bf_held = bf;
2647 if (list_is_last(&bf_held->list, &txq->axq_q))
2648 break;
2649
2650 bf = list_entry(bf_held->list.next, struct ath_buf,
2651 list);
2652 }
2653
2654 lastbf = bf->bf_lastbf;
2655 ds = lastbf->bf_desc;
2656
2657 memset(&ts, 0, sizeof(ts));
2658 status = ath9k_hw_txprocdesc(ah, ds, &ts);
2659 if (status == -EINPROGRESS)
2660 break;
2661
2662 TX_STAT_INC(sc, txq->axq_qnum, txprocdesc);
2663
2664 /*
2665 * Remove ath_buf's of the same transmit unit from txq,
2666 * however leave the last descriptor back as the holding
2667 * descriptor for hw.
2668 */
2669 lastbf->bf_state.stale = true;
2670 INIT_LIST_HEAD(&bf_head);
2671 if (!list_is_singular(&lastbf->list))
2672 list_cut_position(&bf_head,
2673 &txq->axq_q, lastbf->list.prev);
2674
2675 if (bf_held) {
2676 list_del(&bf_held->list);
2677 ath_tx_return_buffer(sc, bf_held);
2678 }
2679
2680 ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
2681 }
2682 ath_txq_unlock_complete(sc, txq);
2683}
2684
2685void ath_tx_tasklet(struct ath_softc *sc)
2686{
2687 struct ath_hw *ah = sc->sc_ah;
2688 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1) & ah->intr_txqs;
2689 int i;
2690
2691 rcu_read_lock();
2692 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2693 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2694 ath_tx_processq(sc, &sc->tx.txq[i]);
2695 }
2696 rcu_read_unlock();
2697}
2698
2699void ath_tx_edma_tasklet(struct ath_softc *sc)
2700{
2701 struct ath_tx_status ts;
2702 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2703 struct ath_hw *ah = sc->sc_ah;
2704 struct ath_txq *txq;
2705 struct ath_buf *bf, *lastbf;
2706 struct list_head bf_head;
2707 struct list_head *fifo_list;
2708 int status;
2709
2710 rcu_read_lock();
2711 for (;;) {
2712 if (test_bit(ATH_OP_HW_RESET, &common->op_flags))
2713 break;
2714
2715 status = ath9k_hw_txprocdesc(ah, NULL, (void *)&ts);
2716 if (status == -EINPROGRESS)
2717 break;
2718 if (status == -EIO) {
2719 ath_dbg(common, XMIT, "Error processing tx status\n");
2720 break;
2721 }
2722
2723 /* Process beacon completions separately */
2724 if (ts.qid == sc->beacon.beaconq) {
2725 sc->beacon.tx_processed = true;
2726 sc->beacon.tx_last = !(ts.ts_status & ATH9K_TXERR_MASK);
2727
2728 if (ath9k_is_chanctx_enabled()) {
2729 ath_chanctx_event(sc, NULL,
2730 ATH_CHANCTX_EVENT_BEACON_SENT);
2731 }
2732
2733 ath9k_csa_update(sc);
2734 continue;
2735 }
2736
2737 txq = &sc->tx.txq[ts.qid];
2738
2739 ath_txq_lock(sc, txq);
2740
2741 TX_STAT_INC(sc, txq->axq_qnum, txprocdesc);
2742
2743 fifo_list = &txq->txq_fifo[txq->txq_tailidx];
2744 if (list_empty(fifo_list)) {
2745 ath_txq_unlock(sc, txq);
2746 break;
2747 }
2748
2749 bf = list_first_entry(fifo_list, struct ath_buf, list);
2750 if (bf->bf_state.stale) {
2751 list_del(&bf->list);
2752 ath_tx_return_buffer(sc, bf);
2753 bf = list_first_entry(fifo_list, struct ath_buf, list);
2754 }
2755
2756 lastbf = bf->bf_lastbf;
2757
2758 INIT_LIST_HEAD(&bf_head);
2759 if (list_is_last(&lastbf->list, fifo_list)) {
2760 list_splice_tail_init(fifo_list, &bf_head);
2761 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
2762
2763 if (!list_empty(&txq->axq_q)) {
2764 struct list_head bf_q;
2765
2766 INIT_LIST_HEAD(&bf_q);
2767 txq->axq_link = NULL;
2768 list_splice_tail_init(&txq->axq_q, &bf_q);
2769 ath_tx_txqaddbuf(sc, txq, &bf_q, true);
2770 }
2771 } else {
2772 lastbf->bf_state.stale = true;
2773 if (bf != lastbf)
2774 list_cut_position(&bf_head, fifo_list,
2775 lastbf->list.prev);
2776 }
2777
2778 ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
2779 ath_txq_unlock_complete(sc, txq);
2780 }
2781 rcu_read_unlock();
2782}
2783
2784/*****************/
2785/* Init, Cleanup */
2786/*****************/
2787
2788static int ath_txstatus_setup(struct ath_softc *sc, int size)
2789{
2790 struct ath_descdma *dd = &sc->txsdma;
2791 u8 txs_len = sc->sc_ah->caps.txs_len;
2792
2793 dd->dd_desc_len = size * txs_len;
2794 dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
2795 &dd->dd_desc_paddr, GFP_KERNEL);
2796 if (!dd->dd_desc)
2797 return -ENOMEM;
2798
2799 return 0;
2800}
2801
2802static int ath_tx_edma_init(struct ath_softc *sc)
2803{
2804 int err;
2805
2806 err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
2807 if (!err)
2808 ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
2809 sc->txsdma.dd_desc_paddr,
2810 ATH_TXSTATUS_RING_SIZE);
2811
2812 return err;
2813}
2814
2815int ath_tx_init(struct ath_softc *sc, int nbufs)
2816{
2817 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2818 int error = 0;
2819
2820 spin_lock_init(&sc->tx.txbuflock);
2821
2822 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
2823 "tx", nbufs, 1, 1);
2824 if (error != 0) {
2825 ath_err(common,
2826 "Failed to allocate tx descriptors: %d\n", error);
2827 return error;
2828 }
2829
2830 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
2831 "beacon", ATH_BCBUF, 1, 1);
2832 if (error != 0) {
2833 ath_err(common,
2834 "Failed to allocate beacon descriptors: %d\n", error);
2835 return error;
2836 }
2837
2838 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
2839 error = ath_tx_edma_init(sc);
2840
2841 return error;
2842}
2843
2844void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2845{
2846 struct ath_atx_tid *tid;
2847 int tidno, acno;
2848
2849 for (tidno = 0; tidno < IEEE80211_NUM_TIDS; tidno++) {
2850 tid = ath_node_to_tid(an, tidno);
2851 tid->an = an;
2852 tid->tidno = tidno;
2853 tid->seq_start = tid->seq_next = 0;
2854 tid->baw_size = WME_MAX_BA;
2855 tid->baw_head = tid->baw_tail = 0;
2856 tid->active = false;
2857 tid->clear_ps_filter = true;
2858 __skb_queue_head_init(&tid->retry_q);
2859 INIT_LIST_HEAD(&tid->list);
2860 acno = TID_TO_WME_AC(tidno);
2861 tid->txq = sc->tx.txq_map[acno];
2862
2863 if (!an->sta)
2864 break; /* just one multicast ath_atx_tid */
2865 }
2866}
2867
2868void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
2869{
2870 struct ath_atx_tid *tid;
2871 struct ath_txq *txq;
2872 int tidno;
2873
2874 rcu_read_lock();
2875
2876 for (tidno = 0; tidno < IEEE80211_NUM_TIDS; tidno++) {
2877 tid = ath_node_to_tid(an, tidno);
2878 txq = tid->txq;
2879
2880 ath_txq_lock(sc, txq);
2881
2882 if (!list_empty(&tid->list))
2883 list_del_init(&tid->list);
2884
2885 ath_tid_drain(sc, txq, tid);
2886 tid->active = false;
2887
2888 ath_txq_unlock(sc, txq);
2889
2890 if (!an->sta)
2891 break; /* just one multicast ath_atx_tid */
2892 }
2893
2894 rcu_read_unlock();
2895}
2896
2897#ifdef CONFIG_ATH9K_TX99
2898
2899int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
2900 struct ath_tx_control *txctl)
2901{
2902 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2903 struct ath_frame_info *fi = get_frame_info(skb);
2904 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2905 struct ath_buf *bf;
2906 int padpos, padsize;
2907
2908 padpos = ieee80211_hdrlen(hdr->frame_control);
2909 padsize = padpos & 3;
2910
2911 if (padsize && skb->len > padpos) {
2912 if (skb_headroom(skb) < padsize) {
2913 ath_dbg(common, XMIT,
2914 "tx99 padding failed\n");
2915 return -EINVAL;
2916 }
2917
2918 skb_push(skb, padsize);
2919 memmove(skb->data, skb->data + padsize, padpos);
2920 }
2921
2922 fi->keyix = ATH9K_TXKEYIX_INVALID;
2923 fi->framelen = skb->len + FCS_LEN;
2924 fi->keytype = ATH9K_KEY_TYPE_CLEAR;
2925
2926 bf = ath_tx_setup_buffer(sc, txctl->txq, NULL, skb);
2927 if (!bf) {
2928 ath_dbg(common, XMIT, "tx99 buffer setup failed\n");
2929 return -EINVAL;
2930 }
2931
2932 ath_set_rates(sc->tx99_vif, NULL, bf);
2933
2934 ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, bf->bf_daddr);
2935 ath9k_hw_tx99_start(sc->sc_ah, txctl->txq->axq_qnum);
2936
2937 ath_tx_send_normal(sc, txctl->txq, NULL, skb);
2938
2939 return 0;
2940}
2941
2942#endif /* CONFIG_ATH9K_TX99 */