Linux Audio

Check our new training course

Loading...
Note: File does not exist in v3.1.
  1// SPDX-License-Identifier: GPL-2.0-or-later
  2/* drivers/gpu/drm/exynos/exynos7_drm_decon.c
  3 *
  4 * Copyright (C) 2014 Samsung Electronics Co.Ltd
  5 * Authors:
  6 *	Akshu Agarwal <akshua@gmail.com>
  7 *	Ajay Kumar <ajaykumar.rs@samsung.com>
  8 */
  9
 10#include <linux/clk.h>
 11#include <linux/component.h>
 12#include <linux/kernel.h>
 13#include <linux/of.h>
 14#include <linux/of_address.h>
 15#include <linux/platform_device.h>
 16#include <linux/pm_runtime.h>
 17
 18#include <video/of_display_timing.h>
 19#include <video/of_videomode.h>
 20
 21#include <drm/drm_fourcc.h>
 22#include <drm/drm_framebuffer.h>
 23#include <drm/drm_vblank.h>
 24#include <drm/exynos_drm.h>
 25
 26#include "exynos_drm_crtc.h"
 27#include "exynos_drm_drv.h"
 28#include "exynos_drm_fb.h"
 29#include "exynos_drm_plane.h"
 30#include "regs-decon7.h"
 31
 32/*
 33 * DECON stands for Display and Enhancement controller.
 34 */
 35
 36#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
 37
 38#define WINDOWS_NR	2
 39
 40struct decon_data {
 41	unsigned int vidw_buf_start_base;
 42	unsigned int shadowcon_win_protect_shift;
 43	unsigned int wincon_burstlen_shift;
 44};
 45
 46static struct decon_data exynos7_decon_data = {
 47	.vidw_buf_start_base = 0x80,
 48	.shadowcon_win_protect_shift = 10,
 49	.wincon_burstlen_shift = 11,
 50};
 51
 52static struct decon_data exynos7870_decon_data = {
 53	.vidw_buf_start_base = 0x880,
 54	.shadowcon_win_protect_shift = 8,
 55	.wincon_burstlen_shift = 10,
 56};
 57
 58struct decon_context {
 59	struct device			*dev;
 60	struct drm_device		*drm_dev;
 61	void				*dma_priv;
 62	struct exynos_drm_crtc		*crtc;
 63	struct exynos_drm_plane		planes[WINDOWS_NR];
 64	struct exynos_drm_plane_config	configs[WINDOWS_NR];
 65	struct clk			*pclk;
 66	struct clk			*aclk;
 67	struct clk			*eclk;
 68	struct clk			*vclk;
 69	void __iomem			*regs;
 70	unsigned long			irq_flags;
 71	bool				i80_if;
 72	bool				suspended;
 73	wait_queue_head_t		wait_vsync_queue;
 74	atomic_t			wait_vsync_event;
 75
 76	const struct decon_data *data;
 77	struct drm_encoder *encoder;
 78};
 79
 80static const struct of_device_id decon_driver_dt_match[] = {
 81	{
 82		.compatible = "samsung,exynos7-decon",
 83		.data = &exynos7_decon_data,
 84	},
 85	{
 86		.compatible = "samsung,exynos7870-decon",
 87		.data = &exynos7870_decon_data,
 88	},
 89	{},
 90};
 91MODULE_DEVICE_TABLE(of, decon_driver_dt_match);
 92
 93static const uint32_t decon_formats[] = {
 94	DRM_FORMAT_RGB565,
 95	DRM_FORMAT_XRGB8888,
 96	DRM_FORMAT_XBGR8888,
 97	DRM_FORMAT_RGBX8888,
 98	DRM_FORMAT_BGRX8888,
 99	DRM_FORMAT_ARGB8888,
100	DRM_FORMAT_ABGR8888,
101	DRM_FORMAT_RGBA8888,
102	DRM_FORMAT_BGRA8888,
103};
104
105static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
106	DRM_PLANE_TYPE_PRIMARY,
107	DRM_PLANE_TYPE_CURSOR,
108};
109
110/**
111 * decon_shadow_protect_win() - disable updating values from shadow registers at vsync
112 *
113 * @ctx: display and enhancement controller context
114 * @win: window to protect registers for
115 * @protect: 1 to protect (disable updates)
116 */
117static void decon_shadow_protect_win(struct decon_context *ctx,
118				     unsigned int win, bool protect)
119{
120	u32 bits, val;
121	unsigned int shift = ctx->data->shadowcon_win_protect_shift;
122
123	bits = SHADOWCON_WINx_PROTECT(shift, win);
124
125	val = readl(ctx->regs + SHADOWCON);
126	if (protect)
127		val |= bits;
128	else
129		val &= ~bits;
130	writel(val, ctx->regs + SHADOWCON);
131}
132
133static void decon_wait_for_vblank(struct decon_context *ctx)
134{
135	if (ctx->suspended)
136		return;
137
138	atomic_set(&ctx->wait_vsync_event, 1);
139
140	/*
141	 * wait for DECON to signal VSYNC interrupt or return after
142	 * timeout which is set to 50ms (refresh rate of 20).
143	 */
144	if (!wait_event_timeout(ctx->wait_vsync_queue,
145				!atomic_read(&ctx->wait_vsync_event),
146				HZ/20))
147		DRM_DEV_DEBUG_KMS(ctx->dev, "vblank wait timed out.\n");
148}
149
150static void decon_clear_channels(struct decon_context *ctx)
151{
152	unsigned int win, ch_enabled = 0;
153	u32 val;
154
155	/* Check if any channel is enabled. */
156	for (win = 0; win < WINDOWS_NR; win++) {
157		val = readl(ctx->regs + WINCON(win));
158
159		if (val & WINCONx_ENWIN) {
160			decon_shadow_protect_win(ctx, win, true);
161
162			val &= ~WINCONx_ENWIN;
163			writel(val, ctx->regs + WINCON(win));
164			ch_enabled = 1;
165
166			decon_shadow_protect_win(ctx, win, false);
167		}
168	}
169
170	val = readl(ctx->regs + DECON_UPDATE);
171	val |= DECON_UPDATE_STANDALONE_F;
172	writel(val, ctx->regs + DECON_UPDATE);
173
174	/* Wait for vsync, as disable channel takes effect at next vsync */
175	if (ch_enabled)
176		decon_wait_for_vblank(ctx);
177}
178
179static int decon_ctx_initialize(struct decon_context *ctx,
180			struct drm_device *drm_dev)
181{
182	ctx->drm_dev = drm_dev;
183
184	decon_clear_channels(ctx);
185
186	return exynos_drm_register_dma(drm_dev, ctx->dev, &ctx->dma_priv);
187}
188
189static void decon_ctx_remove(struct decon_context *ctx)
190{
191	/* detach this sub driver from iommu mapping if supported. */
192	exynos_drm_unregister_dma(ctx->drm_dev, ctx->dev, &ctx->dma_priv);
193}
194
195static u32 decon_calc_clkdiv(struct decon_context *ctx,
196		const struct drm_display_mode *mode)
197{
198	unsigned long ideal_clk = mode->clock * 1000;
199	u32 clkdiv;
200
201	/* Find the clock divider value that gets us closest to ideal_clk */
202	clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->vclk), ideal_clk);
203
204	return (clkdiv < 0x100) ? clkdiv : 0xff;
205}
206
207static void decon_commit(struct exynos_drm_crtc *crtc)
208{
209	struct decon_context *ctx = crtc->ctx;
210	struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
211	u32 val, clkdiv;
212
213	if (ctx->suspended)
214		return;
215
216	/* nothing to do if we haven't set the mode yet */
217	if (mode->htotal == 0 || mode->vtotal == 0)
218		return;
219
220	if (!ctx->i80_if) {
221		int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
222	      /* setup vertical timing values. */
223		vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
224		vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
225		vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
226
227		val = VIDTCON0_VBPD(vbpd - 1) | VIDTCON0_VFPD(vfpd - 1);
228		writel(val, ctx->regs + VIDTCON0);
229
230		val = VIDTCON1_VSPW(vsync_len - 1);
231		writel(val, ctx->regs + VIDTCON1);
232
233		/* setup horizontal timing values.  */
234		hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
235		hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
236		hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
237
238		/* setup horizontal timing values.  */
239		val = VIDTCON2_HBPD(hbpd - 1) | VIDTCON2_HFPD(hfpd - 1);
240		writel(val, ctx->regs + VIDTCON2);
241
242		val = VIDTCON3_HSPW(hsync_len - 1);
243		writel(val, ctx->regs + VIDTCON3);
244	}
245
246	/* setup horizontal and vertical display size. */
247	val = VIDTCON4_LINEVAL(mode->vdisplay - 1) |
248	       VIDTCON4_HOZVAL(mode->hdisplay - 1);
249	writel(val, ctx->regs + VIDTCON4);
250
251	writel(mode->vdisplay - 1, ctx->regs + LINECNT_OP_THRESHOLD);
252
253	/*
254	 * fields of register with prefix '_F' would be updated
255	 * at vsync(same as dma start)
256	 */
257	val = VIDCON0_ENVID | VIDCON0_ENVID_F;
258	writel(val, ctx->regs + VIDCON0);
259
260	clkdiv = decon_calc_clkdiv(ctx, mode);
261	if (clkdiv > 1) {
262		val = VCLKCON1_CLKVAL_NUM_VCLK(clkdiv - 1);
263		writel(val, ctx->regs + VCLKCON1);
264		writel(val, ctx->regs + VCLKCON2);
265	}
266
267	val = readl(ctx->regs + DECON_UPDATE);
268	val |= DECON_UPDATE_STANDALONE_F;
269	writel(val, ctx->regs + DECON_UPDATE);
270}
271
272static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
273{
274	struct decon_context *ctx = crtc->ctx;
275	u32 val;
276
277	if (ctx->suspended)
278		return -EPERM;
279
280	if (!test_and_set_bit(0, &ctx->irq_flags)) {
281		val = readl(ctx->regs + VIDINTCON0);
282
283		val |= VIDINTCON0_INT_ENABLE;
284
285		if (!ctx->i80_if) {
286			val |= VIDINTCON0_INT_FRAME;
287			val &= ~VIDINTCON0_FRAMESEL0_MASK;
288			val |= VIDINTCON0_FRAMESEL0_VSYNC;
289		}
290
291		writel(val, ctx->regs + VIDINTCON0);
292	}
293
294	return 0;
295}
296
297static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
298{
299	struct decon_context *ctx = crtc->ctx;
300	u32 val;
301
302	if (ctx->suspended)
303		return;
304
305	if (test_and_clear_bit(0, &ctx->irq_flags)) {
306		val = readl(ctx->regs + VIDINTCON0);
307
308		val &= ~VIDINTCON0_INT_ENABLE;
309		if (!ctx->i80_if)
310			val &= ~VIDINTCON0_INT_FRAME;
311
312		writel(val, ctx->regs + VIDINTCON0);
313	}
314}
315
316static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
317				 struct drm_framebuffer *fb)
318{
319	unsigned long val;
320	int padding;
321	unsigned int shift = ctx->data->wincon_burstlen_shift;
322
323	val = readl(ctx->regs + WINCON(win));
324	val &= ~WINCONx_BPPMODE_MASK;
325
326	switch (fb->format->format) {
327	case DRM_FORMAT_RGB565:
328		val |= WINCONx_BPPMODE_16BPP_565;
329		val |= WINCONx_BURSTLEN_16WORD(shift);
330		break;
331	case DRM_FORMAT_XRGB8888:
332		val |= WINCONx_BPPMODE_24BPP_xRGB;
333		val |= WINCONx_BURSTLEN_16WORD(shift);
334		break;
335	case DRM_FORMAT_XBGR8888:
336		val |= WINCONx_BPPMODE_24BPP_xBGR;
337		val |= WINCONx_BURSTLEN_16WORD(shift);
338		break;
339	case DRM_FORMAT_RGBX8888:
340		val |= WINCONx_BPPMODE_24BPP_RGBx;
341		val |= WINCONx_BURSTLEN_16WORD(shift);
342		break;
343	case DRM_FORMAT_BGRX8888:
344		val |= WINCONx_BPPMODE_24BPP_BGRx;
345		val |= WINCONx_BURSTLEN_16WORD(shift);
346		break;
347	case DRM_FORMAT_ARGB8888:
348		val |= WINCONx_BPPMODE_32BPP_ARGB | WINCONx_BLD_PIX |
349			WINCONx_ALPHA_SEL;
350		val |= WINCONx_BURSTLEN_16WORD(shift);
351		break;
352	case DRM_FORMAT_ABGR8888:
353		val |= WINCONx_BPPMODE_32BPP_ABGR | WINCONx_BLD_PIX |
354			WINCONx_ALPHA_SEL;
355		val |= WINCONx_BURSTLEN_16WORD(shift);
356		break;
357	case DRM_FORMAT_RGBA8888:
358		val |= WINCONx_BPPMODE_32BPP_RGBA | WINCONx_BLD_PIX |
359			WINCONx_ALPHA_SEL;
360		val |= WINCONx_BURSTLEN_16WORD(shift);
361		break;
362	case DRM_FORMAT_BGRA8888:
363	default:
364		val |= WINCONx_BPPMODE_32BPP_BGRA | WINCONx_BLD_PIX |
365			WINCONx_ALPHA_SEL;
366		val |= WINCONx_BURSTLEN_16WORD(shift);
367		break;
368	}
369
370	DRM_DEV_DEBUG_KMS(ctx->dev, "cpp = %d\n", fb->format->cpp[0]);
371
372	/*
373	 * In case of exynos, setting dma-burst to 16Word causes permanent
374	 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
375	 * switching which is based on plane size is not recommended as
376	 * plane size varies a lot towards the end of the screen and rapid
377	 * movement causes unstable DMA which results into iommu crash/tear.
378	 */
379
380	padding = (fb->pitches[0] / fb->format->cpp[0]) - fb->width;
381	if (fb->width + padding < MIN_FB_WIDTH_FOR_16WORD_BURST) {
382		val &= ~WINCONx_BURSTLEN_MASK(shift);
383		val |= WINCONx_BURSTLEN_8WORD(shift);
384	}
385
386	writel(val, ctx->regs + WINCON(win));
387}
388
389static void decon_win_set_colkey(struct decon_context *ctx, unsigned int win)
390{
391	unsigned int keycon0 = 0, keycon1 = 0;
392
393	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
394			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
395
396	keycon1 = WxKEYCON1_COLVAL(0xffffffff);
397
398	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
399	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
400}
401
402static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
403{
404	struct decon_context *ctx = crtc->ctx;
405	int i;
406
407	if (ctx->suspended)
408		return;
409
410	for (i = 0; i < WINDOWS_NR; i++)
411		decon_shadow_protect_win(ctx, i, true);
412}
413
414static void decon_update_plane(struct exynos_drm_crtc *crtc,
415			       struct exynos_drm_plane *plane)
416{
417	struct exynos_drm_plane_state *state =
418				to_exynos_plane_state(plane->base.state);
419	struct decon_context *ctx = crtc->ctx;
420	struct drm_framebuffer *fb = state->base.fb;
421	int padding;
422	unsigned long val, alpha;
423	unsigned int last_x;
424	unsigned int last_y;
425	unsigned int win = plane->index;
426	unsigned int cpp = fb->format->cpp[0];
427	unsigned int pitch = fb->pitches[0];
428	unsigned int vidw_addr0_base = ctx->data->vidw_buf_start_base;
429
430	if (ctx->suspended)
431		return;
432
433	/*
434	 * SHADOWCON/PRTCON register is used for enabling timing.
435	 *
436	 * for example, once only width value of a register is set,
437	 * if the dma is started then decon hardware could malfunction so
438	 * with protect window setting, the register fields with prefix '_F'
439	 * wouldn't be updated at vsync also but updated once unprotect window
440	 * is set.
441	 */
442
443	/* buffer start address */
444	val = (unsigned long)exynos_drm_fb_dma_addr(fb, 0);
445	writel(val, ctx->regs + VIDW_BUF_START(vidw_addr0_base, win));
446
447	padding = (pitch / cpp) - fb->width;
448
449	/* buffer size */
450	writel(fb->width + padding, ctx->regs + VIDW_WHOLE_X(win));
451	writel(fb->height, ctx->regs + VIDW_WHOLE_Y(win));
452
453	/* offset from the start of the buffer to read */
454	writel(state->src.x, ctx->regs + VIDW_OFFSET_X(win));
455	writel(state->src.y, ctx->regs + VIDW_OFFSET_Y(win));
456
457	DRM_DEV_DEBUG_KMS(ctx->dev, "start addr = 0x%lx\n",
458			(unsigned long)val);
459	DRM_DEV_DEBUG_KMS(ctx->dev, "ovl_width = %d, ovl_height = %d\n",
460			state->crtc.w, state->crtc.h);
461
462	val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
463		VIDOSDxA_TOPLEFT_Y(state->crtc.y);
464	writel(val, ctx->regs + VIDOSD_A(win));
465
466	last_x = state->crtc.x + state->crtc.w;
467	if (last_x)
468		last_x--;
469	last_y = state->crtc.y + state->crtc.h;
470	if (last_y)
471		last_y--;
472
473	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y);
474
475	writel(val, ctx->regs + VIDOSD_B(win));
476
477	DRM_DEV_DEBUG_KMS(ctx->dev, "osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
478			state->crtc.x, state->crtc.y, last_x, last_y);
479
480	/* OSD alpha */
481	alpha = VIDOSDxC_ALPHA0_R_F(0x0) |
482			VIDOSDxC_ALPHA0_G_F(0x0) |
483			VIDOSDxC_ALPHA0_B_F(0x0);
484
485	writel(alpha, ctx->regs + VIDOSD_C(win));
486
487	alpha = VIDOSDxD_ALPHA1_R_F(0xff) |
488			VIDOSDxD_ALPHA1_G_F(0xff) |
489			VIDOSDxD_ALPHA1_B_F(0xff);
490
491	writel(alpha, ctx->regs + VIDOSD_D(win));
492
493	decon_win_set_pixfmt(ctx, win, fb);
494
495	/* hardware window 0 doesn't support color key. */
496	if (win != 0)
497		decon_win_set_colkey(ctx, win);
498
499	/* wincon */
500	val = readl(ctx->regs + WINCON(win));
501	val |= WINCONx_TRIPLE_BUF_MODE;
502	val |= WINCONx_ENWIN;
503	writel(val, ctx->regs + WINCON(win));
504
505	/* Enable DMA channel and unprotect windows */
506	decon_shadow_protect_win(ctx, win, false);
507
508	val = readl(ctx->regs + DECON_UPDATE);
509	val |= DECON_UPDATE_STANDALONE_F;
510	writel(val, ctx->regs + DECON_UPDATE);
511}
512
513static void decon_disable_plane(struct exynos_drm_crtc *crtc,
514				struct exynos_drm_plane *plane)
515{
516	struct decon_context *ctx = crtc->ctx;
517	unsigned int win = plane->index;
518	u32 val;
519
520	if (ctx->suspended)
521		return;
522
523	/* protect windows */
524	decon_shadow_protect_win(ctx, win, true);
525
526	/* wincon */
527	val = readl(ctx->regs + WINCON(win));
528	val &= ~WINCONx_ENWIN;
529	writel(val, ctx->regs + WINCON(win));
530
531	val = readl(ctx->regs + DECON_UPDATE);
532	val |= DECON_UPDATE_STANDALONE_F;
533	writel(val, ctx->regs + DECON_UPDATE);
534}
535
536static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
537{
538	struct decon_context *ctx = crtc->ctx;
539	int i;
540
541	if (ctx->suspended)
542		return;
543
544	for (i = 0; i < WINDOWS_NR; i++)
545		decon_shadow_protect_win(ctx, i, false);
546	exynos_crtc_handle_event(crtc);
547}
548
549static void decon_init(struct decon_context *ctx)
550{
551	u32 val;
552
553	writel(VIDCON0_SWRESET, ctx->regs + VIDCON0);
554
555	val = VIDOUTCON0_DISP_IF_0_ON;
556	if (!ctx->i80_if)
557		val |= VIDOUTCON0_RGBIF;
558	writel(val, ctx->regs + VIDOUTCON0);
559
560	writel(VCLKCON0_CLKVALUP | VCLKCON0_VCLKFREE, ctx->regs + VCLKCON0);
561
562	if (!ctx->i80_if)
563		writel(VIDCON1_VCLK_HOLD, ctx->regs + VIDCON1(0));
564}
565
566static void decon_atomic_enable(struct exynos_drm_crtc *crtc)
567{
568	struct decon_context *ctx = crtc->ctx;
569	int ret;
570
571	if (!ctx->suspended)
572		return;
573
574	ret = pm_runtime_resume_and_get(ctx->dev);
575	if (ret < 0) {
576		DRM_DEV_ERROR(ctx->dev, "failed to enable DECON device.\n");
577		return;
578	}
579
580	decon_init(ctx);
581
582	/* if vblank was enabled status, enable it again. */
583	if (test_and_clear_bit(0, &ctx->irq_flags))
584		decon_enable_vblank(ctx->crtc);
585
586	decon_commit(ctx->crtc);
587
588	ctx->suspended = false;
589}
590
591static void decon_atomic_disable(struct exynos_drm_crtc *crtc)
592{
593	struct decon_context *ctx = crtc->ctx;
594	int i;
595
596	if (ctx->suspended)
597		return;
598
599	/*
600	 * We need to make sure that all windows are disabled before we
601	 * suspend that connector. Otherwise we might try to scan from
602	 * a destroyed buffer later.
603	 */
604	for (i = 0; i < WINDOWS_NR; i++)
605		decon_disable_plane(crtc, &ctx->planes[i]);
606
607	pm_runtime_put_sync(ctx->dev);
608
609	ctx->suspended = true;
610}
611
612static const struct exynos_drm_crtc_ops decon_crtc_ops = {
613	.atomic_enable = decon_atomic_enable,
614	.atomic_disable = decon_atomic_disable,
615	.enable_vblank = decon_enable_vblank,
616	.disable_vblank = decon_disable_vblank,
617	.atomic_begin = decon_atomic_begin,
618	.update_plane = decon_update_plane,
619	.disable_plane = decon_disable_plane,
620	.atomic_flush = decon_atomic_flush,
621};
622
623
624static irqreturn_t decon_irq_handler(int irq, void *dev_id)
625{
626	struct decon_context *ctx = (struct decon_context *)dev_id;
627	u32 val, clear_bit;
628
629	val = readl(ctx->regs + VIDINTCON1);
630
631	clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
632	if (val & clear_bit)
633		writel(clear_bit, ctx->regs + VIDINTCON1);
634
635	/* check the crtc is detached already from encoder */
636	if (!ctx->drm_dev)
637		goto out;
638
639	if (!ctx->i80_if) {
640		drm_crtc_handle_vblank(&ctx->crtc->base);
641
642		/* set wait vsync event to zero and wake up queue. */
643		if (atomic_read(&ctx->wait_vsync_event)) {
644			atomic_set(&ctx->wait_vsync_event, 0);
645			wake_up(&ctx->wait_vsync_queue);
646		}
647	}
648out:
649	return IRQ_HANDLED;
650}
651
652static int decon_bind(struct device *dev, struct device *master, void *data)
653{
654	struct decon_context *ctx = dev_get_drvdata(dev);
655	struct drm_device *drm_dev = data;
656	struct exynos_drm_plane *exynos_plane;
657	unsigned int i;
658	int ret;
659
660	ret = decon_ctx_initialize(ctx, drm_dev);
661	if (ret) {
662		DRM_DEV_ERROR(dev, "decon_ctx_initialize failed.\n");
663		return ret;
664	}
665
666	for (i = 0; i < WINDOWS_NR; i++) {
667		ctx->configs[i].pixel_formats = decon_formats;
668		ctx->configs[i].num_pixel_formats = ARRAY_SIZE(decon_formats);
669		ctx->configs[i].zpos = i;
670		ctx->configs[i].type = decon_win_types[i];
671
672		ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
673					&ctx->configs[i]);
674		if (ret)
675			return ret;
676	}
677
678	exynos_plane = &ctx->planes[DEFAULT_WIN];
679	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
680			EXYNOS_DISPLAY_TYPE_LCD, &decon_crtc_ops, ctx);
681	if (IS_ERR(ctx->crtc)) {
682		decon_ctx_remove(ctx);
683		return PTR_ERR(ctx->crtc);
684	}
685
686	if (ctx->encoder)
687		exynos_dpi_bind(drm_dev, ctx->encoder);
688
689	return 0;
690
691}
692
693static void decon_unbind(struct device *dev, struct device *master,
694			void *data)
695{
696	struct decon_context *ctx = dev_get_drvdata(dev);
697
698	decon_atomic_disable(ctx->crtc);
699
700	if (ctx->encoder)
701		exynos_dpi_remove(ctx->encoder);
702
703	decon_ctx_remove(ctx);
704}
705
706static const struct component_ops decon_component_ops = {
707	.bind	= decon_bind,
708	.unbind = decon_unbind,
709};
710
711static int decon_probe(struct platform_device *pdev)
712{
713	struct device *dev = &pdev->dev;
714	struct decon_context *ctx;
715	struct device_node *i80_if_timings;
716	int ret;
717
718	if (!dev->of_node)
719		return -ENODEV;
720
721	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
722	if (!ctx)
723		return -ENOMEM;
724
725	ctx->dev = dev;
726	ctx->suspended = true;
727	ctx->data = of_device_get_match_data(dev);
728
729	i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
730	if (i80_if_timings)
731		ctx->i80_if = true;
732	of_node_put(i80_if_timings);
733
734	ctx->regs = of_iomap(dev->of_node, 0);
735	if (!ctx->regs)
736		return -ENOMEM;
737
738	ctx->pclk = devm_clk_get(dev, "pclk_decon0");
739	if (IS_ERR(ctx->pclk)) {
740		dev_err(dev, "failed to get bus clock pclk\n");
741		ret = PTR_ERR(ctx->pclk);
742		goto err_iounmap;
743	}
744
745	ctx->aclk = devm_clk_get(dev, "aclk_decon0");
746	if (IS_ERR(ctx->aclk)) {
747		dev_err(dev, "failed to get bus clock aclk\n");
748		ret = PTR_ERR(ctx->aclk);
749		goto err_iounmap;
750	}
751
752	ctx->eclk = devm_clk_get(dev, "decon0_eclk");
753	if (IS_ERR(ctx->eclk)) {
754		dev_err(dev, "failed to get eclock\n");
755		ret = PTR_ERR(ctx->eclk);
756		goto err_iounmap;
757	}
758
759	ctx->vclk = devm_clk_get(dev, "decon0_vclk");
760	if (IS_ERR(ctx->vclk)) {
761		dev_err(dev, "failed to get vclock\n");
762		ret = PTR_ERR(ctx->vclk);
763		goto err_iounmap;
764	}
765
766	ret =  platform_get_irq_byname(pdev, ctx->i80_if ? "lcd_sys" : "vsync");
767	if (ret < 0)
768		goto err_iounmap;
769
770	ret = devm_request_irq(dev, ret, decon_irq_handler, 0, "drm_decon", ctx);
771	if (ret) {
772		dev_err(dev, "irq request failed.\n");
773		goto err_iounmap;
774	}
775
776	init_waitqueue_head(&ctx->wait_vsync_queue);
777	atomic_set(&ctx->wait_vsync_event, 0);
778
779	platform_set_drvdata(pdev, ctx);
780
781	ctx->encoder = exynos_dpi_probe(dev);
782	if (IS_ERR(ctx->encoder)) {
783		ret = PTR_ERR(ctx->encoder);
784		goto err_iounmap;
785	}
786
787	pm_runtime_enable(dev);
788
789	ret = component_add(dev, &decon_component_ops);
790	if (ret)
791		goto err_disable_pm_runtime;
792
793	return ret;
794
795err_disable_pm_runtime:
796	pm_runtime_disable(dev);
797
798err_iounmap:
799	iounmap(ctx->regs);
800
801	return ret;
802}
803
804static void decon_remove(struct platform_device *pdev)
805{
806	struct decon_context *ctx = dev_get_drvdata(&pdev->dev);
807
808	pm_runtime_disable(&pdev->dev);
809
810	iounmap(ctx->regs);
811
812	component_del(&pdev->dev, &decon_component_ops);
813}
814
815static int exynos7_decon_suspend(struct device *dev)
816{
817	struct decon_context *ctx = dev_get_drvdata(dev);
818
819	clk_disable_unprepare(ctx->vclk);
820	clk_disable_unprepare(ctx->eclk);
821	clk_disable_unprepare(ctx->aclk);
822	clk_disable_unprepare(ctx->pclk);
823
824	return 0;
825}
826
827static int exynos7_decon_resume(struct device *dev)
828{
829	struct decon_context *ctx = dev_get_drvdata(dev);
830	int ret;
831
832	ret = clk_prepare_enable(ctx->pclk);
833	if (ret < 0) {
834		DRM_DEV_ERROR(dev, "Failed to prepare_enable the pclk [%d]\n",
835			      ret);
836		goto err_pclk_enable;
837	}
838
839	ret = clk_prepare_enable(ctx->aclk);
840	if (ret < 0) {
841		DRM_DEV_ERROR(dev, "Failed to prepare_enable the aclk [%d]\n",
842			      ret);
843		goto err_aclk_enable;
844	}
845
846	ret = clk_prepare_enable(ctx->eclk);
847	if  (ret < 0) {
848		DRM_DEV_ERROR(dev, "Failed to prepare_enable the eclk [%d]\n",
849			      ret);
850		goto err_eclk_enable;
851	}
852
853	ret = clk_prepare_enable(ctx->vclk);
854	if  (ret < 0) {
855		DRM_DEV_ERROR(dev, "Failed to prepare_enable the vclk [%d]\n",
856			      ret);
857		goto err_vclk_enable;
858	}
859
860	return 0;
861
862err_vclk_enable:
863	clk_disable_unprepare(ctx->eclk);
864err_eclk_enable:
865	clk_disable_unprepare(ctx->aclk);
866err_aclk_enable:
867	clk_disable_unprepare(ctx->pclk);
868err_pclk_enable:
869	return ret;
870}
871
872static DEFINE_RUNTIME_DEV_PM_OPS(exynos7_decon_pm_ops, exynos7_decon_suspend,
873				 exynos7_decon_resume, NULL);
874
875struct platform_driver decon_driver = {
876	.probe		= decon_probe,
877	.remove		= decon_remove,
878	.driver		= {
879		.name	= "exynos-decon",
880		.pm	= pm_ptr(&exynos7_decon_pm_ops),
881		.of_match_table = decon_driver_dt_match,
882	},
883};