Linux Audio

Check our new training course

Loading...
v3.1
 
  1/*
  2 *  arch/arm/include/asm/ptrace.h
  3 *
  4 *  Copyright (C) 1996-2003 Russell King
  5 *
  6 * This program is free software; you can redistribute it and/or modify
  7 * it under the terms of the GNU General Public License version 2 as
  8 * published by the Free Software Foundation.
  9 */
 10#ifndef __ASM_ARM_PTRACE_H
 11#define __ASM_ARM_PTRACE_H
 12
 13#include <asm/hwcap.h>
 14
 15#define PTRACE_GETREGS		12
 16#define PTRACE_SETREGS		13
 17#define PTRACE_GETFPREGS	14
 18#define PTRACE_SETFPREGS	15
 19/* PTRACE_ATTACH is 16 */
 20/* PTRACE_DETACH is 17 */
 21#define PTRACE_GETWMMXREGS	18
 22#define PTRACE_SETWMMXREGS	19
 23/* 20 is unused */
 24#define PTRACE_OLDSETOPTIONS	21
 25#define PTRACE_GET_THREAD_AREA	22
 26#define PTRACE_SET_SYSCALL	23
 27/* PTRACE_SYSCALL is 24 */
 28#define PTRACE_GETCRUNCHREGS	25
 29#define PTRACE_SETCRUNCHREGS	26
 30#define PTRACE_GETVFPREGS	27
 31#define PTRACE_SETVFPREGS	28
 32#define PTRACE_GETHBPREGS	29
 33#define PTRACE_SETHBPREGS	30
 34
 35/*
 36 * PSR bits
 37 */
 38#define USR26_MODE	0x00000000
 39#define FIQ26_MODE	0x00000001
 40#define IRQ26_MODE	0x00000002
 41#define SVC26_MODE	0x00000003
 42#define USR_MODE	0x00000010
 43#define FIQ_MODE	0x00000011
 44#define IRQ_MODE	0x00000012
 45#define SVC_MODE	0x00000013
 46#define ABT_MODE	0x00000017
 47#define UND_MODE	0x0000001b
 48#define SYSTEM_MODE	0x0000001f
 49#define MODE32_BIT	0x00000010
 50#define MODE_MASK	0x0000001f
 51#define PSR_T_BIT	0x00000020
 52#define PSR_F_BIT	0x00000040
 53#define PSR_I_BIT	0x00000080
 54#define PSR_A_BIT	0x00000100
 55#define PSR_E_BIT	0x00000200
 56#define PSR_J_BIT	0x01000000
 57#define PSR_Q_BIT	0x08000000
 58#define PSR_V_BIT	0x10000000
 59#define PSR_C_BIT	0x20000000
 60#define PSR_Z_BIT	0x40000000
 61#define PSR_N_BIT	0x80000000
 62
 63/*
 64 * Groups of PSR bits
 65 */
 66#define PSR_f		0xff000000	/* Flags		*/
 67#define PSR_s		0x00ff0000	/* Status		*/
 68#define PSR_x		0x0000ff00	/* Extension		*/
 69#define PSR_c		0x000000ff	/* Control		*/
 70
 71/*
 72 * ARMv7 groups of PSR bits
 73 */
 74#define APSR_MASK	0xf80f0000	/* N, Z, C, V, Q and GE flags */
 75#define PSR_ISET_MASK	0x01000010	/* ISA state (J, T) mask */
 76#define PSR_IT_MASK	0x0600fc00	/* If-Then execution state mask */
 77#define PSR_ENDIAN_MASK	0x00000200	/* Endianness state mask */
 78
 79/*
 80 * Default endianness state
 81 */
 82#ifdef CONFIG_CPU_ENDIAN_BE8
 83#define PSR_ENDSTATE	PSR_E_BIT
 84#else
 85#define PSR_ENDSTATE	0
 86#endif
 87
 88/* 
 89 * These are 'magic' values for PTRACE_PEEKUSR that return info about where a
 90 * process is located in memory.
 91 */
 92#define PT_TEXT_ADDR		0x10000
 93#define PT_DATA_ADDR		0x10004
 94#define PT_TEXT_END_ADDR	0x10008
 95
 96#ifndef __ASSEMBLY__
 
 
 97
 98/*
 99 * This struct defines the way the registers are stored on the
100 * stack during a system call.  Note that sizeof(struct pt_regs)
101 * has to be a multiple of 8.
102 */
103#ifndef __KERNEL__
104struct pt_regs {
105	long uregs[18];
106};
107#else /* __KERNEL__ */
108struct pt_regs {
109	unsigned long uregs[18];
110};
111#endif /* __KERNEL__ */
112
113#define ARM_cpsr	uregs[16]
114#define ARM_pc		uregs[15]
115#define ARM_lr		uregs[14]
116#define ARM_sp		uregs[13]
117#define ARM_ip		uregs[12]
118#define ARM_fp		uregs[11]
119#define ARM_r10		uregs[10]
120#define ARM_r9		uregs[9]
121#define ARM_r8		uregs[8]
122#define ARM_r7		uregs[7]
123#define ARM_r6		uregs[6]
124#define ARM_r5		uregs[5]
125#define ARM_r4		uregs[4]
126#define ARM_r3		uregs[3]
127#define ARM_r2		uregs[2]
128#define ARM_r1		uregs[1]
129#define ARM_r0		uregs[0]
130#define ARM_ORIG_r0	uregs[17]
131
132/*
133 * The size of the user-visible VFP state as seen by PTRACE_GET/SETVFPREGS
134 * and core dumps.
135 */
136#define ARM_VFPREGS_SIZE ( 32 * 8 /*fpregs*/ + 4 /*fpscr*/ )
137
138#ifdef __KERNEL__
139
140#define user_mode(regs)	\
141	(((regs)->ARM_cpsr & 0xf) == 0)
142
143#ifdef CONFIG_ARM_THUMB
144#define thumb_mode(regs) \
145	(((regs)->ARM_cpsr & PSR_T_BIT))
146#else
147#define thumb_mode(regs) (0)
148#endif
149
 
150#define isa_mode(regs) \
151	((((regs)->ARM_cpsr & PSR_J_BIT) >> 23) | \
152	 (((regs)->ARM_cpsr & PSR_T_BIT) >> 5))
 
 
 
153
154#define processor_mode(regs) \
155	((regs)->ARM_cpsr & MODE_MASK)
156
157#define interrupts_enabled(regs) \
158	(!((regs)->ARM_cpsr & PSR_I_BIT))
159
160#define fast_interrupts_enabled(regs) \
161	(!((regs)->ARM_cpsr & PSR_F_BIT))
162
163/* Are the current registers suitable for user mode?
164 * (used to maintain security in signal handlers)
165 */
166static inline int valid_user_regs(struct pt_regs *regs)
167{
 
168	unsigned long mode = regs->ARM_cpsr & MODE_MASK;
169
170	/*
171	 * Always clear the F (FIQ) and A (delayed abort) bits
172	 */
173	regs->ARM_cpsr &= ~(PSR_F_BIT | PSR_A_BIT);
174
175	if ((regs->ARM_cpsr & PSR_I_BIT) == 0) {
176		if (mode == USR_MODE)
177			return 1;
178		if (elf_hwcap & HWCAP_26BIT && mode == USR26_MODE)
179			return 1;
180	}
181
182	/*
183	 * Force CPSR to something logical...
184	 */
185	regs->ARM_cpsr &= PSR_f | PSR_s | PSR_x | PSR_T_BIT | MODE32_BIT;
186	if (!(elf_hwcap & HWCAP_26BIT))
187		regs->ARM_cpsr |= USR_MODE;
188
189	return 0;
 
 
 
 
 
 
 
 
190}
191
192#define instruction_pointer(regs)	(regs)->ARM_pc
193
 
 
 
 
 
 
 
 
 
 
 
 
194#ifdef CONFIG_SMP
195extern unsigned long profile_pc(struct pt_regs *regs);
196#else
197#define profile_pc(regs) instruction_pointer(regs)
198#endif
199
200#define predicate(x)		((x) & 0xf0000000)
201#define PREDICATE_ALWAYS	0xe0000000
202
203/*
204 * True if instr is a 32-bit thumb instruction. This works if instr
205 * is the first or only half-word of a thumb instruction. It also works
206 * when instr holds all 32-bits of a wide thumb instruction if stored
207 * in the form (first_half<<16)|(second_half)
208 */
209#define is_wide_instruction(instr)	((unsigned)(instr) >= 0xe800)
210
211/*
212 * kprobe-based event tracer support
213 */
214#include <linux/stddef.h>
215#include <linux/types.h>
216#define MAX_REG_OFFSET (offsetof(struct pt_regs, ARM_ORIG_r0))
217
218extern int regs_query_register_offset(const char *name);
219extern const char *regs_query_register_name(unsigned int offset);
220extern bool regs_within_kernel_stack(struct pt_regs *regs, unsigned long addr);
221extern unsigned long regs_get_kernel_stack_nth(struct pt_regs *regs,
222					       unsigned int n);
223
224/**
225 * regs_get_register() - get register value from its offset
226 * @regs:	   pt_regs from which register value is gotten
227 * @offset:    offset number of the register.
228 *
229 * regs_get_register returns the value of a register whose offset from @regs.
230 * The @offset is the offset of the register in struct pt_regs.
231 * If @offset is bigger than MAX_REG_OFFSET, this returns 0.
232 */
233static inline unsigned long regs_get_register(struct pt_regs *regs,
234					      unsigned int offset)
235{
236	if (unlikely(offset > MAX_REG_OFFSET))
237		return 0;
238	return *(unsigned long *)((unsigned long)regs + offset);
239}
240
241/* Valid only for Kernel mode traps. */
242static inline unsigned long kernel_stack_pointer(struct pt_regs *regs)
243{
244	return regs->ARM_sp;
245}
246
247#endif /* __KERNEL__ */
 
 
 
 
 
 
 
248
249#endif /* __ASSEMBLY__ */
 
 
 
250
251#endif
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
252
v6.13.7
  1/* SPDX-License-Identifier: GPL-2.0-only */
  2/*
  3 *  arch/arm/include/asm/ptrace.h
  4 *
  5 *  Copyright (C) 1996-2003 Russell King
 
 
 
 
  6 */
  7#ifndef __ASM_ARM_PTRACE_H
  8#define __ASM_ARM_PTRACE_H
  9
 10#include <uapi/asm/ptrace.h>
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 11
 12#ifndef __ASSEMBLY__
 13#include <linux/bitfield.h>
 14#include <linux/types.h>
 15
 
 
 
 
 
 
 
 
 
 
 16struct pt_regs {
 17	unsigned long uregs[18];
 18};
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 19
 20struct svc_pt_regs {
 21	struct pt_regs regs;
 22	u32 dacr;
 23	u32 ttbcr;
 24};
 25
 26#define to_svc_pt_regs(r) container_of(r, struct svc_pt_regs, regs)
 27
 28#define user_mode(regs)	\
 29	(((regs)->ARM_cpsr & 0xf) == 0)
 30
 31#ifdef CONFIG_ARM_THUMB
 32#define thumb_mode(regs) \
 33	(((regs)->ARM_cpsr & PSR_T_BIT))
 34#else
 35#define thumb_mode(regs) (0)
 36#endif
 37
 38#ifndef CONFIG_CPU_V7M
 39#define isa_mode(regs) \
 40	(FIELD_GET(PSR_J_BIT, (regs)->ARM_cpsr) << 1 | \
 41	 FIELD_GET(PSR_T_BIT, (regs)->ARM_cpsr))
 42#else
 43#define isa_mode(regs) 1 /* Thumb */
 44#endif
 45
 46#define processor_mode(regs) \
 47	((regs)->ARM_cpsr & MODE_MASK)
 48
 49#define interrupts_enabled(regs) \
 50	(!((regs)->ARM_cpsr & PSR_I_BIT))
 51
 52#define fast_interrupts_enabled(regs) \
 53	(!((regs)->ARM_cpsr & PSR_F_BIT))
 54
 55/* Are the current registers suitable for user mode?
 56 * (used to maintain security in signal handlers)
 57 */
 58static inline int valid_user_regs(struct pt_regs *regs)
 59{
 60#ifndef CONFIG_CPU_V7M
 61	unsigned long mode = regs->ARM_cpsr & MODE_MASK;
 62
 63	/*
 64	 * Always clear the F (FIQ) and A (delayed abort) bits
 65	 */
 66	regs->ARM_cpsr &= ~(PSR_F_BIT | PSR_A_BIT);
 67
 68	if ((regs->ARM_cpsr & PSR_I_BIT) == 0) {
 69		if (mode == USR_MODE)
 70			return 1;
 71		if (elf_hwcap & HWCAP_26BIT && mode == USR26_MODE)
 72			return 1;
 73	}
 74
 75	/*
 76	 * Force CPSR to something logical...
 77	 */
 78	regs->ARM_cpsr &= PSR_f | PSR_s | PSR_x | PSR_T_BIT | MODE32_BIT;
 79	if (!(elf_hwcap & HWCAP_26BIT))
 80		regs->ARM_cpsr |= USR_MODE;
 81
 82	return 0;
 83#else /* ifndef CONFIG_CPU_V7M */
 84	return 1;
 85#endif
 86}
 87
 88static inline long regs_return_value(struct pt_regs *regs)
 89{
 90	return regs->ARM_r0;
 91}
 92
 93#define instruction_pointer(regs)	(regs)->ARM_pc
 94
 95#ifdef CONFIG_THUMB2_KERNEL
 96#define frame_pointer(regs) (regs)->ARM_r7
 97#else
 98#define frame_pointer(regs) (regs)->ARM_fp
 99#endif
100
101static inline void instruction_pointer_set(struct pt_regs *regs,
102					   unsigned long val)
103{
104	instruction_pointer(regs) = val;
105}
106
107#ifdef CONFIG_SMP
108extern unsigned long profile_pc(struct pt_regs *regs);
109#else
110#define profile_pc(regs) instruction_pointer(regs)
111#endif
112
113#define predicate(x)		((x) & 0xf0000000)
114#define PREDICATE_ALWAYS	0xe0000000
115
116/*
117 * True if instr is a 32-bit thumb instruction. This works if instr
118 * is the first or only half-word of a thumb instruction. It also works
119 * when instr holds all 32-bits of a wide thumb instruction if stored
120 * in the form (first_half<<16)|(second_half)
121 */
122#define is_wide_instruction(instr)	((unsigned)(instr) >= 0xe800)
123
124/*
125 * kprobe-based event tracer support
126 */
127#include <linux/compiler.h>
 
128#define MAX_REG_OFFSET (offsetof(struct pt_regs, ARM_ORIG_r0))
129
130extern int regs_query_register_offset(const char *name);
131extern const char *regs_query_register_name(unsigned int offset);
132extern bool regs_within_kernel_stack(struct pt_regs *regs, unsigned long addr);
133extern unsigned long regs_get_kernel_stack_nth(struct pt_regs *regs,
134					       unsigned int n);
135
136/**
137 * regs_get_register() - get register value from its offset
138 * @regs:	   pt_regs from which register value is gotten
139 * @offset:    offset number of the register.
140 *
141 * regs_get_register returns the value of a register whose offset from @regs.
142 * The @offset is the offset of the register in struct pt_regs.
143 * If @offset is bigger than MAX_REG_OFFSET, this returns 0.
144 */
145static inline unsigned long regs_get_register(struct pt_regs *regs,
146					      unsigned int offset)
147{
148	if (unlikely(offset > MAX_REG_OFFSET))
149		return 0;
150	return *(unsigned long *)((unsigned long)regs + offset);
151}
152
153/* Valid only for Kernel mode traps. */
154static inline unsigned long kernel_stack_pointer(struct pt_regs *regs)
155{
156	return regs->ARM_sp;
157}
158
159static inline unsigned long user_stack_pointer(struct pt_regs *regs)
160{
161	return regs->ARM_sp;
162}
163
164#define current_pt_regs(void) ({ (struct pt_regs *)			\
165		((current_stack_pointer | (THREAD_SIZE - 1)) - 7) - 1;	\
166})
167
168static inline void regs_set_return_value(struct pt_regs *regs, unsigned long rc)
169{
170	regs->ARM_r0 = rc;
171}
172
173/*
174 * Update ITSTATE after normal execution of an IT block instruction.
175 *
176 * The 8 IT state bits are split into two parts in CPSR:
177 *	ITSTATE<1:0> are in CPSR<26:25>
178 *	ITSTATE<7:2> are in CPSR<15:10>
179 */
180static inline unsigned long it_advance(unsigned long cpsr)
181{
182	if ((cpsr & 0x06000400) == 0) {
183		/* ITSTATE<2:0> == 0 means end of IT block, so clear IT state */
184		cpsr &= ~PSR_IT_MASK;
185	} else {
186		/* We need to shift left ITSTATE<4:0> */
187		const unsigned long mask = 0x06001c00;  /* Mask ITSTATE<4:0> */
188		unsigned long it = cpsr & mask;
189		it <<= 1;
190		it |= it >> (27 - 10);  /* Carry ITSTATE<2> to correct place */
191		it &= mask;
192		cpsr &= ~mask;
193		cpsr |= it;
194	}
195	return cpsr;
196}
197
198int syscall_trace_enter(struct pt_regs *regs);
199void syscall_trace_exit(struct pt_regs *regs);
200
201#endif /* __ASSEMBLY__ */
202#endif