Loading...
Note: File does not exist in v3.1.
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (c) 2014-2015, 2022 MediaTek Inc.
4 * Author: Chaotian.Jing <chaotian.jing@mediatek.com>
5 */
6
7#include <linux/module.h>
8#include <linux/bitops.h>
9#include <linux/clk.h>
10#include <linux/delay.h>
11#include <linux/dma-mapping.h>
12#include <linux/iopoll.h>
13#include <linux/ioport.h>
14#include <linux/irq.h>
15#include <linux/of.h>
16#include <linux/pinctrl/consumer.h>
17#include <linux/platform_device.h>
18#include <linux/pm.h>
19#include <linux/pm_runtime.h>
20#include <linux/pm_wakeirq.h>
21#include <linux/regulator/consumer.h>
22#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/interrupt.h>
25#include <linux/reset.h>
26
27#include <linux/mmc/card.h>
28#include <linux/mmc/core.h>
29#include <linux/mmc/host.h>
30#include <linux/mmc/mmc.h>
31#include <linux/mmc/sd.h>
32#include <linux/mmc/sdio.h>
33#include <linux/mmc/slot-gpio.h>
34
35#include "cqhci.h"
36#include "mmc_hsq.h"
37
38#define MAX_BD_NUM 1024
39#define MSDC_NR_CLOCKS 3
40
41/*--------------------------------------------------------------------------*/
42/* Common Definition */
43/*--------------------------------------------------------------------------*/
44#define MSDC_BUS_1BITS 0x0
45#define MSDC_BUS_4BITS 0x1
46#define MSDC_BUS_8BITS 0x2
47
48#define MSDC_BURST_64B 0x6
49
50/*--------------------------------------------------------------------------*/
51/* Register Offset */
52/*--------------------------------------------------------------------------*/
53#define MSDC_CFG 0x0
54#define MSDC_IOCON 0x04
55#define MSDC_PS 0x08
56#define MSDC_INT 0x0c
57#define MSDC_INTEN 0x10
58#define MSDC_FIFOCS 0x14
59#define SDC_CFG 0x30
60#define SDC_CMD 0x34
61#define SDC_ARG 0x38
62#define SDC_STS 0x3c
63#define SDC_RESP0 0x40
64#define SDC_RESP1 0x44
65#define SDC_RESP2 0x48
66#define SDC_RESP3 0x4c
67#define SDC_BLK_NUM 0x50
68#define SDC_ADV_CFG0 0x64
69#define MSDC_NEW_RX_CFG 0x68
70#define EMMC_IOCON 0x7c
71#define SDC_ACMD_RESP 0x80
72#define DMA_SA_H4BIT 0x8c
73#define MSDC_DMA_SA 0x90
74#define MSDC_DMA_CTRL 0x98
75#define MSDC_DMA_CFG 0x9c
76#define MSDC_PATCH_BIT 0xb0
77#define MSDC_PATCH_BIT1 0xb4
78#define MSDC_PATCH_BIT2 0xb8
79#define MSDC_PAD_TUNE 0xec
80#define MSDC_PAD_TUNE0 0xf0
81#define PAD_DS_TUNE 0x188
82#define PAD_CMD_TUNE 0x18c
83#define EMMC51_CFG0 0x204
84#define EMMC50_CFG0 0x208
85#define EMMC50_CFG1 0x20c
86#define EMMC50_CFG3 0x220
87#define SDC_FIFO_CFG 0x228
88#define CQHCI_SETTING 0x7fc
89
90/*--------------------------------------------------------------------------*/
91/* Top Pad Register Offset */
92/*--------------------------------------------------------------------------*/
93#define EMMC_TOP_CONTROL 0x00
94#define EMMC_TOP_CMD 0x04
95#define EMMC50_PAD_DS_TUNE 0x0c
96#define LOOP_TEST_CONTROL 0x30
97
98/*--------------------------------------------------------------------------*/
99/* Register Mask */
100/*--------------------------------------------------------------------------*/
101
102/* MSDC_CFG mask */
103#define MSDC_CFG_MODE BIT(0) /* RW */
104#define MSDC_CFG_CKPDN BIT(1) /* RW */
105#define MSDC_CFG_RST BIT(2) /* RW */
106#define MSDC_CFG_PIO BIT(3) /* RW */
107#define MSDC_CFG_CKDRVEN BIT(4) /* RW */
108#define MSDC_CFG_BV18SDT BIT(5) /* RW */
109#define MSDC_CFG_BV18PSS BIT(6) /* R */
110#define MSDC_CFG_CKSTB BIT(7) /* R */
111#define MSDC_CFG_CKDIV GENMASK(15, 8) /* RW */
112#define MSDC_CFG_CKMOD GENMASK(17, 16) /* RW */
113#define MSDC_CFG_HS400_CK_MODE BIT(18) /* RW */
114#define MSDC_CFG_HS400_CK_MODE_EXTRA BIT(22) /* RW */
115#define MSDC_CFG_CKDIV_EXTRA GENMASK(19, 8) /* RW */
116#define MSDC_CFG_CKMOD_EXTRA GENMASK(21, 20) /* RW */
117
118/* MSDC_IOCON mask */
119#define MSDC_IOCON_SDR104CKS BIT(0) /* RW */
120#define MSDC_IOCON_RSPL BIT(1) /* RW */
121#define MSDC_IOCON_DSPL BIT(2) /* RW */
122#define MSDC_IOCON_DDLSEL BIT(3) /* RW */
123#define MSDC_IOCON_DDR50CKD BIT(4) /* RW */
124#define MSDC_IOCON_DSPLSEL BIT(5) /* RW */
125#define MSDC_IOCON_W_DSPL BIT(8) /* RW */
126#define MSDC_IOCON_D0SPL BIT(16) /* RW */
127#define MSDC_IOCON_D1SPL BIT(17) /* RW */
128#define MSDC_IOCON_D2SPL BIT(18) /* RW */
129#define MSDC_IOCON_D3SPL BIT(19) /* RW */
130#define MSDC_IOCON_D4SPL BIT(20) /* RW */
131#define MSDC_IOCON_D5SPL BIT(21) /* RW */
132#define MSDC_IOCON_D6SPL BIT(22) /* RW */
133#define MSDC_IOCON_D7SPL BIT(23) /* RW */
134#define MSDC_IOCON_RISCSZ GENMASK(25, 24) /* RW */
135
136/* MSDC_PS mask */
137#define MSDC_PS_CDEN BIT(0) /* RW */
138#define MSDC_PS_CDSTS BIT(1) /* R */
139#define MSDC_PS_CDDEBOUNCE GENMASK(15, 12) /* RW */
140#define MSDC_PS_DAT GENMASK(23, 16) /* R */
141#define MSDC_PS_DATA1 BIT(17) /* R */
142#define MSDC_PS_CMD BIT(24) /* R */
143#define MSDC_PS_WP BIT(31) /* R */
144
145/* MSDC_INT mask */
146#define MSDC_INT_MMCIRQ BIT(0) /* W1C */
147#define MSDC_INT_CDSC BIT(1) /* W1C */
148#define MSDC_INT_ACMDRDY BIT(3) /* W1C */
149#define MSDC_INT_ACMDTMO BIT(4) /* W1C */
150#define MSDC_INT_ACMDCRCERR BIT(5) /* W1C */
151#define MSDC_INT_DMAQ_EMPTY BIT(6) /* W1C */
152#define MSDC_INT_SDIOIRQ BIT(7) /* W1C */
153#define MSDC_INT_CMDRDY BIT(8) /* W1C */
154#define MSDC_INT_CMDTMO BIT(9) /* W1C */
155#define MSDC_INT_RSPCRCERR BIT(10) /* W1C */
156#define MSDC_INT_CSTA BIT(11) /* R */
157#define MSDC_INT_XFER_COMPL BIT(12) /* W1C */
158#define MSDC_INT_DXFER_DONE BIT(13) /* W1C */
159#define MSDC_INT_DATTMO BIT(14) /* W1C */
160#define MSDC_INT_DATCRCERR BIT(15) /* W1C */
161#define MSDC_INT_ACMD19_DONE BIT(16) /* W1C */
162#define MSDC_INT_DMA_BDCSERR BIT(17) /* W1C */
163#define MSDC_INT_DMA_GPDCSERR BIT(18) /* W1C */
164#define MSDC_INT_DMA_PROTECT BIT(19) /* W1C */
165#define MSDC_INT_CMDQ BIT(28) /* W1C */
166
167/* MSDC_INTEN mask */
168#define MSDC_INTEN_MMCIRQ BIT(0) /* RW */
169#define MSDC_INTEN_CDSC BIT(1) /* RW */
170#define MSDC_INTEN_ACMDRDY BIT(3) /* RW */
171#define MSDC_INTEN_ACMDTMO BIT(4) /* RW */
172#define MSDC_INTEN_ACMDCRCERR BIT(5) /* RW */
173#define MSDC_INTEN_DMAQ_EMPTY BIT(6) /* RW */
174#define MSDC_INTEN_SDIOIRQ BIT(7) /* RW */
175#define MSDC_INTEN_CMDRDY BIT(8) /* RW */
176#define MSDC_INTEN_CMDTMO BIT(9) /* RW */
177#define MSDC_INTEN_RSPCRCERR BIT(10) /* RW */
178#define MSDC_INTEN_CSTA BIT(11) /* RW */
179#define MSDC_INTEN_XFER_COMPL BIT(12) /* RW */
180#define MSDC_INTEN_DXFER_DONE BIT(13) /* RW */
181#define MSDC_INTEN_DATTMO BIT(14) /* RW */
182#define MSDC_INTEN_DATCRCERR BIT(15) /* RW */
183#define MSDC_INTEN_ACMD19_DONE BIT(16) /* RW */
184#define MSDC_INTEN_DMA_BDCSERR BIT(17) /* RW */
185#define MSDC_INTEN_DMA_GPDCSERR BIT(18) /* RW */
186#define MSDC_INTEN_DMA_PROTECT BIT(19) /* RW */
187
188/* MSDC_FIFOCS mask */
189#define MSDC_FIFOCS_RXCNT GENMASK(7, 0) /* R */
190#define MSDC_FIFOCS_TXCNT GENMASK(23, 16) /* R */
191#define MSDC_FIFOCS_CLR BIT(31) /* RW */
192
193/* SDC_CFG mask */
194#define SDC_CFG_SDIOINTWKUP BIT(0) /* RW */
195#define SDC_CFG_INSWKUP BIT(1) /* RW */
196#define SDC_CFG_WRDTOC GENMASK(14, 2) /* RW */
197#define SDC_CFG_BUSWIDTH GENMASK(17, 16) /* RW */
198#define SDC_CFG_SDIO BIT(19) /* RW */
199#define SDC_CFG_SDIOIDE BIT(20) /* RW */
200#define SDC_CFG_INTATGAP BIT(21) /* RW */
201#define SDC_CFG_DTOC GENMASK(31, 24) /* RW */
202
203/* SDC_STS mask */
204#define SDC_STS_SDCBUSY BIT(0) /* RW */
205#define SDC_STS_CMDBUSY BIT(1) /* RW */
206#define SDC_STS_SWR_COMPL BIT(31) /* RW */
207
208/* SDC_ADV_CFG0 mask */
209#define SDC_DAT1_IRQ_TRIGGER BIT(19) /* RW */
210#define SDC_RX_ENHANCE_EN BIT(20) /* RW */
211#define SDC_NEW_TX_EN BIT(31) /* RW */
212
213/* MSDC_NEW_RX_CFG mask */
214#define MSDC_NEW_RX_PATH_SEL BIT(0) /* RW */
215
216/* DMA_SA_H4BIT mask */
217#define DMA_ADDR_HIGH_4BIT GENMASK(3, 0) /* RW */
218
219/* MSDC_DMA_CTRL mask */
220#define MSDC_DMA_CTRL_START BIT(0) /* W */
221#define MSDC_DMA_CTRL_STOP BIT(1) /* W */
222#define MSDC_DMA_CTRL_RESUME BIT(2) /* W */
223#define MSDC_DMA_CTRL_MODE BIT(8) /* RW */
224#define MSDC_DMA_CTRL_LASTBUF BIT(10) /* RW */
225#define MSDC_DMA_CTRL_BRUSTSZ GENMASK(14, 12) /* RW */
226
227/* MSDC_DMA_CFG mask */
228#define MSDC_DMA_CFG_STS BIT(0) /* R */
229#define MSDC_DMA_CFG_DECSEN BIT(1) /* RW */
230#define MSDC_DMA_CFG_AHBHPROT2 BIT(9) /* RW */
231#define MSDC_DMA_CFG_ACTIVEEN BIT(13) /* RW */
232#define MSDC_DMA_CFG_CS12B16B BIT(16) /* RW */
233
234/* MSDC_PATCH_BIT mask */
235#define MSDC_PATCH_BIT_ODDSUPP BIT(1) /* RW */
236#define MSDC_PATCH_BIT_RD_DAT_SEL BIT(3) /* RW */
237#define MSDC_INT_DAT_LATCH_CK_SEL GENMASK(9, 7)
238#define MSDC_CKGEN_MSDC_DLY_SEL GENMASK(14, 10)
239#define MSDC_PATCH_BIT_IODSSEL BIT(16) /* RW */
240#define MSDC_PATCH_BIT_IOINTSEL BIT(17) /* RW */
241#define MSDC_PATCH_BIT_BUSYDLY GENMASK(21, 18) /* RW */
242#define MSDC_PATCH_BIT_WDOD GENMASK(25, 22) /* RW */
243#define MSDC_PATCH_BIT_IDRTSEL BIT(26) /* RW */
244#define MSDC_PATCH_BIT_CMDFSEL BIT(27) /* RW */
245#define MSDC_PATCH_BIT_INTDLSEL BIT(28) /* RW */
246#define MSDC_PATCH_BIT_SPCPUSH BIT(29) /* RW */
247#define MSDC_PATCH_BIT_DECRCTMO BIT(30) /* RW */
248
249#define MSDC_PATCH_BIT1_CMDTA GENMASK(5, 3) /* RW */
250#define MSDC_PB1_BUSY_CHECK_SEL BIT(7) /* RW */
251#define MSDC_PATCH_BIT1_STOP_DLY GENMASK(11, 8) /* RW */
252
253#define MSDC_PATCH_BIT2_CFGRESP BIT(15) /* RW */
254#define MSDC_PATCH_BIT2_CFGCRCSTS BIT(28) /* RW */
255#define MSDC_PB2_SUPPORT_64G BIT(1) /* RW */
256#define MSDC_PB2_RESPWAIT GENMASK(3, 2) /* RW */
257#define MSDC_PB2_RESPSTSENSEL GENMASK(18, 16) /* RW */
258#define MSDC_PB2_POP_EN_CNT GENMASK(23, 20) /* RW */
259#define MSDC_PB2_CFGCRCSTSEDGE BIT(25) /* RW */
260#define MSDC_PB2_CRCSTSENSEL GENMASK(31, 29) /* RW */
261
262#define MSDC_PAD_TUNE_DATWRDLY GENMASK(4, 0) /* RW */
263#define MSDC_PAD_TUNE_DATRRDLY GENMASK(12, 8) /* RW */
264#define MSDC_PAD_TUNE_DATRRDLY2 GENMASK(12, 8) /* RW */
265#define MSDC_PAD_TUNE_CMDRDLY GENMASK(20, 16) /* RW */
266#define MSDC_PAD_TUNE_CMDRDLY2 GENMASK(20, 16) /* RW */
267#define MSDC_PAD_TUNE_CMDRRDLY GENMASK(26, 22) /* RW */
268#define MSDC_PAD_TUNE_CLKTDLY GENMASK(31, 27) /* RW */
269#define MSDC_PAD_TUNE_RXDLYSEL BIT(15) /* RW */
270#define MSDC_PAD_TUNE_RD_SEL BIT(13) /* RW */
271#define MSDC_PAD_TUNE_CMD_SEL BIT(21) /* RW */
272#define MSDC_PAD_TUNE_RD2_SEL BIT(13) /* RW */
273#define MSDC_PAD_TUNE_CMD2_SEL BIT(21) /* RW */
274
275#define PAD_DS_TUNE_DLY_SEL BIT(0) /* RW */
276#define PAD_DS_TUNE_DLY2_SEL BIT(1) /* RW */
277#define PAD_DS_TUNE_DLY1 GENMASK(6, 2) /* RW */
278#define PAD_DS_TUNE_DLY2 GENMASK(11, 7) /* RW */
279#define PAD_DS_TUNE_DLY3 GENMASK(16, 12) /* RW */
280
281#define PAD_CMD_TUNE_RX_DLY3 GENMASK(5, 1) /* RW */
282
283/* EMMC51_CFG0 mask */
284#define CMDQ_RDAT_CNT GENMASK(21, 12) /* RW */
285
286#define EMMC50_CFG_PADCMD_LATCHCK BIT(0) /* RW */
287#define EMMC50_CFG_CRCSTS_EDGE BIT(3) /* RW */
288#define EMMC50_CFG_CFCSTS_SEL BIT(4) /* RW */
289#define EMMC50_CFG_CMD_RESP_SEL BIT(9) /* RW */
290
291/* EMMC50_CFG1 mask */
292#define EMMC50_CFG1_DS_CFG BIT(28) /* RW */
293
294#define EMMC50_CFG3_OUTS_WR GENMASK(4, 0) /* RW */
295
296#define SDC_FIFO_CFG_WRVALIDSEL BIT(24) /* RW */
297#define SDC_FIFO_CFG_RDVALIDSEL BIT(25) /* RW */
298
299/* CQHCI_SETTING */
300#define CQHCI_RD_CMD_WND_SEL BIT(14) /* RW */
301#define CQHCI_WR_CMD_WND_SEL BIT(15) /* RW */
302
303/* EMMC_TOP_CONTROL mask */
304#define PAD_RXDLY_SEL BIT(0) /* RW */
305#define DELAY_EN BIT(1) /* RW */
306#define PAD_DAT_RD_RXDLY2 GENMASK(6, 2) /* RW */
307#define PAD_DAT_RD_RXDLY GENMASK(11, 7) /* RW */
308#define PAD_DAT_RD_RXDLY2_SEL BIT(12) /* RW */
309#define PAD_DAT_RD_RXDLY_SEL BIT(13) /* RW */
310#define DATA_K_VALUE_SEL BIT(14) /* RW */
311#define SDC_RX_ENH_EN BIT(15) /* TW */
312
313/* EMMC_TOP_CMD mask */
314#define PAD_CMD_RXDLY2 GENMASK(4, 0) /* RW */
315#define PAD_CMD_RXDLY GENMASK(9, 5) /* RW */
316#define PAD_CMD_RD_RXDLY2_SEL BIT(10) /* RW */
317#define PAD_CMD_RD_RXDLY_SEL BIT(11) /* RW */
318#define PAD_CMD_TX_DLY GENMASK(16, 12) /* RW */
319
320/* EMMC50_PAD_DS_TUNE mask */
321#define PAD_DS_DLY_SEL BIT(16) /* RW */
322#define PAD_DS_DLY2_SEL BIT(15) /* RW */
323#define PAD_DS_DLY1 GENMASK(14, 10) /* RW */
324#define PAD_DS_DLY3 GENMASK(4, 0) /* RW */
325
326/* LOOP_TEST_CONTROL mask */
327#define TEST_LOOP_DSCLK_MUX_SEL BIT(0) /* RW */
328#define TEST_LOOP_LATCH_MUX_SEL BIT(1) /* RW */
329#define LOOP_EN_SEL_CLK BIT(20) /* RW */
330#define TEST_HS400_CMD_LOOP_MUX_SEL BIT(31) /* RW */
331
332#define REQ_CMD_EIO BIT(0)
333#define REQ_CMD_TMO BIT(1)
334#define REQ_DAT_ERR BIT(2)
335#define REQ_STOP_EIO BIT(3)
336#define REQ_STOP_TMO BIT(4)
337#define REQ_CMD_BUSY BIT(5)
338
339#define MSDC_PREPARE_FLAG BIT(0)
340#define MSDC_ASYNC_FLAG BIT(1)
341#define MSDC_MMAP_FLAG BIT(2)
342
343#define MTK_MMC_AUTOSUSPEND_DELAY 50
344#define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */
345#define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */
346
347#define DEFAULT_DEBOUNCE (8) /* 8 cycles CD debounce */
348
349#define TUNING_REG2_FIXED_OFFEST 4
350#define PAD_DELAY_HALF 32 /* PAD delay cells */
351#define PAD_DELAY_FULL 64
352/*--------------------------------------------------------------------------*/
353/* Descriptor Structure */
354/*--------------------------------------------------------------------------*/
355struct mt_gpdma_desc {
356 u32 gpd_info;
357#define GPDMA_DESC_HWO BIT(0)
358#define GPDMA_DESC_BDP BIT(1)
359#define GPDMA_DESC_CHECKSUM GENMASK(15, 8)
360#define GPDMA_DESC_INT BIT(16)
361#define GPDMA_DESC_NEXT_H4 GENMASK(27, 24)
362#define GPDMA_DESC_PTR_H4 GENMASK(31, 28)
363 u32 next;
364 u32 ptr;
365 u32 gpd_data_len;
366#define GPDMA_DESC_BUFLEN GENMASK(15, 0)
367#define GPDMA_DESC_EXTLEN GENMASK(23, 16)
368 u32 arg;
369 u32 blknum;
370 u32 cmd;
371};
372
373struct mt_bdma_desc {
374 u32 bd_info;
375#define BDMA_DESC_EOL BIT(0)
376#define BDMA_DESC_CHECKSUM GENMASK(15, 8)
377#define BDMA_DESC_BLKPAD BIT(17)
378#define BDMA_DESC_DWPAD BIT(18)
379#define BDMA_DESC_NEXT_H4 GENMASK(27, 24)
380#define BDMA_DESC_PTR_H4 GENMASK(31, 28)
381 u32 next;
382 u32 ptr;
383 u32 bd_data_len;
384#define BDMA_DESC_BUFLEN GENMASK(15, 0)
385#define BDMA_DESC_BUFLEN_EXT GENMASK(23, 0)
386};
387
388struct msdc_dma {
389 struct scatterlist *sg; /* I/O scatter list */
390 struct mt_gpdma_desc *gpd; /* pointer to gpd array */
391 struct mt_bdma_desc *bd; /* pointer to bd array */
392 dma_addr_t gpd_addr; /* the physical address of gpd array */
393 dma_addr_t bd_addr; /* the physical address of bd array */
394};
395
396struct msdc_save_para {
397 u32 msdc_cfg;
398 u32 iocon;
399 u32 sdc_cfg;
400 u32 pad_tune;
401 u32 patch_bit0;
402 u32 patch_bit1;
403 u32 patch_bit2;
404 u32 pad_ds_tune;
405 u32 pad_cmd_tune;
406 u32 emmc50_cfg0;
407 u32 emmc50_cfg3;
408 u32 sdc_fifo_cfg;
409 u32 emmc_top_control;
410 u32 emmc_top_cmd;
411 u32 emmc50_pad_ds_tune;
412 u32 loop_test_control;
413};
414
415struct mtk_mmc_compatible {
416 u8 clk_div_bits;
417 bool recheck_sdio_irq;
418 bool hs400_tune; /* only used for MT8173 */
419 u32 pad_tune_reg;
420 bool async_fifo;
421 bool data_tune;
422 bool busy_check;
423 bool stop_clk_fix;
424 u8 stop_dly_sel;
425 u8 pop_en_cnt;
426 bool enhance_rx;
427 bool support_64g;
428 bool use_internal_cd;
429 bool support_new_tx;
430 bool support_new_rx;
431};
432
433struct msdc_tune_para {
434 u32 iocon;
435 u32 pad_tune;
436 u32 pad_cmd_tune;
437 u32 emmc_top_control;
438 u32 emmc_top_cmd;
439};
440
441struct msdc_delay_phase {
442 u8 maxlen;
443 u8 start;
444 u8 final_phase;
445};
446
447struct msdc_host {
448 struct device *dev;
449 const struct mtk_mmc_compatible *dev_comp;
450 int cmd_rsp;
451
452 spinlock_t lock;
453 struct mmc_request *mrq;
454 struct mmc_command *cmd;
455 struct mmc_data *data;
456 int error;
457
458 void __iomem *base; /* host base address */
459 void __iomem *top_base; /* host top register base address */
460
461 struct msdc_dma dma; /* dma channel */
462 u64 dma_mask;
463
464 u32 timeout_ns; /* data timeout ns */
465 u32 timeout_clks; /* data timeout clks */
466
467 struct pinctrl *pinctrl;
468 struct pinctrl_state *pins_default;
469 struct pinctrl_state *pins_uhs;
470 struct pinctrl_state *pins_eint;
471 struct delayed_work req_timeout;
472 int irq; /* host interrupt */
473 int eint_irq; /* interrupt from sdio device for waking up system */
474 struct reset_control *reset;
475
476 struct clk *src_clk; /* msdc source clock */
477 struct clk *h_clk; /* msdc h_clk */
478 struct clk *bus_clk; /* bus clock which used to access register */
479 struct clk *src_clk_cg; /* msdc source clock control gate */
480 struct clk *sys_clk_cg; /* msdc subsys clock control gate */
481 struct clk *crypto_clk; /* msdc crypto clock control gate */
482 struct clk_bulk_data bulk_clks[MSDC_NR_CLOCKS];
483 u32 mclk; /* mmc subsystem clock frequency */
484 u32 src_clk_freq; /* source clock frequency */
485 unsigned char timing;
486 bool vqmmc_enabled;
487 u32 latch_ck;
488 u32 hs400_ds_delay;
489 u32 hs400_ds_dly3;
490 u32 hs200_cmd_int_delay; /* cmd internal delay for HS200/SDR104 */
491 u32 hs400_cmd_int_delay; /* cmd internal delay for HS400 */
492 u32 tuning_step;
493 bool hs400_cmd_resp_sel_rising;
494 /* cmd response sample selection for HS400 */
495 bool hs400_mode; /* current eMMC will run at hs400 mode */
496 bool hs400_tuning; /* hs400 mode online tuning */
497 bool internal_cd; /* Use internal card-detect logic */
498 bool cqhci; /* support eMMC hw cmdq */
499 bool hsq_en; /* Host Software Queue is enabled */
500 struct msdc_save_para save_para; /* used when gate HCLK */
501 struct msdc_tune_para def_tune_para; /* default tune setting */
502 struct msdc_tune_para saved_tune_para; /* tune result of CMD21/CMD19 */
503 struct cqhci_host *cq_host;
504 u32 cq_ssc1_time;
505};
506
507static const struct mtk_mmc_compatible mt2701_compat = {
508 .clk_div_bits = 12,
509 .recheck_sdio_irq = true,
510 .hs400_tune = false,
511 .pad_tune_reg = MSDC_PAD_TUNE0,
512 .async_fifo = true,
513 .data_tune = true,
514 .busy_check = false,
515 .stop_clk_fix = false,
516 .enhance_rx = false,
517 .support_64g = false,
518};
519
520static const struct mtk_mmc_compatible mt2712_compat = {
521 .clk_div_bits = 12,
522 .recheck_sdio_irq = false,
523 .hs400_tune = false,
524 .pad_tune_reg = MSDC_PAD_TUNE0,
525 .async_fifo = true,
526 .data_tune = true,
527 .busy_check = true,
528 .stop_clk_fix = true,
529 .stop_dly_sel = 3,
530 .enhance_rx = true,
531 .support_64g = true,
532};
533
534static const struct mtk_mmc_compatible mt6779_compat = {
535 .clk_div_bits = 12,
536 .recheck_sdio_irq = false,
537 .hs400_tune = false,
538 .pad_tune_reg = MSDC_PAD_TUNE0,
539 .async_fifo = true,
540 .data_tune = true,
541 .busy_check = true,
542 .stop_clk_fix = true,
543 .stop_dly_sel = 3,
544 .enhance_rx = true,
545 .support_64g = true,
546};
547
548static const struct mtk_mmc_compatible mt6795_compat = {
549 .clk_div_bits = 8,
550 .recheck_sdio_irq = false,
551 .hs400_tune = true,
552 .pad_tune_reg = MSDC_PAD_TUNE,
553 .async_fifo = false,
554 .data_tune = false,
555 .busy_check = false,
556 .stop_clk_fix = false,
557 .enhance_rx = false,
558 .support_64g = false,
559};
560
561static const struct mtk_mmc_compatible mt7620_compat = {
562 .clk_div_bits = 8,
563 .recheck_sdio_irq = true,
564 .hs400_tune = false,
565 .pad_tune_reg = MSDC_PAD_TUNE,
566 .async_fifo = false,
567 .data_tune = false,
568 .busy_check = false,
569 .stop_clk_fix = false,
570 .enhance_rx = false,
571 .use_internal_cd = true,
572};
573
574static const struct mtk_mmc_compatible mt7622_compat = {
575 .clk_div_bits = 12,
576 .recheck_sdio_irq = true,
577 .hs400_tune = false,
578 .pad_tune_reg = MSDC_PAD_TUNE0,
579 .async_fifo = true,
580 .data_tune = true,
581 .busy_check = true,
582 .stop_clk_fix = true,
583 .stop_dly_sel = 3,
584 .enhance_rx = true,
585 .support_64g = false,
586};
587
588static const struct mtk_mmc_compatible mt7986_compat = {
589 .clk_div_bits = 12,
590 .recheck_sdio_irq = true,
591 .hs400_tune = false,
592 .pad_tune_reg = MSDC_PAD_TUNE0,
593 .async_fifo = true,
594 .data_tune = true,
595 .busy_check = true,
596 .stop_clk_fix = true,
597 .stop_dly_sel = 3,
598 .enhance_rx = true,
599 .support_64g = true,
600};
601
602static const struct mtk_mmc_compatible mt8135_compat = {
603 .clk_div_bits = 8,
604 .recheck_sdio_irq = true,
605 .hs400_tune = false,
606 .pad_tune_reg = MSDC_PAD_TUNE,
607 .async_fifo = false,
608 .data_tune = false,
609 .busy_check = false,
610 .stop_clk_fix = false,
611 .enhance_rx = false,
612 .support_64g = false,
613};
614
615static const struct mtk_mmc_compatible mt8173_compat = {
616 .clk_div_bits = 8,
617 .recheck_sdio_irq = true,
618 .hs400_tune = true,
619 .pad_tune_reg = MSDC_PAD_TUNE,
620 .async_fifo = false,
621 .data_tune = false,
622 .busy_check = false,
623 .stop_clk_fix = false,
624 .enhance_rx = false,
625 .support_64g = false,
626};
627
628static const struct mtk_mmc_compatible mt8183_compat = {
629 .clk_div_bits = 12,
630 .recheck_sdio_irq = false,
631 .hs400_tune = false,
632 .pad_tune_reg = MSDC_PAD_TUNE0,
633 .async_fifo = true,
634 .data_tune = true,
635 .busy_check = true,
636 .stop_clk_fix = true,
637 .stop_dly_sel = 3,
638 .enhance_rx = true,
639 .support_64g = true,
640};
641
642static const struct mtk_mmc_compatible mt8516_compat = {
643 .clk_div_bits = 12,
644 .recheck_sdio_irq = true,
645 .hs400_tune = false,
646 .pad_tune_reg = MSDC_PAD_TUNE0,
647 .async_fifo = true,
648 .data_tune = true,
649 .busy_check = true,
650 .stop_clk_fix = true,
651 .stop_dly_sel = 3,
652};
653
654static const struct mtk_mmc_compatible mt8196_compat = {
655 .clk_div_bits = 12,
656 .recheck_sdio_irq = false,
657 .hs400_tune = false,
658 .pad_tune_reg = MSDC_PAD_TUNE0,
659 .async_fifo = true,
660 .data_tune = true,
661 .busy_check = true,
662 .stop_clk_fix = true,
663 .stop_dly_sel = 1,
664 .pop_en_cnt = 2,
665 .enhance_rx = true,
666 .support_64g = true,
667 .support_new_tx = true,
668 .support_new_rx = true,
669};
670
671static const struct of_device_id msdc_of_ids[] = {
672 { .compatible = "mediatek,mt2701-mmc", .data = &mt2701_compat},
673 { .compatible = "mediatek,mt2712-mmc", .data = &mt2712_compat},
674 { .compatible = "mediatek,mt6779-mmc", .data = &mt6779_compat},
675 { .compatible = "mediatek,mt6795-mmc", .data = &mt6795_compat},
676 { .compatible = "mediatek,mt7620-mmc", .data = &mt7620_compat},
677 { .compatible = "mediatek,mt7622-mmc", .data = &mt7622_compat},
678 { .compatible = "mediatek,mt7986-mmc", .data = &mt7986_compat},
679 { .compatible = "mediatek,mt7988-mmc", .data = &mt7986_compat},
680 { .compatible = "mediatek,mt8135-mmc", .data = &mt8135_compat},
681 { .compatible = "mediatek,mt8173-mmc", .data = &mt8173_compat},
682 { .compatible = "mediatek,mt8183-mmc", .data = &mt8183_compat},
683 { .compatible = "mediatek,mt8196-mmc", .data = &mt8196_compat},
684 { .compatible = "mediatek,mt8516-mmc", .data = &mt8516_compat},
685
686 {}
687};
688MODULE_DEVICE_TABLE(of, msdc_of_ids);
689
690static void sdr_set_bits(void __iomem *reg, u32 bs)
691{
692 u32 val = readl(reg);
693
694 val |= bs;
695 writel(val, reg);
696}
697
698static void sdr_clr_bits(void __iomem *reg, u32 bs)
699{
700 u32 val = readl(reg);
701
702 val &= ~bs;
703 writel(val, reg);
704}
705
706static void sdr_set_field(void __iomem *reg, u32 field, u32 val)
707{
708 unsigned int tv = readl(reg);
709
710 tv &= ~field;
711 tv |= ((val) << (ffs((unsigned int)field) - 1));
712 writel(tv, reg);
713}
714
715static void sdr_get_field(void __iomem *reg, u32 field, u32 *val)
716{
717 unsigned int tv = readl(reg);
718
719 *val = ((tv & field) >> (ffs((unsigned int)field) - 1));
720}
721
722static void msdc_reset_hw(struct msdc_host *host)
723{
724 u32 val;
725
726 sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST);
727 readl_poll_timeout_atomic(host->base + MSDC_CFG, val, !(val & MSDC_CFG_RST), 0, 0);
728
729 sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR);
730 readl_poll_timeout_atomic(host->base + MSDC_FIFOCS, val,
731 !(val & MSDC_FIFOCS_CLR), 0, 0);
732
733 val = readl(host->base + MSDC_INT);
734 writel(val, host->base + MSDC_INT);
735}
736
737static void msdc_cmd_next(struct msdc_host *host,
738 struct mmc_request *mrq, struct mmc_command *cmd);
739static void __msdc_enable_sdio_irq(struct msdc_host *host, int enb);
740
741static const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR |
742 MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY |
743 MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO;
744static const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO |
745 MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR |
746 MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT;
747
748static u8 msdc_dma_calcs(u8 *buf, u32 len)
749{
750 u32 i, sum = 0;
751
752 for (i = 0; i < len; i++)
753 sum += buf[i];
754 return 0xff - (u8) sum;
755}
756
757static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma,
758 struct mmc_data *data)
759{
760 unsigned int j, dma_len;
761 dma_addr_t dma_address;
762 u32 dma_ctrl;
763 struct scatterlist *sg;
764 struct mt_gpdma_desc *gpd;
765 struct mt_bdma_desc *bd;
766
767 sg = data->sg;
768
769 gpd = dma->gpd;
770 bd = dma->bd;
771
772 /* modify gpd */
773 gpd->gpd_info |= GPDMA_DESC_HWO;
774 gpd->gpd_info |= GPDMA_DESC_BDP;
775 /* need to clear first. use these bits to calc checksum */
776 gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM;
777 gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8;
778
779 /* modify bd */
780 for_each_sg(data->sg, sg, data->sg_count, j) {
781 dma_address = sg_dma_address(sg);
782 dma_len = sg_dma_len(sg);
783
784 /* init bd */
785 bd[j].bd_info &= ~BDMA_DESC_BLKPAD;
786 bd[j].bd_info &= ~BDMA_DESC_DWPAD;
787 bd[j].ptr = lower_32_bits(dma_address);
788 if (host->dev_comp->support_64g) {
789 bd[j].bd_info &= ~BDMA_DESC_PTR_H4;
790 bd[j].bd_info |= (upper_32_bits(dma_address) & 0xf)
791 << 28;
792 }
793
794 if (host->dev_comp->support_64g) {
795 bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN_EXT;
796 bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN_EXT);
797 } else {
798 bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN;
799 bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN);
800 }
801
802 if (j == data->sg_count - 1) /* the last bd */
803 bd[j].bd_info |= BDMA_DESC_EOL;
804 else
805 bd[j].bd_info &= ~BDMA_DESC_EOL;
806
807 /* checksum need to clear first */
808 bd[j].bd_info &= ~BDMA_DESC_CHECKSUM;
809 bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8;
810 }
811
812 sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1);
813 dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL);
814 dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE);
815 dma_ctrl |= (MSDC_BURST_64B << 12 | BIT(8));
816 writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL);
817 if (host->dev_comp->support_64g)
818 sdr_set_field(host->base + DMA_SA_H4BIT, DMA_ADDR_HIGH_4BIT,
819 upper_32_bits(dma->gpd_addr) & 0xf);
820 writel(lower_32_bits(dma->gpd_addr), host->base + MSDC_DMA_SA);
821}
822
823static void msdc_prepare_data(struct msdc_host *host, struct mmc_data *data)
824{
825 if (!(data->host_cookie & MSDC_PREPARE_FLAG)) {
826 data->host_cookie |= MSDC_PREPARE_FLAG;
827 data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len,
828 mmc_get_dma_dir(data));
829 }
830}
831
832static void msdc_unprepare_data(struct msdc_host *host, struct mmc_data *data)
833{
834 if (data->host_cookie & MSDC_ASYNC_FLAG)
835 return;
836
837 if (data->host_cookie & MSDC_PREPARE_FLAG) {
838 dma_unmap_sg(host->dev, data->sg, data->sg_len,
839 mmc_get_dma_dir(data));
840 data->host_cookie &= ~MSDC_PREPARE_FLAG;
841 }
842}
843
844static u64 msdc_timeout_cal(struct msdc_host *host, u64 ns, u64 clks)
845{
846 struct mmc_host *mmc = mmc_from_priv(host);
847 u64 timeout;
848 u32 clk_ns, mode = 0;
849
850 if (mmc->actual_clock == 0) {
851 timeout = 0;
852 } else {
853 clk_ns = 1000000000U / mmc->actual_clock;
854 timeout = ns + clk_ns - 1;
855 do_div(timeout, clk_ns);
856 timeout += clks;
857 /* in 1048576 sclk cycle unit */
858 timeout = DIV_ROUND_UP(timeout, BIT(20));
859 if (host->dev_comp->clk_div_bits == 8)
860 sdr_get_field(host->base + MSDC_CFG,
861 MSDC_CFG_CKMOD, &mode);
862 else
863 sdr_get_field(host->base + MSDC_CFG,
864 MSDC_CFG_CKMOD_EXTRA, &mode);
865 /*DDR mode will double the clk cycles for data timeout */
866 timeout = mode >= 2 ? timeout * 2 : timeout;
867 timeout = timeout > 1 ? timeout - 1 : 0;
868 }
869 return timeout;
870}
871
872/* clock control primitives */
873static void msdc_set_timeout(struct msdc_host *host, u64 ns, u64 clks)
874{
875 u64 timeout;
876
877 host->timeout_ns = ns;
878 host->timeout_clks = clks;
879
880 timeout = msdc_timeout_cal(host, ns, clks);
881 sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC,
882 min_t(u32, timeout, 255));
883}
884
885static void msdc_set_busy_timeout(struct msdc_host *host, u64 ns, u64 clks)
886{
887 u64 timeout;
888
889 timeout = msdc_timeout_cal(host, ns, clks);
890 sdr_set_field(host->base + SDC_CFG, SDC_CFG_WRDTOC,
891 min_t(u32, timeout, 8191));
892}
893
894static void msdc_gate_clock(struct msdc_host *host)
895{
896 clk_bulk_disable_unprepare(MSDC_NR_CLOCKS, host->bulk_clks);
897 clk_disable_unprepare(host->crypto_clk);
898 clk_disable_unprepare(host->src_clk_cg);
899 clk_disable_unprepare(host->src_clk);
900 clk_disable_unprepare(host->bus_clk);
901 clk_disable_unprepare(host->h_clk);
902}
903
904static int msdc_ungate_clock(struct msdc_host *host)
905{
906 u32 val;
907 int ret;
908
909 clk_prepare_enable(host->h_clk);
910 clk_prepare_enable(host->bus_clk);
911 clk_prepare_enable(host->src_clk);
912 clk_prepare_enable(host->src_clk_cg);
913 clk_prepare_enable(host->crypto_clk);
914 ret = clk_bulk_prepare_enable(MSDC_NR_CLOCKS, host->bulk_clks);
915 if (ret) {
916 dev_err(host->dev, "Cannot enable pclk/axi/ahb clock gates\n");
917 return ret;
918 }
919
920 return readl_poll_timeout(host->base + MSDC_CFG, val,
921 (val & MSDC_CFG_CKSTB), 1, 20000);
922}
923
924static void msdc_new_tx_setting(struct msdc_host *host)
925{
926 if (!host->top_base)
927 return;
928
929 sdr_set_bits(host->top_base + LOOP_TEST_CONTROL,
930 TEST_LOOP_DSCLK_MUX_SEL);
931 sdr_set_bits(host->top_base + LOOP_TEST_CONTROL,
932 TEST_LOOP_LATCH_MUX_SEL);
933 sdr_clr_bits(host->top_base + LOOP_TEST_CONTROL,
934 TEST_HS400_CMD_LOOP_MUX_SEL);
935
936 switch (host->timing) {
937 case MMC_TIMING_LEGACY:
938 case MMC_TIMING_MMC_HS:
939 case MMC_TIMING_SD_HS:
940 case MMC_TIMING_UHS_SDR12:
941 case MMC_TIMING_UHS_SDR25:
942 case MMC_TIMING_UHS_DDR50:
943 case MMC_TIMING_MMC_DDR52:
944 sdr_clr_bits(host->top_base + LOOP_TEST_CONTROL,
945 LOOP_EN_SEL_CLK);
946 break;
947 case MMC_TIMING_UHS_SDR50:
948 case MMC_TIMING_UHS_SDR104:
949 case MMC_TIMING_MMC_HS200:
950 case MMC_TIMING_MMC_HS400:
951 sdr_set_bits(host->top_base + LOOP_TEST_CONTROL,
952 LOOP_EN_SEL_CLK);
953 break;
954 default:
955 break;
956 }
957}
958
959static void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz)
960{
961 struct mmc_host *mmc = mmc_from_priv(host);
962 u32 mode;
963 u32 flags;
964 u32 div;
965 u32 sclk;
966 u32 tune_reg = host->dev_comp->pad_tune_reg;
967 u32 val;
968 bool timing_changed;
969
970 if (!hz) {
971 dev_dbg(host->dev, "set mclk to 0\n");
972 host->mclk = 0;
973 mmc->actual_clock = 0;
974 sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
975 return;
976 }
977
978 if (host->timing != timing)
979 timing_changed = true;
980 else
981 timing_changed = false;
982
983 flags = readl(host->base + MSDC_INTEN);
984 sdr_clr_bits(host->base + MSDC_INTEN, flags);
985 if (host->dev_comp->clk_div_bits == 8)
986 sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE);
987 else
988 sdr_clr_bits(host->base + MSDC_CFG,
989 MSDC_CFG_HS400_CK_MODE_EXTRA);
990 if (timing == MMC_TIMING_UHS_DDR50 ||
991 timing == MMC_TIMING_MMC_DDR52 ||
992 timing == MMC_TIMING_MMC_HS400) {
993 if (timing == MMC_TIMING_MMC_HS400)
994 mode = 0x3;
995 else
996 mode = 0x2; /* ddr mode and use divisor */
997
998 if (hz >= (host->src_clk_freq >> 2)) {
999 div = 0; /* mean div = 1/4 */
1000 sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */
1001 } else {
1002 div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
1003 sclk = (host->src_clk_freq >> 2) / div;
1004 div = (div >> 1);
1005 }
1006
1007 if (timing == MMC_TIMING_MMC_HS400 &&
1008 hz >= (host->src_clk_freq >> 1)) {
1009 if (host->dev_comp->clk_div_bits == 8)
1010 sdr_set_bits(host->base + MSDC_CFG,
1011 MSDC_CFG_HS400_CK_MODE);
1012 else
1013 sdr_set_bits(host->base + MSDC_CFG,
1014 MSDC_CFG_HS400_CK_MODE_EXTRA);
1015 sclk = host->src_clk_freq >> 1;
1016 div = 0; /* div is ignore when bit18 is set */
1017 }
1018 } else if (hz >= host->src_clk_freq) {
1019 mode = 0x1; /* no divisor */
1020 div = 0;
1021 sclk = host->src_clk_freq;
1022 } else {
1023 mode = 0x0; /* use divisor */
1024 if (hz >= (host->src_clk_freq >> 1)) {
1025 div = 0; /* mean div = 1/2 */
1026 sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */
1027 } else {
1028 div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
1029 sclk = (host->src_clk_freq >> 2) / div;
1030 }
1031 }
1032 sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
1033
1034 clk_disable_unprepare(host->src_clk_cg);
1035 if (host->dev_comp->clk_div_bits == 8)
1036 sdr_set_field(host->base + MSDC_CFG,
1037 MSDC_CFG_CKMOD | MSDC_CFG_CKDIV,
1038 (mode << 8) | div);
1039 else
1040 sdr_set_field(host->base + MSDC_CFG,
1041 MSDC_CFG_CKMOD_EXTRA | MSDC_CFG_CKDIV_EXTRA,
1042 (mode << 12) | div);
1043
1044 clk_prepare_enable(host->src_clk_cg);
1045 readl_poll_timeout(host->base + MSDC_CFG, val, (val & MSDC_CFG_CKSTB), 0, 0);
1046 sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
1047 mmc->actual_clock = sclk;
1048 host->mclk = hz;
1049 host->timing = timing;
1050 /* need because clk changed. */
1051 msdc_set_timeout(host, host->timeout_ns, host->timeout_clks);
1052 sdr_set_bits(host->base + MSDC_INTEN, flags);
1053
1054 /*
1055 * mmc_select_hs400() will drop to 50Mhz and High speed mode,
1056 * tune result of hs200/200Mhz is not suitable for 50Mhz
1057 */
1058 if (mmc->actual_clock <= 52000000) {
1059 writel(host->def_tune_para.iocon, host->base + MSDC_IOCON);
1060 if (host->top_base) {
1061 writel(host->def_tune_para.emmc_top_control,
1062 host->top_base + EMMC_TOP_CONTROL);
1063 writel(host->def_tune_para.emmc_top_cmd,
1064 host->top_base + EMMC_TOP_CMD);
1065 } else {
1066 writel(host->def_tune_para.pad_tune,
1067 host->base + tune_reg);
1068 }
1069 } else {
1070 writel(host->saved_tune_para.iocon, host->base + MSDC_IOCON);
1071 writel(host->saved_tune_para.pad_cmd_tune,
1072 host->base + PAD_CMD_TUNE);
1073 if (host->top_base) {
1074 writel(host->saved_tune_para.emmc_top_control,
1075 host->top_base + EMMC_TOP_CONTROL);
1076 writel(host->saved_tune_para.emmc_top_cmd,
1077 host->top_base + EMMC_TOP_CMD);
1078 } else {
1079 writel(host->saved_tune_para.pad_tune,
1080 host->base + tune_reg);
1081 }
1082 }
1083
1084 if (timing == MMC_TIMING_MMC_HS400 &&
1085 host->dev_comp->hs400_tune)
1086 sdr_set_field(host->base + tune_reg,
1087 MSDC_PAD_TUNE_CMDRRDLY,
1088 host->hs400_cmd_int_delay);
1089 if (host->dev_comp->support_new_tx && timing_changed)
1090 msdc_new_tx_setting(host);
1091
1092 dev_dbg(host->dev, "sclk: %d, timing: %d\n", mmc->actual_clock,
1093 timing);
1094}
1095
1096static inline u32 msdc_cmd_find_resp(struct msdc_host *host,
1097 struct mmc_command *cmd)
1098{
1099 u32 resp;
1100
1101 switch (mmc_resp_type(cmd)) {
1102 /* Actually, R1, R5, R6, R7 are the same */
1103 case MMC_RSP_R1:
1104 resp = 0x1;
1105 break;
1106 case MMC_RSP_R1B:
1107 resp = 0x7;
1108 break;
1109 case MMC_RSP_R2:
1110 resp = 0x2;
1111 break;
1112 case MMC_RSP_R3:
1113 resp = 0x3;
1114 break;
1115 case MMC_RSP_NONE:
1116 default:
1117 resp = 0x0;
1118 break;
1119 }
1120
1121 return resp;
1122}
1123
1124static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host,
1125 struct mmc_request *mrq, struct mmc_command *cmd)
1126{
1127 struct mmc_host *mmc = mmc_from_priv(host);
1128 /* rawcmd :
1129 * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 |
1130 * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode
1131 */
1132 u32 opcode = cmd->opcode;
1133 u32 resp = msdc_cmd_find_resp(host, cmd);
1134 u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7);
1135
1136 host->cmd_rsp = resp;
1137
1138 if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) ||
1139 opcode == MMC_STOP_TRANSMISSION)
1140 rawcmd |= BIT(14);
1141 else if (opcode == SD_SWITCH_VOLTAGE)
1142 rawcmd |= BIT(30);
1143 else if (opcode == SD_APP_SEND_SCR ||
1144 opcode == SD_APP_SEND_NUM_WR_BLKS ||
1145 (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
1146 (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
1147 (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC))
1148 rawcmd |= BIT(11);
1149
1150 if (cmd->data) {
1151 struct mmc_data *data = cmd->data;
1152
1153 if (mmc_op_multi(opcode)) {
1154 if (mmc_card_mmc(mmc->card) && mrq->sbc &&
1155 !(mrq->sbc->arg & 0xFFFF0000))
1156 rawcmd |= BIT(29); /* AutoCMD23 */
1157 }
1158
1159 rawcmd |= ((data->blksz & 0xFFF) << 16);
1160 if (data->flags & MMC_DATA_WRITE)
1161 rawcmd |= BIT(13);
1162 if (data->blocks > 1)
1163 rawcmd |= BIT(12);
1164 else
1165 rawcmd |= BIT(11);
1166 /* Always use dma mode */
1167 sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO);
1168
1169 if (host->timeout_ns != data->timeout_ns ||
1170 host->timeout_clks != data->timeout_clks)
1171 msdc_set_timeout(host, data->timeout_ns,
1172 data->timeout_clks);
1173
1174 writel(data->blocks, host->base + SDC_BLK_NUM);
1175 }
1176 return rawcmd;
1177}
1178
1179static void msdc_start_data(struct msdc_host *host, struct mmc_command *cmd,
1180 struct mmc_data *data)
1181{
1182 bool read;
1183
1184 WARN_ON(host->data);
1185 host->data = data;
1186 read = data->flags & MMC_DATA_READ;
1187
1188 mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
1189 msdc_dma_setup(host, &host->dma, data);
1190 sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask);
1191 sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1);
1192 dev_dbg(host->dev, "DMA start\n");
1193 dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n",
1194 __func__, cmd->opcode, data->blocks, read);
1195}
1196
1197static int msdc_auto_cmd_done(struct msdc_host *host, int events,
1198 struct mmc_command *cmd)
1199{
1200 u32 *rsp = cmd->resp;
1201
1202 rsp[0] = readl(host->base + SDC_ACMD_RESP);
1203
1204 if (events & MSDC_INT_ACMDRDY) {
1205 cmd->error = 0;
1206 } else {
1207 msdc_reset_hw(host);
1208 if (events & MSDC_INT_ACMDCRCERR) {
1209 cmd->error = -EILSEQ;
1210 host->error |= REQ_STOP_EIO;
1211 } else if (events & MSDC_INT_ACMDTMO) {
1212 cmd->error = -ETIMEDOUT;
1213 host->error |= REQ_STOP_TMO;
1214 }
1215 dev_err(host->dev,
1216 "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n",
1217 __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error);
1218 }
1219 return cmd->error;
1220}
1221
1222/*
1223 * msdc_recheck_sdio_irq - recheck whether the SDIO irq is lost
1224 *
1225 * Host controller may lost interrupt in some special case.
1226 * Add SDIO irq recheck mechanism to make sure all interrupts
1227 * can be processed immediately
1228 */
1229static void msdc_recheck_sdio_irq(struct msdc_host *host)
1230{
1231 struct mmc_host *mmc = mmc_from_priv(host);
1232 u32 reg_int, reg_inten, reg_ps;
1233
1234 if (mmc->caps & MMC_CAP_SDIO_IRQ) {
1235 reg_inten = readl(host->base + MSDC_INTEN);
1236 if (reg_inten & MSDC_INTEN_SDIOIRQ) {
1237 reg_int = readl(host->base + MSDC_INT);
1238 reg_ps = readl(host->base + MSDC_PS);
1239 if (!(reg_int & MSDC_INT_SDIOIRQ ||
1240 reg_ps & MSDC_PS_DATA1)) {
1241 __msdc_enable_sdio_irq(host, 0);
1242 sdio_signal_irq(mmc);
1243 }
1244 }
1245 }
1246}
1247
1248static void msdc_track_cmd_data(struct msdc_host *host, struct mmc_command *cmd)
1249{
1250 if (host->error &&
1251 ((!mmc_op_tuning(cmd->opcode) && !host->hs400_tuning) ||
1252 cmd->error == -ETIMEDOUT))
1253 dev_warn(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n",
1254 __func__, cmd->opcode, cmd->arg, host->error);
1255}
1256
1257static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq)
1258{
1259 struct mmc_host *mmc = mmc_from_priv(host);
1260 unsigned long flags;
1261 bool hsq_req_done;
1262
1263 /*
1264 * No need check the return value of cancel_delayed_work, as only ONE
1265 * path will go here!
1266 */
1267 cancel_delayed_work(&host->req_timeout);
1268
1269 /*
1270 * If the request was handled from Host Software Queue, there's almost
1271 * nothing to do here, and we also don't need to reset mrq as any race
1272 * condition would not have any room to happen, since HSQ stores the
1273 * "scheduled" mrqs in an internal array of mrq slots anyway.
1274 * However, if the controller experienced an error, we still want to
1275 * reset it as soon as possible.
1276 *
1277 * Note that non-HSQ requests will still be happening at times, even
1278 * though it is enabled, and that's what is going to reset host->mrq.
1279 * Also, msdc_unprepare_data() is going to be called by HSQ when needed
1280 * as HSQ request finalization will eventually call the .post_req()
1281 * callback of this driver which, in turn, unprepares the data.
1282 */
1283 hsq_req_done = host->hsq_en ? mmc_hsq_finalize_request(mmc, mrq) : false;
1284 if (hsq_req_done) {
1285 if (host->error)
1286 msdc_reset_hw(host);
1287 return;
1288 }
1289
1290 spin_lock_irqsave(&host->lock, flags);
1291 host->mrq = NULL;
1292 spin_unlock_irqrestore(&host->lock, flags);
1293
1294 msdc_track_cmd_data(host, mrq->cmd);
1295 if (mrq->data)
1296 msdc_unprepare_data(host, mrq->data);
1297 if (host->error)
1298 msdc_reset_hw(host);
1299 mmc_request_done(mmc, mrq);
1300 if (host->dev_comp->recheck_sdio_irq)
1301 msdc_recheck_sdio_irq(host);
1302}
1303
1304/* returns true if command is fully handled; returns false otherwise */
1305static bool msdc_cmd_done(struct msdc_host *host, int events,
1306 struct mmc_request *mrq, struct mmc_command *cmd)
1307{
1308 bool done = false;
1309 bool sbc_error;
1310 unsigned long flags;
1311 u32 *rsp;
1312
1313 if (mrq->sbc && cmd == mrq->cmd &&
1314 (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR
1315 | MSDC_INT_ACMDTMO)))
1316 msdc_auto_cmd_done(host, events, mrq->sbc);
1317
1318 sbc_error = mrq->sbc && mrq->sbc->error;
1319
1320 if (!sbc_error && !(events & (MSDC_INT_CMDRDY
1321 | MSDC_INT_RSPCRCERR
1322 | MSDC_INT_CMDTMO)))
1323 return done;
1324
1325 spin_lock_irqsave(&host->lock, flags);
1326 done = !host->cmd;
1327 host->cmd = NULL;
1328 spin_unlock_irqrestore(&host->lock, flags);
1329
1330 if (done)
1331 return true;
1332 rsp = cmd->resp;
1333
1334 sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask);
1335
1336 if (cmd->flags & MMC_RSP_PRESENT) {
1337 if (cmd->flags & MMC_RSP_136) {
1338 rsp[0] = readl(host->base + SDC_RESP3);
1339 rsp[1] = readl(host->base + SDC_RESP2);
1340 rsp[2] = readl(host->base + SDC_RESP1);
1341 rsp[3] = readl(host->base + SDC_RESP0);
1342 } else {
1343 rsp[0] = readl(host->base + SDC_RESP0);
1344 }
1345 }
1346
1347 if (!sbc_error && !(events & MSDC_INT_CMDRDY)) {
1348 if ((events & MSDC_INT_CMDTMO && !host->hs400_tuning) ||
1349 (!mmc_op_tuning(cmd->opcode) && !host->hs400_tuning))
1350 /*
1351 * should not clear fifo/interrupt as the tune data
1352 * may have already come when cmd19/cmd21 gets response
1353 * CRC error.
1354 */
1355 msdc_reset_hw(host);
1356 if (events & MSDC_INT_RSPCRCERR) {
1357 cmd->error = -EILSEQ;
1358 host->error |= REQ_CMD_EIO;
1359 } else if (events & MSDC_INT_CMDTMO) {
1360 cmd->error = -ETIMEDOUT;
1361 host->error |= REQ_CMD_TMO;
1362 }
1363 }
1364 if (cmd->error)
1365 dev_dbg(host->dev,
1366 "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n",
1367 __func__, cmd->opcode, cmd->arg, rsp[0],
1368 cmd->error);
1369
1370 msdc_cmd_next(host, mrq, cmd);
1371 return true;
1372}
1373
1374/* It is the core layer's responsibility to ensure card status
1375 * is correct before issue a request. but host design do below
1376 * checks recommended.
1377 */
1378static inline bool msdc_cmd_is_ready(struct msdc_host *host,
1379 struct mmc_request *mrq, struct mmc_command *cmd)
1380{
1381 u32 val;
1382 int ret;
1383
1384 /* The max busy time we can endure is 20ms */
1385 ret = readl_poll_timeout_atomic(host->base + SDC_STS, val,
1386 !(val & SDC_STS_CMDBUSY), 1, 20000);
1387 if (ret) {
1388 dev_err(host->dev, "CMD bus busy detected\n");
1389 host->error |= REQ_CMD_BUSY;
1390 msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
1391 return false;
1392 }
1393
1394 if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) {
1395 /* R1B or with data, should check SDCBUSY */
1396 ret = readl_poll_timeout_atomic(host->base + SDC_STS, val,
1397 !(val & SDC_STS_SDCBUSY), 1, 20000);
1398 if (ret) {
1399 dev_err(host->dev, "Controller busy detected\n");
1400 host->error |= REQ_CMD_BUSY;
1401 msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
1402 return false;
1403 }
1404 }
1405 return true;
1406}
1407
1408static void msdc_start_command(struct msdc_host *host,
1409 struct mmc_request *mrq, struct mmc_command *cmd)
1410{
1411 u32 rawcmd;
1412 unsigned long flags;
1413
1414 WARN_ON(host->cmd);
1415 host->cmd = cmd;
1416
1417 mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
1418 if (!msdc_cmd_is_ready(host, mrq, cmd))
1419 return;
1420
1421 if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 ||
1422 readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) {
1423 dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n");
1424 msdc_reset_hw(host);
1425 }
1426
1427 cmd->error = 0;
1428 rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd);
1429
1430 spin_lock_irqsave(&host->lock, flags);
1431 sdr_set_bits(host->base + MSDC_INTEN, cmd_ints_mask);
1432 spin_unlock_irqrestore(&host->lock, flags);
1433
1434 writel(cmd->arg, host->base + SDC_ARG);
1435 writel(rawcmd, host->base + SDC_CMD);
1436}
1437
1438static void msdc_cmd_next(struct msdc_host *host,
1439 struct mmc_request *mrq, struct mmc_command *cmd)
1440{
1441 if ((cmd->error && !host->hs400_tuning &&
1442 !(cmd->error == -EILSEQ &&
1443 mmc_op_tuning(cmd->opcode))) ||
1444 (mrq->sbc && mrq->sbc->error))
1445 msdc_request_done(host, mrq);
1446 else if (cmd == mrq->sbc)
1447 msdc_start_command(host, mrq, mrq->cmd);
1448 else if (!cmd->data)
1449 msdc_request_done(host, mrq);
1450 else
1451 msdc_start_data(host, cmd, cmd->data);
1452}
1453
1454static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq)
1455{
1456 struct msdc_host *host = mmc_priv(mmc);
1457
1458 host->error = 0;
1459 WARN_ON(!host->hsq_en && host->mrq);
1460 host->mrq = mrq;
1461
1462 if (mrq->data)
1463 msdc_prepare_data(host, mrq->data);
1464
1465 /* if SBC is required, we have HW option and SW option.
1466 * if HW option is enabled, and SBC does not have "special" flags,
1467 * use HW option, otherwise use SW option
1468 */
1469 if (mrq->sbc && (!mmc_card_mmc(mmc->card) ||
1470 (mrq->sbc->arg & 0xFFFF0000)))
1471 msdc_start_command(host, mrq, mrq->sbc);
1472 else
1473 msdc_start_command(host, mrq, mrq->cmd);
1474}
1475
1476static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
1477{
1478 struct msdc_host *host = mmc_priv(mmc);
1479 struct mmc_data *data = mrq->data;
1480
1481 if (!data)
1482 return;
1483
1484 msdc_prepare_data(host, data);
1485 data->host_cookie |= MSDC_ASYNC_FLAG;
1486}
1487
1488static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
1489 int err)
1490{
1491 struct msdc_host *host = mmc_priv(mmc);
1492 struct mmc_data *data = mrq->data;
1493
1494 if (!data)
1495 return;
1496
1497 if (data->host_cookie) {
1498 data->host_cookie &= ~MSDC_ASYNC_FLAG;
1499 msdc_unprepare_data(host, data);
1500 }
1501}
1502
1503static void msdc_data_xfer_next(struct msdc_host *host, struct mmc_request *mrq)
1504{
1505 if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error &&
1506 !mrq->sbc)
1507 msdc_start_command(host, mrq, mrq->stop);
1508 else
1509 msdc_request_done(host, mrq);
1510}
1511
1512static void msdc_data_xfer_done(struct msdc_host *host, u32 events,
1513 struct mmc_request *mrq, struct mmc_data *data)
1514{
1515 struct mmc_command *stop;
1516 unsigned long flags;
1517 bool done;
1518 unsigned int check_data = events &
1519 (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO
1520 | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR
1521 | MSDC_INT_DMA_PROTECT);
1522 u32 val;
1523 int ret;
1524
1525 spin_lock_irqsave(&host->lock, flags);
1526 done = !host->data;
1527 if (check_data)
1528 host->data = NULL;
1529 spin_unlock_irqrestore(&host->lock, flags);
1530
1531 if (done)
1532 return;
1533 stop = data->stop;
1534
1535 if (check_data || (stop && stop->error)) {
1536 dev_dbg(host->dev, "DMA status: 0x%8X\n",
1537 readl(host->base + MSDC_DMA_CFG));
1538 sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP,
1539 1);
1540
1541 ret = readl_poll_timeout_atomic(host->base + MSDC_DMA_CTRL, val,
1542 !(val & MSDC_DMA_CTRL_STOP), 1, 20000);
1543 if (ret)
1544 dev_dbg(host->dev, "DMA stop timed out\n");
1545
1546 ret = readl_poll_timeout_atomic(host->base + MSDC_DMA_CFG, val,
1547 !(val & MSDC_DMA_CFG_STS), 1, 20000);
1548 if (ret)
1549 dev_dbg(host->dev, "DMA inactive timed out\n");
1550
1551 sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask);
1552 dev_dbg(host->dev, "DMA stop\n");
1553
1554 if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) {
1555 data->bytes_xfered = data->blocks * data->blksz;
1556 } else {
1557 dev_dbg(host->dev, "interrupt events: %x\n", events);
1558 msdc_reset_hw(host);
1559 host->error |= REQ_DAT_ERR;
1560 data->bytes_xfered = 0;
1561
1562 if (events & MSDC_INT_DATTMO)
1563 data->error = -ETIMEDOUT;
1564 else if (events & MSDC_INT_DATCRCERR)
1565 data->error = -EILSEQ;
1566
1567 dev_dbg(host->dev, "%s: cmd=%d; blocks=%d",
1568 __func__, mrq->cmd->opcode, data->blocks);
1569 dev_dbg(host->dev, "data_error=%d xfer_size=%d\n",
1570 (int)data->error, data->bytes_xfered);
1571 }
1572
1573 msdc_data_xfer_next(host, mrq);
1574 }
1575}
1576
1577static void msdc_set_buswidth(struct msdc_host *host, u32 width)
1578{
1579 u32 val = readl(host->base + SDC_CFG);
1580
1581 val &= ~SDC_CFG_BUSWIDTH;
1582
1583 switch (width) {
1584 default:
1585 case MMC_BUS_WIDTH_1:
1586 val |= (MSDC_BUS_1BITS << 16);
1587 break;
1588 case MMC_BUS_WIDTH_4:
1589 val |= (MSDC_BUS_4BITS << 16);
1590 break;
1591 case MMC_BUS_WIDTH_8:
1592 val |= (MSDC_BUS_8BITS << 16);
1593 break;
1594 }
1595
1596 writel(val, host->base + SDC_CFG);
1597 dev_dbg(host->dev, "Bus Width = %d", width);
1598}
1599
1600static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios)
1601{
1602 struct msdc_host *host = mmc_priv(mmc);
1603 int ret;
1604
1605 if (!IS_ERR(mmc->supply.vqmmc)) {
1606 if (ios->signal_voltage != MMC_SIGNAL_VOLTAGE_330 &&
1607 ios->signal_voltage != MMC_SIGNAL_VOLTAGE_180) {
1608 dev_err(host->dev, "Unsupported signal voltage!\n");
1609 return -EINVAL;
1610 }
1611
1612 ret = mmc_regulator_set_vqmmc(mmc, ios);
1613 if (ret < 0) {
1614 dev_dbg(host->dev, "Regulator set error %d (%d)\n",
1615 ret, ios->signal_voltage);
1616 return ret;
1617 }
1618
1619 /* Apply different pinctrl settings for different signal voltage */
1620 if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
1621 pinctrl_select_state(host->pinctrl, host->pins_uhs);
1622 else
1623 pinctrl_select_state(host->pinctrl, host->pins_default);
1624 }
1625 return 0;
1626}
1627
1628static int msdc_card_busy(struct mmc_host *mmc)
1629{
1630 struct msdc_host *host = mmc_priv(mmc);
1631 u32 status = readl(host->base + MSDC_PS);
1632
1633 /* only check if data0 is low */
1634 return !(status & BIT(16));
1635}
1636
1637static void msdc_request_timeout(struct work_struct *work)
1638{
1639 struct msdc_host *host = container_of(work, struct msdc_host,
1640 req_timeout.work);
1641
1642 /* simulate HW timeout status */
1643 dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__);
1644 if (host->mrq) {
1645 dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__,
1646 host->mrq, host->mrq->cmd->opcode);
1647 if (host->cmd) {
1648 dev_err(host->dev, "%s: aborting cmd=%d\n",
1649 __func__, host->cmd->opcode);
1650 msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq,
1651 host->cmd);
1652 } else if (host->data) {
1653 dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n",
1654 __func__, host->mrq->cmd->opcode,
1655 host->data->blocks);
1656 msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq,
1657 host->data);
1658 }
1659 }
1660}
1661
1662static void __msdc_enable_sdio_irq(struct msdc_host *host, int enb)
1663{
1664 if (enb) {
1665 sdr_set_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ);
1666 sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
1667 if (host->dev_comp->recheck_sdio_irq)
1668 msdc_recheck_sdio_irq(host);
1669 } else {
1670 sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ);
1671 sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
1672 }
1673}
1674
1675static void msdc_enable_sdio_irq(struct mmc_host *mmc, int enb)
1676{
1677 struct msdc_host *host = mmc_priv(mmc);
1678 unsigned long flags;
1679 int ret;
1680
1681 spin_lock_irqsave(&host->lock, flags);
1682 __msdc_enable_sdio_irq(host, enb);
1683 spin_unlock_irqrestore(&host->lock, flags);
1684
1685 if (mmc_card_enable_async_irq(mmc->card) && host->pins_eint) {
1686 if (enb) {
1687 /*
1688 * In dev_pm_set_dedicated_wake_irq_reverse(), eint pin will be set to
1689 * GPIO mode. We need to restore it to SDIO DAT1 mode after that.
1690 * Since the current pinstate is pins_uhs, to ensure pinctrl select take
1691 * affect successfully, we change the pinstate to pins_eint firstly.
1692 */
1693 pinctrl_select_state(host->pinctrl, host->pins_eint);
1694 ret = dev_pm_set_dedicated_wake_irq_reverse(host->dev, host->eint_irq);
1695
1696 if (ret) {
1697 dev_err(host->dev, "Failed to register SDIO wakeup irq!\n");
1698 host->pins_eint = NULL;
1699 pm_runtime_get_noresume(host->dev);
1700 } else {
1701 dev_dbg(host->dev, "SDIO eint irq: %d!\n", host->eint_irq);
1702 }
1703
1704 pinctrl_select_state(host->pinctrl, host->pins_uhs);
1705 } else {
1706 dev_pm_clear_wake_irq(host->dev);
1707 }
1708 } else {
1709 if (enb) {
1710 /* Ensure host->pins_eint is NULL */
1711 host->pins_eint = NULL;
1712 pm_runtime_get_noresume(host->dev);
1713 } else {
1714 pm_runtime_put_noidle(host->dev);
1715 }
1716 }
1717}
1718
1719static irqreturn_t msdc_cmdq_irq(struct msdc_host *host, u32 intsts)
1720{
1721 struct mmc_host *mmc = mmc_from_priv(host);
1722 int cmd_err = 0, dat_err = 0;
1723
1724 if (intsts & MSDC_INT_RSPCRCERR) {
1725 cmd_err = -EILSEQ;
1726 dev_err(host->dev, "%s: CMD CRC ERR", __func__);
1727 } else if (intsts & MSDC_INT_CMDTMO) {
1728 cmd_err = -ETIMEDOUT;
1729 dev_err(host->dev, "%s: CMD TIMEOUT ERR", __func__);
1730 }
1731
1732 if (intsts & MSDC_INT_DATCRCERR) {
1733 dat_err = -EILSEQ;
1734 dev_err(host->dev, "%s: DATA CRC ERR", __func__);
1735 } else if (intsts & MSDC_INT_DATTMO) {
1736 dat_err = -ETIMEDOUT;
1737 dev_err(host->dev, "%s: DATA TIMEOUT ERR", __func__);
1738 }
1739
1740 if (cmd_err || dat_err) {
1741 dev_err(host->dev, "cmd_err = %d, dat_err = %d, intsts = 0x%x",
1742 cmd_err, dat_err, intsts);
1743 }
1744
1745 return cqhci_irq(mmc, 0, cmd_err, dat_err);
1746}
1747
1748static irqreturn_t msdc_irq(int irq, void *dev_id)
1749{
1750 struct msdc_host *host = (struct msdc_host *) dev_id;
1751 struct mmc_host *mmc = mmc_from_priv(host);
1752
1753 while (true) {
1754 struct mmc_request *mrq;
1755 struct mmc_command *cmd;
1756 struct mmc_data *data;
1757 u32 events, event_mask;
1758
1759 spin_lock(&host->lock);
1760 events = readl(host->base + MSDC_INT);
1761 event_mask = readl(host->base + MSDC_INTEN);
1762 if ((events & event_mask) & MSDC_INT_SDIOIRQ)
1763 __msdc_enable_sdio_irq(host, 0);
1764 /* clear interrupts */
1765 writel(events & event_mask, host->base + MSDC_INT);
1766
1767 mrq = host->mrq;
1768 cmd = host->cmd;
1769 data = host->data;
1770 spin_unlock(&host->lock);
1771
1772 if ((events & event_mask) & MSDC_INT_SDIOIRQ)
1773 sdio_signal_irq(mmc);
1774
1775 if ((events & event_mask) & MSDC_INT_CDSC) {
1776 if (host->internal_cd)
1777 mmc_detect_change(mmc, msecs_to_jiffies(20));
1778 events &= ~MSDC_INT_CDSC;
1779 }
1780
1781 if (!(events & (event_mask & ~MSDC_INT_SDIOIRQ)))
1782 break;
1783
1784 if ((mmc->caps2 & MMC_CAP2_CQE) &&
1785 (events & MSDC_INT_CMDQ)) {
1786 msdc_cmdq_irq(host, events);
1787 /* clear interrupts */
1788 writel(events, host->base + MSDC_INT);
1789 return IRQ_HANDLED;
1790 }
1791
1792 if (!mrq) {
1793 dev_err(host->dev,
1794 "%s: MRQ=NULL; events=%08X; event_mask=%08X\n",
1795 __func__, events, event_mask);
1796 WARN_ON(1);
1797 break;
1798 }
1799
1800 dev_dbg(host->dev, "%s: events=%08X\n", __func__, events);
1801
1802 if (cmd)
1803 msdc_cmd_done(host, events, mrq, cmd);
1804 else if (data)
1805 msdc_data_xfer_done(host, events, mrq, data);
1806 }
1807
1808 return IRQ_HANDLED;
1809}
1810
1811static void msdc_init_hw(struct msdc_host *host)
1812{
1813 u32 val;
1814 u32 tune_reg = host->dev_comp->pad_tune_reg;
1815 struct mmc_host *mmc = mmc_from_priv(host);
1816
1817 if (host->reset) {
1818 reset_control_assert(host->reset);
1819 usleep_range(10, 50);
1820 reset_control_deassert(host->reset);
1821 }
1822
1823 /* New tx/rx enable bit need to be 0->1 for hardware check */
1824 if (host->dev_comp->support_new_tx) {
1825 sdr_clr_bits(host->base + SDC_ADV_CFG0, SDC_NEW_TX_EN);
1826 sdr_set_bits(host->base + SDC_ADV_CFG0, SDC_NEW_TX_EN);
1827 msdc_new_tx_setting(host);
1828 }
1829 if (host->dev_comp->support_new_rx) {
1830 sdr_clr_bits(host->base + MSDC_NEW_RX_CFG, MSDC_NEW_RX_PATH_SEL);
1831 sdr_set_bits(host->base + MSDC_NEW_RX_CFG, MSDC_NEW_RX_PATH_SEL);
1832 }
1833
1834 /* Configure to MMC/SD mode, clock free running */
1835 sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN);
1836
1837 /* Reset */
1838 msdc_reset_hw(host);
1839
1840 /* Disable and clear all interrupts */
1841 writel(0, host->base + MSDC_INTEN);
1842 val = readl(host->base + MSDC_INT);
1843 writel(val, host->base + MSDC_INT);
1844
1845 /* Configure card detection */
1846 if (host->internal_cd) {
1847 sdr_set_field(host->base + MSDC_PS, MSDC_PS_CDDEBOUNCE,
1848 DEFAULT_DEBOUNCE);
1849 sdr_set_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
1850 sdr_set_bits(host->base + MSDC_INTEN, MSDC_INTEN_CDSC);
1851 sdr_set_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP);
1852 } else {
1853 sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP);
1854 sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
1855 sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_CDSC);
1856 }
1857
1858 if (host->top_base) {
1859 writel(0, host->top_base + EMMC_TOP_CONTROL);
1860 writel(0, host->top_base + EMMC_TOP_CMD);
1861 } else {
1862 writel(0, host->base + tune_reg);
1863 }
1864 writel(0, host->base + MSDC_IOCON);
1865 sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0);
1866 writel(0x403c0046, host->base + MSDC_PATCH_BIT);
1867 sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
1868 writel(0xffff4089, host->base + MSDC_PATCH_BIT1);
1869 sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL);
1870
1871 if (host->dev_comp->stop_clk_fix) {
1872 if (host->dev_comp->stop_dly_sel)
1873 sdr_set_field(host->base + MSDC_PATCH_BIT1,
1874 MSDC_PATCH_BIT1_STOP_DLY,
1875 host->dev_comp->stop_dly_sel);
1876
1877 if (host->dev_comp->pop_en_cnt)
1878 sdr_set_field(host->base + MSDC_PATCH_BIT2,
1879 MSDC_PB2_POP_EN_CNT,
1880 host->dev_comp->pop_en_cnt);
1881
1882 sdr_clr_bits(host->base + SDC_FIFO_CFG,
1883 SDC_FIFO_CFG_WRVALIDSEL);
1884 sdr_clr_bits(host->base + SDC_FIFO_CFG,
1885 SDC_FIFO_CFG_RDVALIDSEL);
1886 }
1887
1888 if (host->dev_comp->busy_check)
1889 sdr_clr_bits(host->base + MSDC_PATCH_BIT1, BIT(7));
1890
1891 if (host->dev_comp->async_fifo) {
1892 sdr_set_field(host->base + MSDC_PATCH_BIT2,
1893 MSDC_PB2_RESPWAIT, 3);
1894 if (host->dev_comp->enhance_rx) {
1895 if (host->top_base)
1896 sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
1897 SDC_RX_ENH_EN);
1898 else
1899 sdr_set_bits(host->base + SDC_ADV_CFG0,
1900 SDC_RX_ENHANCE_EN);
1901 } else {
1902 sdr_set_field(host->base + MSDC_PATCH_BIT2,
1903 MSDC_PB2_RESPSTSENSEL, 2);
1904 sdr_set_field(host->base + MSDC_PATCH_BIT2,
1905 MSDC_PB2_CRCSTSENSEL, 2);
1906 }
1907 /* use async fifo, then no need tune internal delay */
1908 sdr_clr_bits(host->base + MSDC_PATCH_BIT2,
1909 MSDC_PATCH_BIT2_CFGRESP);
1910 sdr_set_bits(host->base + MSDC_PATCH_BIT2,
1911 MSDC_PATCH_BIT2_CFGCRCSTS);
1912 }
1913
1914 if (host->dev_comp->support_64g)
1915 sdr_set_bits(host->base + MSDC_PATCH_BIT2,
1916 MSDC_PB2_SUPPORT_64G);
1917 if (host->dev_comp->data_tune) {
1918 if (host->top_base) {
1919 sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
1920 PAD_DAT_RD_RXDLY_SEL);
1921 sdr_clr_bits(host->top_base + EMMC_TOP_CONTROL,
1922 DATA_K_VALUE_SEL);
1923 sdr_set_bits(host->top_base + EMMC_TOP_CMD,
1924 PAD_CMD_RD_RXDLY_SEL);
1925 if (host->tuning_step > PAD_DELAY_HALF) {
1926 sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
1927 PAD_DAT_RD_RXDLY2_SEL);
1928 sdr_set_bits(host->top_base + EMMC_TOP_CMD,
1929 PAD_CMD_RD_RXDLY2_SEL);
1930 }
1931 } else {
1932 sdr_set_bits(host->base + tune_reg,
1933 MSDC_PAD_TUNE_RD_SEL |
1934 MSDC_PAD_TUNE_CMD_SEL);
1935 if (host->tuning_step > PAD_DELAY_HALF)
1936 sdr_set_bits(host->base + tune_reg + TUNING_REG2_FIXED_OFFEST,
1937 MSDC_PAD_TUNE_RD2_SEL |
1938 MSDC_PAD_TUNE_CMD2_SEL);
1939 }
1940 } else {
1941 /* choose clock tune */
1942 if (host->top_base)
1943 sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
1944 PAD_RXDLY_SEL);
1945 else
1946 sdr_set_bits(host->base + tune_reg,
1947 MSDC_PAD_TUNE_RXDLYSEL);
1948 }
1949
1950 if (mmc->caps2 & MMC_CAP2_NO_SDIO) {
1951 sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
1952 sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ);
1953 sdr_clr_bits(host->base + SDC_ADV_CFG0, SDC_DAT1_IRQ_TRIGGER);
1954 } else {
1955 /* Configure to enable SDIO mode, otherwise SDIO CMD5 fails */
1956 sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
1957
1958 /* Config SDIO device detect interrupt function */
1959 sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
1960 sdr_set_bits(host->base + SDC_ADV_CFG0, SDC_DAT1_IRQ_TRIGGER);
1961 }
1962
1963 /* Configure to default data timeout */
1964 sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3);
1965
1966 host->def_tune_para.iocon = readl(host->base + MSDC_IOCON);
1967 host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
1968 if (host->top_base) {
1969 host->def_tune_para.emmc_top_control =
1970 readl(host->top_base + EMMC_TOP_CONTROL);
1971 host->def_tune_para.emmc_top_cmd =
1972 readl(host->top_base + EMMC_TOP_CMD);
1973 host->saved_tune_para.emmc_top_control =
1974 readl(host->top_base + EMMC_TOP_CONTROL);
1975 host->saved_tune_para.emmc_top_cmd =
1976 readl(host->top_base + EMMC_TOP_CMD);
1977 } else {
1978 host->def_tune_para.pad_tune = readl(host->base + tune_reg);
1979 host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
1980 }
1981 dev_dbg(host->dev, "init hardware done!");
1982}
1983
1984static void msdc_deinit_hw(struct msdc_host *host)
1985{
1986 u32 val;
1987
1988 if (host->internal_cd) {
1989 /* Disabled card-detect */
1990 sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
1991 sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP);
1992 }
1993
1994 /* Disable and clear all interrupts */
1995 writel(0, host->base + MSDC_INTEN);
1996
1997 val = readl(host->base + MSDC_INT);
1998 writel(val, host->base + MSDC_INT);
1999}
2000
2001/* init gpd and bd list in msdc_drv_probe */
2002static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma)
2003{
2004 struct mt_gpdma_desc *gpd = dma->gpd;
2005 struct mt_bdma_desc *bd = dma->bd;
2006 dma_addr_t dma_addr;
2007 int i;
2008
2009 memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2);
2010
2011 dma_addr = dma->gpd_addr + sizeof(struct mt_gpdma_desc);
2012 gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */
2013 /* gpd->next is must set for desc DMA
2014 * That's why must alloc 2 gpd structure.
2015 */
2016 gpd->next = lower_32_bits(dma_addr);
2017 if (host->dev_comp->support_64g)
2018 gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
2019
2020 dma_addr = dma->bd_addr;
2021 gpd->ptr = lower_32_bits(dma->bd_addr); /* physical address */
2022 if (host->dev_comp->support_64g)
2023 gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 28;
2024
2025 memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM);
2026 for (i = 0; i < (MAX_BD_NUM - 1); i++) {
2027 dma_addr = dma->bd_addr + sizeof(*bd) * (i + 1);
2028 bd[i].next = lower_32_bits(dma_addr);
2029 if (host->dev_comp->support_64g)
2030 bd[i].bd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
2031 }
2032}
2033
2034static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
2035{
2036 struct msdc_host *host = mmc_priv(mmc);
2037 int ret;
2038
2039 msdc_set_buswidth(host, ios->bus_width);
2040
2041 /* Suspend/Resume will do power off/on */
2042 switch (ios->power_mode) {
2043 case MMC_POWER_UP:
2044 if (!IS_ERR(mmc->supply.vmmc)) {
2045 msdc_init_hw(host);
2046 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
2047 ios->vdd);
2048 if (ret) {
2049 dev_err(host->dev, "Failed to set vmmc power!\n");
2050 return;
2051 }
2052 }
2053 break;
2054 case MMC_POWER_ON:
2055 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
2056 ret = regulator_enable(mmc->supply.vqmmc);
2057 if (ret)
2058 dev_err(host->dev, "Failed to set vqmmc power!\n");
2059 else
2060 host->vqmmc_enabled = true;
2061 }
2062 break;
2063 case MMC_POWER_OFF:
2064 if (!IS_ERR(mmc->supply.vmmc))
2065 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
2066
2067 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
2068 regulator_disable(mmc->supply.vqmmc);
2069 host->vqmmc_enabled = false;
2070 }
2071 break;
2072 default:
2073 break;
2074 }
2075
2076 if (host->mclk != ios->clock || host->timing != ios->timing)
2077 msdc_set_mclk(host, ios->timing, ios->clock);
2078}
2079
2080static u64 test_delay_bit(u64 delay, u32 bit)
2081{
2082 bit %= PAD_DELAY_FULL;
2083 return delay & BIT_ULL(bit);
2084}
2085
2086static int get_delay_len(u64 delay, u32 start_bit)
2087{
2088 int i;
2089
2090 for (i = 0; i < (PAD_DELAY_FULL - start_bit); i++) {
2091 if (test_delay_bit(delay, start_bit + i) == 0)
2092 return i;
2093 }
2094 return PAD_DELAY_FULL - start_bit;
2095}
2096
2097static struct msdc_delay_phase get_best_delay(struct msdc_host *host, u64 delay)
2098{
2099 int start = 0, len = 0;
2100 int start_final = 0, len_final = 0;
2101 u8 final_phase = 0xff;
2102 struct msdc_delay_phase delay_phase = { 0, };
2103
2104 if (delay == 0) {
2105 dev_err(host->dev, "phase error: [map:%016llx]\n", delay);
2106 delay_phase.final_phase = final_phase;
2107 return delay_phase;
2108 }
2109
2110 while (start < PAD_DELAY_FULL) {
2111 len = get_delay_len(delay, start);
2112 if (len_final < len) {
2113 start_final = start;
2114 len_final = len;
2115 }
2116 start += len ? len : 1;
2117 if (!upper_32_bits(delay) && len >= 12 && start_final < 4)
2118 break;
2119 }
2120
2121 /* The rule is that to find the smallest delay cell */
2122 if (start_final == 0)
2123 final_phase = (start_final + len_final / 3) % PAD_DELAY_FULL;
2124 else
2125 final_phase = (start_final + len_final / 2) % PAD_DELAY_FULL;
2126 dev_dbg(host->dev, "phase: [map:%016llx] [maxlen:%d] [final:%d]\n",
2127 delay, len_final, final_phase);
2128
2129 delay_phase.maxlen = len_final;
2130 delay_phase.start = start_final;
2131 delay_phase.final_phase = final_phase;
2132 return delay_phase;
2133}
2134
2135static inline void msdc_set_cmd_delay(struct msdc_host *host, u32 value)
2136{
2137 u32 tune_reg = host->dev_comp->pad_tune_reg;
2138
2139 if (host->top_base) {
2140 if (value < PAD_DELAY_HALF) {
2141 sdr_set_field(host->top_base + EMMC_TOP_CMD, PAD_CMD_RXDLY, value);
2142 sdr_set_field(host->top_base + EMMC_TOP_CMD, PAD_CMD_RXDLY2, 0);
2143 } else {
2144 sdr_set_field(host->top_base + EMMC_TOP_CMD, PAD_CMD_RXDLY,
2145 PAD_DELAY_HALF - 1);
2146 sdr_set_field(host->top_base + EMMC_TOP_CMD, PAD_CMD_RXDLY2,
2147 value - PAD_DELAY_HALF);
2148 }
2149 } else {
2150 if (value < PAD_DELAY_HALF) {
2151 sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY, value);
2152 sdr_set_field(host->base + tune_reg + TUNING_REG2_FIXED_OFFEST,
2153 MSDC_PAD_TUNE_CMDRDLY2, 0);
2154 } else {
2155 sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY,
2156 PAD_DELAY_HALF - 1);
2157 sdr_set_field(host->base + tune_reg + TUNING_REG2_FIXED_OFFEST,
2158 MSDC_PAD_TUNE_CMDRDLY2, value - PAD_DELAY_HALF);
2159 }
2160 }
2161}
2162
2163static inline void msdc_set_data_delay(struct msdc_host *host, u32 value)
2164{
2165 u32 tune_reg = host->dev_comp->pad_tune_reg;
2166
2167 if (host->top_base) {
2168 if (value < PAD_DELAY_HALF) {
2169 sdr_set_field(host->top_base + EMMC_TOP_CONTROL,
2170 PAD_DAT_RD_RXDLY, value);
2171 sdr_set_field(host->top_base + EMMC_TOP_CONTROL,
2172 PAD_DAT_RD_RXDLY2, 0);
2173 } else {
2174 sdr_set_field(host->top_base + EMMC_TOP_CONTROL,
2175 PAD_DAT_RD_RXDLY, PAD_DELAY_HALF - 1);
2176 sdr_set_field(host->top_base + EMMC_TOP_CONTROL,
2177 PAD_DAT_RD_RXDLY2, value - PAD_DELAY_HALF);
2178 }
2179 } else {
2180 if (value < PAD_DELAY_HALF) {
2181 sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_DATRRDLY, value);
2182 sdr_set_field(host->base + tune_reg + TUNING_REG2_FIXED_OFFEST,
2183 MSDC_PAD_TUNE_DATRRDLY2, 0);
2184 } else {
2185 sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_DATRRDLY,
2186 PAD_DELAY_HALF - 1);
2187 sdr_set_field(host->base + tune_reg + TUNING_REG2_FIXED_OFFEST,
2188 MSDC_PAD_TUNE_DATRRDLY2, value - PAD_DELAY_HALF);
2189 }
2190 }
2191}
2192
2193static inline void msdc_set_data_sample_edge(struct msdc_host *host, bool rising)
2194{
2195 u32 value = rising ? 0 : 1;
2196
2197 if (host->dev_comp->support_new_rx) {
2198 sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_PATCH_BIT_RD_DAT_SEL, value);
2199 sdr_set_field(host->base + MSDC_PATCH_BIT2, MSDC_PB2_CFGCRCSTSEDGE, value);
2200 } else {
2201 sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DSPL, value);
2202 sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL, value);
2203 }
2204}
2205
2206static int msdc_tune_response(struct mmc_host *mmc, u32 opcode)
2207{
2208 struct msdc_host *host = mmc_priv(mmc);
2209 u64 rise_delay = 0, fall_delay = 0;
2210 struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
2211 struct msdc_delay_phase internal_delay_phase;
2212 u8 final_delay, final_maxlen;
2213 u32 internal_delay = 0;
2214 u32 tune_reg = host->dev_comp->pad_tune_reg;
2215 int cmd_err;
2216 int i, j;
2217
2218 if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
2219 mmc->ios.timing == MMC_TIMING_UHS_SDR104)
2220 sdr_set_field(host->base + tune_reg,
2221 MSDC_PAD_TUNE_CMDRRDLY,
2222 host->hs200_cmd_int_delay);
2223
2224 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2225 for (i = 0; i < host->tuning_step; i++) {
2226 msdc_set_cmd_delay(host, i);
2227 /*
2228 * Using the same parameters, it may sometimes pass the test,
2229 * but sometimes it may fail. To make sure the parameters are
2230 * more stable, we test each set of parameters 3 times.
2231 */
2232 for (j = 0; j < 3; j++) {
2233 mmc_send_tuning(mmc, opcode, &cmd_err);
2234 if (!cmd_err) {
2235 rise_delay |= BIT_ULL(i);
2236 } else {
2237 rise_delay &= ~BIT_ULL(i);
2238 break;
2239 }
2240 }
2241 }
2242 final_rise_delay = get_best_delay(host, rise_delay);
2243 /* if rising edge has enough margin, then do not scan falling edge */
2244 if (final_rise_delay.maxlen >= 12 ||
2245 (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
2246 goto skip_fall;
2247
2248 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2249 for (i = 0; i < host->tuning_step; i++) {
2250 msdc_set_cmd_delay(host, i);
2251 /*
2252 * Using the same parameters, it may sometimes pass the test,
2253 * but sometimes it may fail. To make sure the parameters are
2254 * more stable, we test each set of parameters 3 times.
2255 */
2256 for (j = 0; j < 3; j++) {
2257 mmc_send_tuning(mmc, opcode, &cmd_err);
2258 if (!cmd_err) {
2259 fall_delay |= BIT_ULL(i);
2260 } else {
2261 fall_delay &= ~BIT_ULL(i);
2262 break;
2263 }
2264 }
2265 }
2266 final_fall_delay = get_best_delay(host, fall_delay);
2267
2268skip_fall:
2269 final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
2270 if (final_fall_delay.maxlen >= 12 && final_fall_delay.start < 4)
2271 final_maxlen = final_fall_delay.maxlen;
2272 if (final_maxlen == final_rise_delay.maxlen) {
2273 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2274 final_delay = final_rise_delay.final_phase;
2275 } else {
2276 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2277 final_delay = final_fall_delay.final_phase;
2278 }
2279 msdc_set_cmd_delay(host, final_delay);
2280
2281 if (host->dev_comp->async_fifo || host->hs200_cmd_int_delay)
2282 goto skip_internal;
2283
2284 for (i = 0; i < host->tuning_step; i++) {
2285 sdr_set_field(host->base + tune_reg,
2286 MSDC_PAD_TUNE_CMDRRDLY, i);
2287 mmc_send_tuning(mmc, opcode, &cmd_err);
2288 if (!cmd_err)
2289 internal_delay |= BIT_ULL(i);
2290 }
2291 dev_dbg(host->dev, "Final internal delay: 0x%x\n", internal_delay);
2292 internal_delay_phase = get_best_delay(host, internal_delay);
2293 sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRRDLY,
2294 internal_delay_phase.final_phase);
2295skip_internal:
2296 dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
2297 return final_delay == 0xff ? -EIO : 0;
2298}
2299
2300static int hs400_tune_response(struct mmc_host *mmc, u32 opcode)
2301{
2302 struct msdc_host *host = mmc_priv(mmc);
2303 u32 cmd_delay = 0;
2304 struct msdc_delay_phase final_cmd_delay = { 0,};
2305 u8 final_delay;
2306 int cmd_err;
2307 int i, j;
2308
2309 /* select EMMC50 PAD CMD tune */
2310 sdr_set_bits(host->base + PAD_CMD_TUNE, BIT(0));
2311 sdr_set_field(host->base + MSDC_PATCH_BIT1, MSDC_PATCH_BIT1_CMDTA, 2);
2312
2313 if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
2314 mmc->ios.timing == MMC_TIMING_UHS_SDR104)
2315 sdr_set_field(host->base + MSDC_PAD_TUNE,
2316 MSDC_PAD_TUNE_CMDRRDLY,
2317 host->hs200_cmd_int_delay);
2318
2319 if (host->hs400_cmd_resp_sel_rising)
2320 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2321 else
2322 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2323
2324 for (i = 0; i < PAD_DELAY_HALF; i++) {
2325 sdr_set_field(host->base + PAD_CMD_TUNE,
2326 PAD_CMD_TUNE_RX_DLY3, i);
2327 /*
2328 * Using the same parameters, it may sometimes pass the test,
2329 * but sometimes it may fail. To make sure the parameters are
2330 * more stable, we test each set of parameters 3 times.
2331 */
2332 for (j = 0; j < 3; j++) {
2333 mmc_send_tuning(mmc, opcode, &cmd_err);
2334 if (!cmd_err) {
2335 cmd_delay |= BIT(i);
2336 } else {
2337 cmd_delay &= ~BIT(i);
2338 break;
2339 }
2340 }
2341 }
2342 final_cmd_delay = get_best_delay(host, cmd_delay);
2343 sdr_set_field(host->base + PAD_CMD_TUNE, PAD_CMD_TUNE_RX_DLY3,
2344 final_cmd_delay.final_phase);
2345 final_delay = final_cmd_delay.final_phase;
2346
2347 dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
2348 return final_delay == 0xff ? -EIO : 0;
2349}
2350
2351static int msdc_tune_data(struct mmc_host *mmc, u32 opcode)
2352{
2353 struct msdc_host *host = mmc_priv(mmc);
2354 u64 rise_delay = 0, fall_delay = 0;
2355 struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
2356 u8 final_delay, final_maxlen;
2357 int i, ret;
2358
2359 sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
2360 host->latch_ck);
2361 msdc_set_data_sample_edge(host, true);
2362 for (i = 0; i < host->tuning_step; i++) {
2363 msdc_set_data_delay(host, i);
2364 ret = mmc_send_tuning(mmc, opcode, NULL);
2365 if (!ret)
2366 rise_delay |= BIT_ULL(i);
2367 }
2368 final_rise_delay = get_best_delay(host, rise_delay);
2369 /* if rising edge has enough margin, then do not scan falling edge */
2370 if (final_rise_delay.maxlen >= 12 ||
2371 (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
2372 goto skip_fall;
2373
2374 msdc_set_data_sample_edge(host, false);
2375 for (i = 0; i < host->tuning_step; i++) {
2376 msdc_set_data_delay(host, i);
2377 ret = mmc_send_tuning(mmc, opcode, NULL);
2378 if (!ret)
2379 fall_delay |= BIT_ULL(i);
2380 }
2381 final_fall_delay = get_best_delay(host, fall_delay);
2382
2383skip_fall:
2384 final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
2385 if (final_maxlen == final_rise_delay.maxlen) {
2386 msdc_set_data_sample_edge(host, true);
2387 final_delay = final_rise_delay.final_phase;
2388 } else {
2389 msdc_set_data_sample_edge(host, false);
2390 final_delay = final_fall_delay.final_phase;
2391 }
2392 msdc_set_data_delay(host, final_delay);
2393
2394 dev_dbg(host->dev, "Final data pad delay: %x\n", final_delay);
2395 return final_delay == 0xff ? -EIO : 0;
2396}
2397
2398/*
2399 * MSDC IP which supports data tune + async fifo can do CMD/DAT tune
2400 * together, which can save the tuning time.
2401 */
2402static int msdc_tune_together(struct mmc_host *mmc, u32 opcode)
2403{
2404 struct msdc_host *host = mmc_priv(mmc);
2405 u64 rise_delay = 0, fall_delay = 0;
2406 struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
2407 u8 final_delay, final_maxlen;
2408 int i, ret;
2409
2410 sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
2411 host->latch_ck);
2412
2413 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2414 msdc_set_data_sample_edge(host, true);
2415 for (i = 0; i < host->tuning_step; i++) {
2416 msdc_set_cmd_delay(host, i);
2417 msdc_set_data_delay(host, i);
2418 ret = mmc_send_tuning(mmc, opcode, NULL);
2419 if (!ret)
2420 rise_delay |= BIT_ULL(i);
2421 }
2422 final_rise_delay = get_best_delay(host, rise_delay);
2423 /* if rising edge has enough margin, then do not scan falling edge */
2424 if (final_rise_delay.maxlen >= 12 ||
2425 (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
2426 goto skip_fall;
2427
2428 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2429 msdc_set_data_sample_edge(host, false);
2430 for (i = 0; i < host->tuning_step; i++) {
2431 msdc_set_cmd_delay(host, i);
2432 msdc_set_data_delay(host, i);
2433 ret = mmc_send_tuning(mmc, opcode, NULL);
2434 if (!ret)
2435 fall_delay |= BIT_ULL(i);
2436 }
2437 final_fall_delay = get_best_delay(host, fall_delay);
2438
2439skip_fall:
2440 final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
2441 if (final_maxlen == final_rise_delay.maxlen) {
2442 sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2443 msdc_set_data_sample_edge(host, true);
2444 final_delay = final_rise_delay.final_phase;
2445 } else {
2446 sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
2447 msdc_set_data_sample_edge(host, false);
2448 final_delay = final_fall_delay.final_phase;
2449 }
2450
2451 msdc_set_cmd_delay(host, final_delay);
2452 msdc_set_data_delay(host, final_delay);
2453
2454 dev_dbg(host->dev, "Final pad delay: %x\n", final_delay);
2455 return final_delay == 0xff ? -EIO : 0;
2456}
2457
2458static int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode)
2459{
2460 struct msdc_host *host = mmc_priv(mmc);
2461 int ret;
2462 u32 tune_reg = host->dev_comp->pad_tune_reg;
2463
2464 if (host->dev_comp->data_tune && host->dev_comp->async_fifo) {
2465 ret = msdc_tune_together(mmc, opcode);
2466 if (host->hs400_mode) {
2467 msdc_set_data_sample_edge(host, true);
2468 msdc_set_data_delay(host, 0);
2469 }
2470 goto tune_done;
2471 }
2472 if (host->hs400_mode &&
2473 host->dev_comp->hs400_tune)
2474 ret = hs400_tune_response(mmc, opcode);
2475 else
2476 ret = msdc_tune_response(mmc, opcode);
2477 if (ret == -EIO) {
2478 dev_err(host->dev, "Tune response fail!\n");
2479 return ret;
2480 }
2481 if (host->hs400_mode == false) {
2482 ret = msdc_tune_data(mmc, opcode);
2483 if (ret == -EIO)
2484 dev_err(host->dev, "Tune data fail!\n");
2485 }
2486
2487tune_done:
2488 host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
2489 host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
2490 host->saved_tune_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
2491 if (host->top_base) {
2492 host->saved_tune_para.emmc_top_control = readl(host->top_base +
2493 EMMC_TOP_CONTROL);
2494 host->saved_tune_para.emmc_top_cmd = readl(host->top_base +
2495 EMMC_TOP_CMD);
2496 }
2497 return ret;
2498}
2499
2500static int msdc_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
2501{
2502 struct msdc_host *host = mmc_priv(mmc);
2503
2504 host->hs400_mode = true;
2505
2506 if (host->top_base) {
2507 if (host->hs400_ds_dly3)
2508 sdr_set_field(host->top_base + EMMC50_PAD_DS_TUNE,
2509 PAD_DS_DLY3, host->hs400_ds_dly3);
2510 if (host->hs400_ds_delay)
2511 writel(host->hs400_ds_delay,
2512 host->top_base + EMMC50_PAD_DS_TUNE);
2513 } else {
2514 if (host->hs400_ds_dly3)
2515 sdr_set_field(host->base + PAD_DS_TUNE,
2516 PAD_DS_TUNE_DLY3, host->hs400_ds_dly3);
2517 if (host->hs400_ds_delay)
2518 writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE);
2519 }
2520 /* hs400 mode must set it to 0 */
2521 sdr_clr_bits(host->base + MSDC_PATCH_BIT2, MSDC_PATCH_BIT2_CFGCRCSTS);
2522 /* to improve read performance, set outstanding to 2 */
2523 sdr_set_field(host->base + EMMC50_CFG3, EMMC50_CFG3_OUTS_WR, 2);
2524
2525 return 0;
2526}
2527
2528static int msdc_execute_hs400_tuning(struct mmc_host *mmc, struct mmc_card *card)
2529{
2530 struct msdc_host *host = mmc_priv(mmc);
2531 struct msdc_delay_phase dly1_delay;
2532 u32 val, result_dly1 = 0;
2533 u8 *ext_csd;
2534 int i, ret;
2535
2536 if (host->top_base) {
2537 sdr_set_bits(host->top_base + EMMC50_PAD_DS_TUNE,
2538 PAD_DS_DLY_SEL);
2539 sdr_clr_bits(host->top_base + EMMC50_PAD_DS_TUNE,
2540 PAD_DS_DLY2_SEL);
2541 } else {
2542 sdr_set_bits(host->base + PAD_DS_TUNE, PAD_DS_TUNE_DLY_SEL);
2543 sdr_clr_bits(host->base + PAD_DS_TUNE, PAD_DS_TUNE_DLY2_SEL);
2544 }
2545
2546 host->hs400_tuning = true;
2547 for (i = 0; i < PAD_DELAY_HALF; i++) {
2548 if (host->top_base)
2549 sdr_set_field(host->top_base + EMMC50_PAD_DS_TUNE,
2550 PAD_DS_DLY1, i);
2551 else
2552 sdr_set_field(host->base + PAD_DS_TUNE,
2553 PAD_DS_TUNE_DLY1, i);
2554 ret = mmc_get_ext_csd(card, &ext_csd);
2555 if (!ret) {
2556 result_dly1 |= BIT(i);
2557 kfree(ext_csd);
2558 }
2559 }
2560 host->hs400_tuning = false;
2561
2562 dly1_delay = get_best_delay(host, result_dly1);
2563 if (dly1_delay.maxlen == 0) {
2564 dev_err(host->dev, "Failed to get DLY1 delay!\n");
2565 goto fail;
2566 }
2567 if (host->top_base)
2568 sdr_set_field(host->top_base + EMMC50_PAD_DS_TUNE,
2569 PAD_DS_DLY1, dly1_delay.final_phase);
2570 else
2571 sdr_set_field(host->base + PAD_DS_TUNE,
2572 PAD_DS_TUNE_DLY1, dly1_delay.final_phase);
2573
2574 if (host->top_base)
2575 val = readl(host->top_base + EMMC50_PAD_DS_TUNE);
2576 else
2577 val = readl(host->base + PAD_DS_TUNE);
2578
2579 dev_info(host->dev, "Final PAD_DS_TUNE: 0x%x\n", val);
2580
2581 return 0;
2582
2583fail:
2584 dev_err(host->dev, "Failed to tuning DS pin delay!\n");
2585 return -EIO;
2586}
2587
2588static void msdc_hw_reset(struct mmc_host *mmc)
2589{
2590 struct msdc_host *host = mmc_priv(mmc);
2591
2592 sdr_set_bits(host->base + EMMC_IOCON, 1);
2593 udelay(10); /* 10us is enough */
2594 sdr_clr_bits(host->base + EMMC_IOCON, 1);
2595}
2596
2597static void msdc_ack_sdio_irq(struct mmc_host *mmc)
2598{
2599 unsigned long flags;
2600 struct msdc_host *host = mmc_priv(mmc);
2601
2602 spin_lock_irqsave(&host->lock, flags);
2603 __msdc_enable_sdio_irq(host, 1);
2604 spin_unlock_irqrestore(&host->lock, flags);
2605}
2606
2607static int msdc_get_cd(struct mmc_host *mmc)
2608{
2609 struct msdc_host *host = mmc_priv(mmc);
2610 int val;
2611
2612 if (mmc->caps & MMC_CAP_NONREMOVABLE)
2613 return 1;
2614
2615 if (!host->internal_cd)
2616 return mmc_gpio_get_cd(mmc);
2617
2618 val = readl(host->base + MSDC_PS) & MSDC_PS_CDSTS;
2619 if (mmc->caps2 & MMC_CAP2_CD_ACTIVE_HIGH)
2620 return !!val;
2621 else
2622 return !val;
2623}
2624
2625static void msdc_hs400_enhanced_strobe(struct mmc_host *mmc,
2626 struct mmc_ios *ios)
2627{
2628 struct msdc_host *host = mmc_priv(mmc);
2629
2630 if (ios->enhanced_strobe) {
2631 msdc_prepare_hs400_tuning(mmc, ios);
2632 sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_PADCMD_LATCHCK, 1);
2633 sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_CMD_RESP_SEL, 1);
2634 sdr_set_field(host->base + EMMC50_CFG1, EMMC50_CFG1_DS_CFG, 1);
2635
2636 sdr_clr_bits(host->base + CQHCI_SETTING, CQHCI_RD_CMD_WND_SEL);
2637 sdr_clr_bits(host->base + CQHCI_SETTING, CQHCI_WR_CMD_WND_SEL);
2638 sdr_clr_bits(host->base + EMMC51_CFG0, CMDQ_RDAT_CNT);
2639 } else {
2640 sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_PADCMD_LATCHCK, 0);
2641 sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_CMD_RESP_SEL, 0);
2642 sdr_set_field(host->base + EMMC50_CFG1, EMMC50_CFG1_DS_CFG, 0);
2643
2644 sdr_set_bits(host->base + CQHCI_SETTING, CQHCI_RD_CMD_WND_SEL);
2645 sdr_set_bits(host->base + CQHCI_SETTING, CQHCI_WR_CMD_WND_SEL);
2646 sdr_set_field(host->base + EMMC51_CFG0, CMDQ_RDAT_CNT, 0xb4);
2647 }
2648}
2649
2650static void msdc_cqe_cit_cal(struct msdc_host *host, u64 timer_ns)
2651{
2652 struct mmc_host *mmc = mmc_from_priv(host);
2653 struct cqhci_host *cq_host = mmc->cqe_private;
2654 u8 itcfmul;
2655 u64 hclk_freq, value;
2656
2657 /*
2658 * On MediaTek SoCs the MSDC controller's CQE uses msdc_hclk as ITCFVAL
2659 * so we multiply/divide the HCLK frequency by ITCFMUL to calculate the
2660 * Send Status Command Idle Timer (CIT) value.
2661 */
2662 hclk_freq = (u64)clk_get_rate(host->h_clk);
2663 itcfmul = CQHCI_ITCFMUL(cqhci_readl(cq_host, CQHCI_CAP));
2664 switch (itcfmul) {
2665 case 0x0:
2666 do_div(hclk_freq, 1000);
2667 break;
2668 case 0x1:
2669 do_div(hclk_freq, 100);
2670 break;
2671 case 0x2:
2672 do_div(hclk_freq, 10);
2673 break;
2674 case 0x3:
2675 break;
2676 case 0x4:
2677 hclk_freq = hclk_freq * 10;
2678 break;
2679 default:
2680 host->cq_ssc1_time = 0x40;
2681 return;
2682 }
2683
2684 value = hclk_freq * timer_ns;
2685 do_div(value, 1000000000);
2686 host->cq_ssc1_time = value;
2687}
2688
2689static void msdc_cqe_enable(struct mmc_host *mmc)
2690{
2691 struct msdc_host *host = mmc_priv(mmc);
2692 struct cqhci_host *cq_host = mmc->cqe_private;
2693
2694 /* enable cmdq irq */
2695 writel(MSDC_INT_CMDQ, host->base + MSDC_INTEN);
2696 /* enable busy check */
2697 sdr_set_bits(host->base + MSDC_PATCH_BIT1, MSDC_PB1_BUSY_CHECK_SEL);
2698 /* default write data / busy timeout 20s */
2699 msdc_set_busy_timeout(host, 20 * 1000000000ULL, 0);
2700 /* default read data timeout 1s */
2701 msdc_set_timeout(host, 1000000000ULL, 0);
2702
2703 /* Set the send status command idle timer */
2704 cqhci_writel(cq_host, host->cq_ssc1_time, CQHCI_SSC1);
2705}
2706
2707static void msdc_cqe_disable(struct mmc_host *mmc, bool recovery)
2708{
2709 struct msdc_host *host = mmc_priv(mmc);
2710 unsigned int val = 0;
2711
2712 /* disable cmdq irq */
2713 sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INT_CMDQ);
2714 /* disable busy check */
2715 sdr_clr_bits(host->base + MSDC_PATCH_BIT1, MSDC_PB1_BUSY_CHECK_SEL);
2716
2717 val = readl(host->base + MSDC_INT);
2718 writel(val, host->base + MSDC_INT);
2719
2720 if (recovery) {
2721 sdr_set_field(host->base + MSDC_DMA_CTRL,
2722 MSDC_DMA_CTRL_STOP, 1);
2723 if (WARN_ON(readl_poll_timeout(host->base + MSDC_DMA_CTRL, val,
2724 !(val & MSDC_DMA_CTRL_STOP), 1, 3000)))
2725 return;
2726 if (WARN_ON(readl_poll_timeout(host->base + MSDC_DMA_CFG, val,
2727 !(val & MSDC_DMA_CFG_STS), 1, 3000)))
2728 return;
2729 msdc_reset_hw(host);
2730 }
2731}
2732
2733static void msdc_cqe_pre_enable(struct mmc_host *mmc)
2734{
2735 struct cqhci_host *cq_host = mmc->cqe_private;
2736 u32 reg;
2737
2738 reg = cqhci_readl(cq_host, CQHCI_CFG);
2739 reg |= CQHCI_ENABLE;
2740 cqhci_writel(cq_host, reg, CQHCI_CFG);
2741}
2742
2743static void msdc_cqe_post_disable(struct mmc_host *mmc)
2744{
2745 struct cqhci_host *cq_host = mmc->cqe_private;
2746 u32 reg;
2747
2748 reg = cqhci_readl(cq_host, CQHCI_CFG);
2749 reg &= ~CQHCI_ENABLE;
2750 cqhci_writel(cq_host, reg, CQHCI_CFG);
2751}
2752
2753static const struct mmc_host_ops mt_msdc_ops = {
2754 .post_req = msdc_post_req,
2755 .pre_req = msdc_pre_req,
2756 .request = msdc_ops_request,
2757 .set_ios = msdc_ops_set_ios,
2758 .get_ro = mmc_gpio_get_ro,
2759 .get_cd = msdc_get_cd,
2760 .hs400_enhanced_strobe = msdc_hs400_enhanced_strobe,
2761 .enable_sdio_irq = msdc_enable_sdio_irq,
2762 .ack_sdio_irq = msdc_ack_sdio_irq,
2763 .start_signal_voltage_switch = msdc_ops_switch_volt,
2764 .card_busy = msdc_card_busy,
2765 .execute_tuning = msdc_execute_tuning,
2766 .prepare_hs400_tuning = msdc_prepare_hs400_tuning,
2767 .execute_hs400_tuning = msdc_execute_hs400_tuning,
2768 .card_hw_reset = msdc_hw_reset,
2769};
2770
2771static const struct cqhci_host_ops msdc_cmdq_ops = {
2772 .enable = msdc_cqe_enable,
2773 .disable = msdc_cqe_disable,
2774 .pre_enable = msdc_cqe_pre_enable,
2775 .post_disable = msdc_cqe_post_disable,
2776};
2777
2778static void msdc_of_property_parse(struct platform_device *pdev,
2779 struct msdc_host *host)
2780{
2781 struct mmc_host *mmc = mmc_from_priv(host);
2782
2783 of_property_read_u32(pdev->dev.of_node, "mediatek,latch-ck",
2784 &host->latch_ck);
2785
2786 of_property_read_u32(pdev->dev.of_node, "hs400-ds-delay",
2787 &host->hs400_ds_delay);
2788
2789 of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-ds-dly3",
2790 &host->hs400_ds_dly3);
2791
2792 of_property_read_u32(pdev->dev.of_node, "mediatek,hs200-cmd-int-delay",
2793 &host->hs200_cmd_int_delay);
2794
2795 of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-cmd-int-delay",
2796 &host->hs400_cmd_int_delay);
2797
2798 if (of_property_read_bool(pdev->dev.of_node,
2799 "mediatek,hs400-cmd-resp-sel-rising"))
2800 host->hs400_cmd_resp_sel_rising = true;
2801 else
2802 host->hs400_cmd_resp_sel_rising = false;
2803
2804 if (of_property_read_u32(pdev->dev.of_node, "mediatek,tuning-step",
2805 &host->tuning_step)) {
2806 if (mmc->caps2 & MMC_CAP2_NO_MMC)
2807 host->tuning_step = PAD_DELAY_FULL;
2808 else
2809 host->tuning_step = PAD_DELAY_HALF;
2810 }
2811
2812 if (of_property_read_bool(pdev->dev.of_node,
2813 "supports-cqe"))
2814 host->cqhci = true;
2815 else
2816 host->cqhci = false;
2817}
2818
2819static int msdc_of_clock_parse(struct platform_device *pdev,
2820 struct msdc_host *host)
2821{
2822 int ret;
2823
2824 host->src_clk = devm_clk_get(&pdev->dev, "source");
2825 if (IS_ERR(host->src_clk))
2826 return PTR_ERR(host->src_clk);
2827
2828 host->h_clk = devm_clk_get(&pdev->dev, "hclk");
2829 if (IS_ERR(host->h_clk))
2830 return PTR_ERR(host->h_clk);
2831
2832 host->bus_clk = devm_clk_get_optional(&pdev->dev, "bus_clk");
2833 if (IS_ERR(host->bus_clk))
2834 host->bus_clk = NULL;
2835
2836 /*source clock control gate is optional clock*/
2837 host->src_clk_cg = devm_clk_get_optional(&pdev->dev, "source_cg");
2838 if (IS_ERR(host->src_clk_cg))
2839 return PTR_ERR(host->src_clk_cg);
2840
2841 /*
2842 * Fallback for legacy device-trees: src_clk and HCLK use the same
2843 * bit to control gating but they are parented to a different mux,
2844 * hence if our intention is to gate only the source, required
2845 * during a clk mode switch to avoid hw hangs, we need to gate
2846 * its parent (specified as a different clock only on new DTs).
2847 */
2848 if (!host->src_clk_cg) {
2849 host->src_clk_cg = clk_get_parent(host->src_clk);
2850 if (IS_ERR(host->src_clk_cg))
2851 return PTR_ERR(host->src_clk_cg);
2852 }
2853
2854 /* If present, always enable for this clock gate */
2855 host->sys_clk_cg = devm_clk_get_optional_enabled(&pdev->dev, "sys_cg");
2856 if (IS_ERR(host->sys_clk_cg))
2857 host->sys_clk_cg = NULL;
2858
2859 host->bulk_clks[0].id = "pclk_cg";
2860 host->bulk_clks[1].id = "axi_cg";
2861 host->bulk_clks[2].id = "ahb_cg";
2862 ret = devm_clk_bulk_get_optional(&pdev->dev, MSDC_NR_CLOCKS,
2863 host->bulk_clks);
2864 if (ret) {
2865 dev_err(&pdev->dev, "Cannot get pclk/axi/ahb clock gates\n");
2866 return ret;
2867 }
2868
2869 return 0;
2870}
2871
2872static int msdc_drv_probe(struct platform_device *pdev)
2873{
2874 struct mmc_host *mmc;
2875 struct msdc_host *host;
2876 int ret;
2877
2878 if (!pdev->dev.of_node) {
2879 dev_err(&pdev->dev, "No DT found\n");
2880 return -EINVAL;
2881 }
2882
2883 /* Allocate MMC host for this device */
2884 mmc = devm_mmc_alloc_host(&pdev->dev, sizeof(struct msdc_host));
2885 if (!mmc)
2886 return -ENOMEM;
2887
2888 host = mmc_priv(mmc);
2889 ret = mmc_of_parse(mmc);
2890 if (ret)
2891 return ret;
2892
2893 host->base = devm_platform_ioremap_resource(pdev, 0);
2894 if (IS_ERR(host->base))
2895 return PTR_ERR(host->base);
2896
2897 host->top_base = devm_platform_ioremap_resource(pdev, 1);
2898 if (IS_ERR(host->top_base))
2899 host->top_base = NULL;
2900
2901 ret = mmc_regulator_get_supply(mmc);
2902 if (ret)
2903 return ret;
2904
2905 ret = msdc_of_clock_parse(pdev, host);
2906 if (ret)
2907 return ret;
2908
2909 host->reset = devm_reset_control_get_optional_exclusive(&pdev->dev,
2910 "hrst");
2911 if (IS_ERR(host->reset))
2912 return PTR_ERR(host->reset);
2913
2914 /* only eMMC has crypto property */
2915 if (!(mmc->caps2 & MMC_CAP2_NO_MMC)) {
2916 host->crypto_clk = devm_clk_get_optional(&pdev->dev, "crypto");
2917 if (IS_ERR(host->crypto_clk))
2918 return PTR_ERR(host->crypto_clk);
2919 else if (host->crypto_clk)
2920 mmc->caps2 |= MMC_CAP2_CRYPTO;
2921 }
2922
2923 host->irq = platform_get_irq(pdev, 0);
2924 if (host->irq < 0)
2925 return host->irq;
2926
2927 host->pinctrl = devm_pinctrl_get(&pdev->dev);
2928 if (IS_ERR(host->pinctrl))
2929 return dev_err_probe(&pdev->dev, PTR_ERR(host->pinctrl),
2930 "Cannot find pinctrl");
2931
2932 host->pins_default = pinctrl_lookup_state(host->pinctrl, "default");
2933 if (IS_ERR(host->pins_default)) {
2934 dev_err(&pdev->dev, "Cannot find pinctrl default!\n");
2935 return PTR_ERR(host->pins_default);
2936 }
2937
2938 host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs");
2939 if (IS_ERR(host->pins_uhs)) {
2940 dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n");
2941 return PTR_ERR(host->pins_uhs);
2942 }
2943
2944 /* Support for SDIO eint irq ? */
2945 if ((mmc->pm_caps & MMC_PM_WAKE_SDIO_IRQ) && (mmc->pm_caps & MMC_PM_KEEP_POWER)) {
2946 host->eint_irq = platform_get_irq_byname_optional(pdev, "sdio_wakeup");
2947 if (host->eint_irq > 0) {
2948 host->pins_eint = pinctrl_lookup_state(host->pinctrl, "state_eint");
2949 if (IS_ERR(host->pins_eint)) {
2950 dev_err(&pdev->dev, "Cannot find pinctrl eint!\n");
2951 host->pins_eint = NULL;
2952 } else {
2953 device_init_wakeup(&pdev->dev, true);
2954 }
2955 }
2956 }
2957
2958 msdc_of_property_parse(pdev, host);
2959
2960 host->dev = &pdev->dev;
2961 host->dev_comp = of_device_get_match_data(&pdev->dev);
2962 host->src_clk_freq = clk_get_rate(host->src_clk);
2963 /* Set host parameters to mmc */
2964 mmc->ops = &mt_msdc_ops;
2965 if (host->dev_comp->clk_div_bits == 8)
2966 mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 255);
2967 else
2968 mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 4095);
2969
2970 if (!(mmc->caps & MMC_CAP_NONREMOVABLE) &&
2971 !mmc_can_gpio_cd(mmc) &&
2972 host->dev_comp->use_internal_cd) {
2973 /*
2974 * Is removable but no GPIO declared, so
2975 * use internal functionality.
2976 */
2977 host->internal_cd = true;
2978 }
2979
2980 if (mmc->caps & MMC_CAP_SDIO_IRQ)
2981 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
2982
2983 mmc->caps |= MMC_CAP_CMD23;
2984 if (host->cqhci)
2985 mmc->caps2 |= MMC_CAP2_CQE | MMC_CAP2_CQE_DCMD;
2986 /* MMC core transfer sizes tunable parameters */
2987 mmc->max_segs = MAX_BD_NUM;
2988 if (host->dev_comp->support_64g)
2989 mmc->max_seg_size = BDMA_DESC_BUFLEN_EXT;
2990 else
2991 mmc->max_seg_size = BDMA_DESC_BUFLEN;
2992 mmc->max_blk_size = 2048;
2993 mmc->max_req_size = 512 * 1024;
2994 mmc->max_blk_count = mmc->max_req_size / 512;
2995 if (host->dev_comp->support_64g)
2996 host->dma_mask = DMA_BIT_MASK(36);
2997 else
2998 host->dma_mask = DMA_BIT_MASK(32);
2999 mmc_dev(mmc)->dma_mask = &host->dma_mask;
3000
3001 host->timeout_clks = 3 * 1048576;
3002 host->dma.gpd = dma_alloc_coherent(&pdev->dev,
3003 2 * sizeof(struct mt_gpdma_desc),
3004 &host->dma.gpd_addr, GFP_KERNEL);
3005 host->dma.bd = dma_alloc_coherent(&pdev->dev,
3006 MAX_BD_NUM * sizeof(struct mt_bdma_desc),
3007 &host->dma.bd_addr, GFP_KERNEL);
3008 if (!host->dma.gpd || !host->dma.bd) {
3009 ret = -ENOMEM;
3010 goto release_mem;
3011 }
3012 msdc_init_gpd_bd(host, &host->dma);
3013 INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout);
3014 spin_lock_init(&host->lock);
3015
3016 platform_set_drvdata(pdev, mmc);
3017 ret = msdc_ungate_clock(host);
3018 if (ret) {
3019 dev_err(&pdev->dev, "Cannot ungate clocks!\n");
3020 goto release_clk;
3021 }
3022 msdc_init_hw(host);
3023
3024 if (mmc->caps2 & MMC_CAP2_CQE) {
3025 host->cq_host = devm_kzalloc(mmc->parent,
3026 sizeof(*host->cq_host),
3027 GFP_KERNEL);
3028 if (!host->cq_host) {
3029 ret = -ENOMEM;
3030 goto release;
3031 }
3032 host->cq_host->caps |= CQHCI_TASK_DESC_SZ_128;
3033 host->cq_host->mmio = host->base + 0x800;
3034 host->cq_host->ops = &msdc_cmdq_ops;
3035 ret = cqhci_init(host->cq_host, mmc, true);
3036 if (ret)
3037 goto release;
3038 mmc->max_segs = 128;
3039 /* cqhci 16bit length */
3040 /* 0 size, means 65536 so we don't have to -1 here */
3041 mmc->max_seg_size = 64 * 1024;
3042 /* Reduce CIT to 0x40 that corresponds to 2.35us */
3043 msdc_cqe_cit_cal(host, 2350);
3044 } else if (mmc->caps2 & MMC_CAP2_NO_SDIO) {
3045 /* Use HSQ on eMMC/SD (but not on SDIO) if HW CQE not supported */
3046 struct mmc_hsq *hsq = devm_kzalloc(&pdev->dev, sizeof(*hsq), GFP_KERNEL);
3047 if (!hsq) {
3048 ret = -ENOMEM;
3049 goto release;
3050 }
3051
3052 ret = mmc_hsq_init(hsq, mmc);
3053 if (ret)
3054 goto release;
3055
3056 host->hsq_en = true;
3057 }
3058
3059 ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
3060 IRQF_TRIGGER_NONE, pdev->name, host);
3061 if (ret)
3062 goto release;
3063
3064 pm_runtime_set_active(host->dev);
3065 pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY);
3066 pm_runtime_use_autosuspend(host->dev);
3067 pm_runtime_enable(host->dev);
3068 ret = mmc_add_host(mmc);
3069
3070 if (ret)
3071 goto end;
3072
3073 return 0;
3074end:
3075 pm_runtime_disable(host->dev);
3076release:
3077 msdc_deinit_hw(host);
3078release_clk:
3079 msdc_gate_clock(host);
3080 platform_set_drvdata(pdev, NULL);
3081release_mem:
3082 device_init_wakeup(&pdev->dev, false);
3083 if (host->dma.gpd)
3084 dma_free_coherent(&pdev->dev,
3085 2 * sizeof(struct mt_gpdma_desc),
3086 host->dma.gpd, host->dma.gpd_addr);
3087 if (host->dma.bd)
3088 dma_free_coherent(&pdev->dev,
3089 MAX_BD_NUM * sizeof(struct mt_bdma_desc),
3090 host->dma.bd, host->dma.bd_addr);
3091 return ret;
3092}
3093
3094static void msdc_drv_remove(struct platform_device *pdev)
3095{
3096 struct mmc_host *mmc;
3097 struct msdc_host *host;
3098
3099 mmc = platform_get_drvdata(pdev);
3100 host = mmc_priv(mmc);
3101
3102 pm_runtime_get_sync(host->dev);
3103
3104 platform_set_drvdata(pdev, NULL);
3105 mmc_remove_host(mmc);
3106 msdc_deinit_hw(host);
3107 msdc_gate_clock(host);
3108
3109 pm_runtime_disable(host->dev);
3110 pm_runtime_put_noidle(host->dev);
3111 dma_free_coherent(&pdev->dev,
3112 2 * sizeof(struct mt_gpdma_desc),
3113 host->dma.gpd, host->dma.gpd_addr);
3114 dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc),
3115 host->dma.bd, host->dma.bd_addr);
3116 device_init_wakeup(&pdev->dev, false);
3117}
3118
3119static void msdc_save_reg(struct msdc_host *host)
3120{
3121 u32 tune_reg = host->dev_comp->pad_tune_reg;
3122
3123 host->save_para.msdc_cfg = readl(host->base + MSDC_CFG);
3124 host->save_para.iocon = readl(host->base + MSDC_IOCON);
3125 host->save_para.sdc_cfg = readl(host->base + SDC_CFG);
3126 host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
3127 host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
3128 host->save_para.patch_bit2 = readl(host->base + MSDC_PATCH_BIT2);
3129 host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE);
3130 host->save_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
3131 host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0);
3132 host->save_para.emmc50_cfg3 = readl(host->base + EMMC50_CFG3);
3133 host->save_para.sdc_fifo_cfg = readl(host->base + SDC_FIFO_CFG);
3134 if (host->top_base) {
3135 host->save_para.emmc_top_control =
3136 readl(host->top_base + EMMC_TOP_CONTROL);
3137 host->save_para.emmc_top_cmd =
3138 readl(host->top_base + EMMC_TOP_CMD);
3139 host->save_para.emmc50_pad_ds_tune =
3140 readl(host->top_base + EMMC50_PAD_DS_TUNE);
3141 host->save_para.loop_test_control =
3142 readl(host->top_base + LOOP_TEST_CONTROL);
3143 } else {
3144 host->save_para.pad_tune = readl(host->base + tune_reg);
3145 }
3146}
3147
3148static void msdc_restore_reg(struct msdc_host *host)
3149{
3150 struct mmc_host *mmc = mmc_from_priv(host);
3151 u32 tune_reg = host->dev_comp->pad_tune_reg;
3152
3153 if (host->dev_comp->support_new_tx) {
3154 sdr_clr_bits(host->base + SDC_ADV_CFG0, SDC_NEW_TX_EN);
3155 sdr_set_bits(host->base + SDC_ADV_CFG0, SDC_NEW_TX_EN);
3156 }
3157 if (host->dev_comp->support_new_rx) {
3158 sdr_clr_bits(host->base + MSDC_NEW_RX_CFG, MSDC_NEW_RX_PATH_SEL);
3159 sdr_set_bits(host->base + MSDC_NEW_RX_CFG, MSDC_NEW_RX_PATH_SEL);
3160 }
3161
3162 writel(host->save_para.msdc_cfg, host->base + MSDC_CFG);
3163 writel(host->save_para.iocon, host->base + MSDC_IOCON);
3164 writel(host->save_para.sdc_cfg, host->base + SDC_CFG);
3165 writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
3166 writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
3167 writel(host->save_para.patch_bit2, host->base + MSDC_PATCH_BIT2);
3168 writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE);
3169 writel(host->save_para.pad_cmd_tune, host->base + PAD_CMD_TUNE);
3170 writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0);
3171 writel(host->save_para.emmc50_cfg3, host->base + EMMC50_CFG3);
3172 writel(host->save_para.sdc_fifo_cfg, host->base + SDC_FIFO_CFG);
3173 if (host->top_base) {
3174 writel(host->save_para.emmc_top_control,
3175 host->top_base + EMMC_TOP_CONTROL);
3176 writel(host->save_para.emmc_top_cmd,
3177 host->top_base + EMMC_TOP_CMD);
3178 writel(host->save_para.emmc50_pad_ds_tune,
3179 host->top_base + EMMC50_PAD_DS_TUNE);
3180 writel(host->save_para.loop_test_control,
3181 host->top_base + LOOP_TEST_CONTROL);
3182 } else {
3183 writel(host->save_para.pad_tune, host->base + tune_reg);
3184 }
3185
3186 if (sdio_irq_claimed(mmc))
3187 __msdc_enable_sdio_irq(host, 1);
3188}
3189
3190static int __maybe_unused msdc_runtime_suspend(struct device *dev)
3191{
3192 struct mmc_host *mmc = dev_get_drvdata(dev);
3193 struct msdc_host *host = mmc_priv(mmc);
3194
3195 if (host->hsq_en)
3196 mmc_hsq_suspend(mmc);
3197
3198 msdc_save_reg(host);
3199
3200 if (sdio_irq_claimed(mmc)) {
3201 if (host->pins_eint) {
3202 disable_irq(host->irq);
3203 pinctrl_select_state(host->pinctrl, host->pins_eint);
3204 }
3205
3206 __msdc_enable_sdio_irq(host, 0);
3207 }
3208 msdc_gate_clock(host);
3209 return 0;
3210}
3211
3212static int __maybe_unused msdc_runtime_resume(struct device *dev)
3213{
3214 struct mmc_host *mmc = dev_get_drvdata(dev);
3215 struct msdc_host *host = mmc_priv(mmc);
3216 int ret;
3217
3218 ret = msdc_ungate_clock(host);
3219 if (ret)
3220 return ret;
3221
3222 msdc_restore_reg(host);
3223
3224 if (sdio_irq_claimed(mmc) && host->pins_eint) {
3225 pinctrl_select_state(host->pinctrl, host->pins_uhs);
3226 enable_irq(host->irq);
3227 }
3228
3229 if (host->hsq_en)
3230 mmc_hsq_resume(mmc);
3231
3232 return 0;
3233}
3234
3235static int __maybe_unused msdc_suspend(struct device *dev)
3236{
3237 struct mmc_host *mmc = dev_get_drvdata(dev);
3238 struct msdc_host *host = mmc_priv(mmc);
3239 int ret;
3240 u32 val;
3241
3242 if (mmc->caps2 & MMC_CAP2_CQE) {
3243 ret = cqhci_suspend(mmc);
3244 if (ret)
3245 return ret;
3246 val = readl(host->base + MSDC_INT);
3247 writel(val, host->base + MSDC_INT);
3248 }
3249
3250 /*
3251 * Bump up runtime PM usage counter otherwise dev->power.needs_force_resume will
3252 * not be marked as 1, pm_runtime_force_resume() will go out directly.
3253 */
3254 if (sdio_irq_claimed(mmc) && host->pins_eint)
3255 pm_runtime_get_noresume(dev);
3256
3257 return pm_runtime_force_suspend(dev);
3258}
3259
3260static int __maybe_unused msdc_resume(struct device *dev)
3261{
3262 struct mmc_host *mmc = dev_get_drvdata(dev);
3263 struct msdc_host *host = mmc_priv(mmc);
3264
3265 if (sdio_irq_claimed(mmc) && host->pins_eint)
3266 pm_runtime_put_noidle(dev);
3267
3268 return pm_runtime_force_resume(dev);
3269}
3270
3271static const struct dev_pm_ops msdc_dev_pm_ops = {
3272 SET_SYSTEM_SLEEP_PM_OPS(msdc_suspend, msdc_resume)
3273 SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL)
3274};
3275
3276static struct platform_driver mt_msdc_driver = {
3277 .probe = msdc_drv_probe,
3278 .remove = msdc_drv_remove,
3279 .driver = {
3280 .name = "mtk-msdc",
3281 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
3282 .of_match_table = msdc_of_ids,
3283 .pm = &msdc_dev_pm_ops,
3284 },
3285};
3286
3287module_platform_driver(mt_msdc_driver);
3288MODULE_LICENSE("GPL v2");
3289MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver");