Linux Audio

Check our new training course

Loading...
v3.1
 
  1/*
  2 * MUSB OTG driver defines
  3 *
  4 * Copyright 2005 Mentor Graphics Corporation
  5 * Copyright (C) 2005-2006 by Texas Instruments
  6 * Copyright (C) 2006-2007 Nokia Corporation
  7 *
  8 * This program is free software; you can redistribute it and/or
  9 * modify it under the terms of the GNU General Public License
 10 * version 2 as published by the Free Software Foundation.
 11 *
 12 * This program is distributed in the hope that it will be useful, but
 13 * WITHOUT ANY WARRANTY; without even the implied warranty of
 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 15 * General Public License for more details.
 16 *
 17 * You should have received a copy of the GNU General Public License
 18 * along with this program; if not, write to the Free Software
 19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
 20 * 02110-1301 USA
 21 *
 22 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
 23 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
 24 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN
 25 * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
 26 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
 27 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
 28 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
 29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
 31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 32 *
 33 */
 34
 35#ifndef __MUSB_CORE_H__
 36#define __MUSB_CORE_H__
 37
 38#include <linux/slab.h>
 39#include <linux/list.h>
 40#include <linux/interrupt.h>
 41#include <linux/errno.h>
 42#include <linux/timer.h>
 43#include <linux/clk.h>
 44#include <linux/device.h>
 45#include <linux/usb/ch9.h>
 46#include <linux/usb/gadget.h>
 47#include <linux/usb.h>
 48#include <linux/usb/otg.h>
 49#include <linux/usb/musb.h>
 
 
 50
 51struct musb;
 52struct musb_hw_ep;
 53struct musb_ep;
 
 54
 55/* Helper defines for struct musb->hwvers */
 56#define MUSB_HWVERS_MAJOR(x)	((x >> 10) & 0x1f)
 57#define MUSB_HWVERS_MINOR(x)	(x & 0x3ff)
 58#define MUSB_HWVERS_RC		0x8000
 59#define MUSB_HWVERS_1300	0x52C
 60#define MUSB_HWVERS_1400	0x590
 61#define MUSB_HWVERS_1800	0x720
 62#define MUSB_HWVERS_1900	0x784
 63#define MUSB_HWVERS_2000	0x800
 64
 65#include "musb_debug.h"
 66#include "musb_dma.h"
 67
 68#include "musb_io.h"
 69#include "musb_regs.h"
 70
 71#include "musb_gadget.h"
 72#include <linux/usb/hcd.h>
 73#include "musb_host.h"
 74
 75#define	is_peripheral_enabled(musb)	((musb)->board_mode != MUSB_HOST)
 76#define	is_host_enabled(musb)		((musb)->board_mode != MUSB_PERIPHERAL)
 77#define	is_otg_enabled(musb)		((musb)->board_mode == MUSB_OTG)
 78
 79/* NOTE:  otg and peripheral-only state machines start at B_IDLE.
 80 * OTG or host-only go to A_IDLE when ID is sensed.
 81 */
 82#define is_peripheral_active(m)		(!(m)->is_host)
 83#define is_host_active(m)		((m)->is_host)
 84
 85#ifndef CONFIG_HAVE_CLK
 86/* Dummy stub for clk framework */
 87#define clk_get(dev, id)	NULL
 88#define clk_put(clock)		do {} while (0)
 89#define clk_enable(clock)	do {} while (0)
 90#define clk_disable(clock)	do {} while (0)
 91#endif
 92
 93#ifdef CONFIG_PROC_FS
 94#include <linux/fs.h>
 95#define MUSB_CONFIG_PROC_FS
 96#endif
 97
 98/****************************** PERIPHERAL ROLE *****************************/
 99
100#define	is_peripheral_capable()	(1)
101
102extern irqreturn_t musb_g_ep0_irq(struct musb *);
103extern void musb_g_tx(struct musb *, u8);
104extern void musb_g_rx(struct musb *, u8);
105extern void musb_g_reset(struct musb *);
106extern void musb_g_suspend(struct musb *);
107extern void musb_g_resume(struct musb *);
108extern void musb_g_wakeup(struct musb *);
109extern void musb_g_disconnect(struct musb *);
110
111/****************************** HOST ROLE ***********************************/
112
113#define	is_host_capable()	(1)
114
115extern irqreturn_t musb_h_ep0_irq(struct musb *);
116extern void musb_host_tx(struct musb *, u8);
117extern void musb_host_rx(struct musb *, u8);
118
119/****************************** CONSTANTS ********************************/
120
121#ifndef MUSB_C_NUM_EPS
122#define MUSB_C_NUM_EPS ((u8)16)
123#endif
124
125#ifndef MUSB_MAX_END0_PACKET
126#define MUSB_MAX_END0_PACKET ((u16)MUSB_EP0_FIFOSIZE)
127#endif
128
129/* host side ep0 states */
130enum musb_h_ep0_state {
131	MUSB_EP0_IDLE,
132	MUSB_EP0_START,			/* expect ack of setup */
133	MUSB_EP0_IN,			/* expect IN DATA */
134	MUSB_EP0_OUT,			/* expect ack of OUT DATA */
135	MUSB_EP0_STATUS,		/* expect ack of STATUS */
136} __attribute__ ((packed));
137
138/* peripheral side ep0 states */
139enum musb_g_ep0_state {
140	MUSB_EP0_STAGE_IDLE,		/* idle, waiting for SETUP */
141	MUSB_EP0_STAGE_SETUP,		/* received SETUP */
142	MUSB_EP0_STAGE_TX,		/* IN data */
143	MUSB_EP0_STAGE_RX,		/* OUT data */
144	MUSB_EP0_STAGE_STATUSIN,	/* (after OUT data) */
145	MUSB_EP0_STAGE_STATUSOUT,	/* (after IN data) */
146	MUSB_EP0_STAGE_ACKWAIT,		/* after zlp, before statusin */
147} __attribute__ ((packed));
148
149/*
150 * OTG protocol constants.  See USB OTG 1.3 spec,
151 * sections 5.5 "Device Timings" and 6.6.5 "Timers".
152 */
153#define OTG_TIME_A_WAIT_VRISE	100		/* msec (max) */
154#define OTG_TIME_A_WAIT_BCON	1100		/* min 1 second */
155#define OTG_TIME_A_AIDL_BDIS	200		/* min 200 msec */
156#define OTG_TIME_B_ASE0_BRST	100		/* min 3.125 ms */
157
158
159/*************************** REGISTER ACCESS ********************************/
160
161/* Endpoint registers (other than dynfifo setup) can be accessed either
162 * directly with the "flat" model, or after setting up an index register.
163 */
164
165#if defined(CONFIG_ARCH_DAVINCI) || defined(CONFIG_SOC_OMAP2430) \
166		|| defined(CONFIG_SOC_OMAP3430) || defined(CONFIG_BLACKFIN) \
167		|| defined(CONFIG_ARCH_OMAP4)
168/* REVISIT indexed access seemed to
169 * misbehave (on DaVinci) for at least peripheral IN ...
170 */
171#define	MUSB_FLAT_REG
172#endif
173
174/* TUSB mapping: "flat" plus ep0 special cases */
175#if defined(CONFIG_USB_MUSB_TUSB6010) || \
176	defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
177#define musb_ep_select(_mbase, _epnum) \
178	musb_writeb((_mbase), MUSB_INDEX, (_epnum))
179#define	MUSB_EP_OFFSET			MUSB_TUSB_OFFSET
180
181/* "flat" mapping: each endpoint has its own i/o address */
182#elif	defined(MUSB_FLAT_REG)
183#define musb_ep_select(_mbase, _epnum)	(((void)(_mbase)), ((void)(_epnum)))
184#define	MUSB_EP_OFFSET			MUSB_FLAT_OFFSET
185
186/* "indexed" mapping: INDEX register controls register bank select */
187#else
188#define musb_ep_select(_mbase, _epnum) \
189	musb_writeb((_mbase), MUSB_INDEX, (_epnum))
190#define	MUSB_EP_OFFSET			MUSB_INDEXED_OFFSET
191#endif
192
193/****************************** FUNCTIONS ********************************/
194
195#define MUSB_HST_MODE(_musb)\
196	{ (_musb)->is_host = true; }
197#define MUSB_DEV_MODE(_musb) \
198	{ (_musb)->is_host = false; }
199
200#define test_devctl_hst_mode(_x) \
201	(musb_readb((_x)->mregs, MUSB_DEVCTL)&MUSB_DEVCTL_HM)
202
203#define MUSB_MODE(musb) ((musb)->is_host ? "Host" : "Peripheral")
204
205/******************************** TYPES *************************************/
206
 
 
207/**
208 * struct musb_platform_ops - Operations passed to musb_core by HW glue layer
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
209 * @init:	turns on clocks, sets up platform-specific registers, etc
210 * @exit:	undoes @init
211 * @set_mode:	forcefully changes operating mode
212 * @try_ilde:	tries to idle the IP
 
213 * @vbus_status: returns vbus status if possible
214 * @set_vbus:	forces vbus status
215 * @adjust_channel_params: pre check for standard dma channel_program func
 
 
216 */
217struct musb_platform_ops {
 
 
 
 
 
 
 
 
 
 
 
 
 
218	int	(*init)(struct musb *musb);
219	int	(*exit)(struct musb *musb);
220
221	void	(*enable)(struct musb *musb);
222	void	(*disable)(struct musb *musb);
223
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
224	int	(*set_mode)(struct musb *musb, u8 mode);
225	void	(*try_idle)(struct musb *musb, unsigned long timeout);
 
226
227	int	(*vbus_status)(struct musb *musb);
228	void	(*set_vbus)(struct musb *musb, int on);
229
230	int	(*adjust_channel_params)(struct dma_channel *channel,
231				u16 packet_sz, u8 *mode,
232				dma_addr_t *dma_addr, u32 *len);
 
233};
234
235/*
236 * struct musb_hw_ep - endpoint hardware (bidirectional)
237 *
238 * Ordered slightly for better cacheline locality.
239 */
240struct musb_hw_ep {
241	struct musb		*musb;
242	void __iomem		*fifo;
243	void __iomem		*regs;
244
245#if defined(CONFIG_USB_MUSB_TUSB6010) || \
246	defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
247	void __iomem		*conf;
248#endif
249
250	/* index in musb->endpoints[]  */
251	u8			epnum;
252
253	/* hardware configuration, possibly dynamic */
254	bool			is_shared_fifo;
255	bool			tx_double_buffered;
256	bool			rx_double_buffered;
257	u16			max_packet_sz_tx;
258	u16			max_packet_sz_rx;
259
260	struct dma_channel	*tx_channel;
261	struct dma_channel	*rx_channel;
262
263#if defined(CONFIG_USB_MUSB_TUSB6010) || \
264	defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
265	/* TUSB has "asynchronous" and "synchronous" dma modes */
266	dma_addr_t		fifo_async;
267	dma_addr_t		fifo_sync;
268	void __iomem		*fifo_sync_va;
269#endif
270
271	void __iomem		*target_regs;
272
273	/* currently scheduled peripheral endpoint */
274	struct musb_qh		*in_qh;
275	struct musb_qh		*out_qh;
276
277	u8			rx_reinit;
278	u8			tx_reinit;
279
280	/* peripheral side */
281	struct musb_ep		ep_in;			/* TX */
282	struct musb_ep		ep_out;			/* RX */
283};
284
285static inline struct musb_request *next_in_request(struct musb_hw_ep *hw_ep)
286{
287	return next_request(&hw_ep->ep_in);
288}
289
290static inline struct musb_request *next_out_request(struct musb_hw_ep *hw_ep)
291{
292	return next_request(&hw_ep->ep_out);
293}
294
295struct musb_csr_regs {
296	/* FIFO registers */
297	u16 txmaxp, txcsr, rxmaxp, rxcsr;
298	u16 rxfifoadd, txfifoadd;
299	u8 txtype, txinterval, rxtype, rxinterval;
300	u8 rxfifosz, txfifosz;
301	u8 txfunaddr, txhubaddr, txhubport;
302	u8 rxfunaddr, rxhubaddr, rxhubport;
303};
304
305struct musb_context_registers {
306
307	u8 power;
308	u16 intrtxe, intrrxe;
309	u8 intrusbe;
310	u16 frame;
311	u8 index, testmode;
312
313	u8 devctl, busctl, misc;
 
314
315	struct musb_csr_regs index_regs[MUSB_C_NUM_EPS];
316};
317
318/*
319 * struct musb - Driver instance data.
320 */
321struct musb {
322	/* device lock */
323	spinlock_t		lock;
 
324
 
325	const struct musb_platform_ops *ops;
326	struct musb_context_registers context;
327
328	irqreturn_t		(*isr)(int, void *);
329	struct work_struct	irq_work;
 
 
 
330	u16			hwvers;
331
 
 
332/* this hub status bit is reserved by USB 2.0 and not seen by usbcore */
333#define MUSB_PORT_STAT_RESUME	(1 << 31)
334
335	u32			port1_status;
336
337	unsigned long		rh_timer;
338
339	enum musb_h_ep0_state	ep0_stage;
340
341	/* bulk traffic normally dedicates endpoint hardware, and each
342	 * direction has its own ring of host side endpoints.
343	 * we try to progress the transfer at the head of each endpoint's
344	 * queue until it completes or NAKs too much; then we try the next
345	 * endpoint.
346	 */
347	struct musb_hw_ep	*bulk_ep;
348
349	struct list_head	control;	/* of musb_qh */
350	struct list_head	in_bulk;	/* of musb_qh */
351	struct list_head	out_bulk;	/* of musb_qh */
 
352
353	struct timer_list	otg_timer;
 
354	struct notifier_block	nb;
355
356	struct dma_controller	*dma_controller;
357
358	struct device		*controller;
359	void __iomem		*ctrl_base;
360	void __iomem		*mregs;
361
362#if defined(CONFIG_USB_MUSB_TUSB6010) || \
363	defined(CONFIG_USB_MUSB_TUSB6010_MODULE)
364	dma_addr_t		async;
365	dma_addr_t		sync;
366	void __iomem		*sync_va;
 
367#endif
368
369	/* passed down from chip/board specific irq handlers */
370	u8			int_usb;
371	u16			int_rx;
372	u16			int_tx;
373
374	struct otg_transceiver	*xceiv;
 
375
376	int nIrq;
377	unsigned		irq_wake:1;
378
379	struct musb_hw_ep	 endpoints[MUSB_C_NUM_EPS];
380#define control_ep		endpoints
381
382#define VBUSERR_RETRY_COUNT	3
383	u16			vbuserr_retry;
384	u16 epmask;
385	u8 nr_endpoints;
386
387	u8 board_mode;		/* enum musb_mode */
388	int			(*board_set_power)(int state);
389
390	u8			min_power;	/* vbus for periph, in mA/2 */
391
 
 
 
392	bool			is_host;
393
394	int			a_wait_bcon;	/* VBUS timeout in msecs */
395	unsigned long		idle_timeout;	/* Next timeout in jiffies */
396
 
 
 
397	/* active means connected and not suspended */
398	unsigned		is_active:1;
399
400	unsigned is_multipoint:1;
401	unsigned ignore_disconnect:1;	/* during bus resets */
402
403	unsigned		hb_iso_rx:1;	/* high bandwidth iso rx? */
404	unsigned		hb_iso_tx:1;	/* high bandwidth iso tx? */
405	unsigned		dyn_fifo:1;	/* dynamic FIFO supported? */
406
407	unsigned		bulk_split:1;
408#define	can_bulk_split(musb,type) \
409	(((type) == USB_ENDPOINT_XFER_BULK) && (musb)->bulk_split)
410
411	unsigned		bulk_combine:1;
412#define	can_bulk_combine(musb,type) \
413	(((type) == USB_ENDPOINT_XFER_BULK) && (musb)->bulk_combine)
414
415	/* is_suspended means USB B_PERIPHERAL suspend */
416	unsigned		is_suspended:1;
417
418	/* may_wakeup means remote wakeup is enabled */
419	unsigned		may_wakeup:1;
420
421	/* is_self_powered is reported in device status and the
422	 * config descriptor.  is_bus_powered means B_PERIPHERAL
423	 * draws some VBUS current; both can be true.
424	 */
425	unsigned		is_self_powered:1;
426	unsigned		is_bus_powered:1;
427
428	unsigned		set_address:1;
429	unsigned		test_mode:1;
430	unsigned		softconnect:1;
431
 
 
432	u8			address;
433	u8			test_mode_nr;
434	u16			ackpend;		/* ep0 */
435	enum musb_g_ep0_state	ep0_state;
436	struct usb_gadget	g;			/* the gadget */
437	struct usb_gadget_driver *gadget_driver;	/* its driver */
 
438
439	/*
440	 * FIXME: Remove this flag.
441	 *
442	 * This is only added to allow Blackfin to work
443	 * with current driver. For some unknown reason
444	 * Blackfin doesn't work with double buffering
445	 * and that's enabled by default.
446	 *
447	 * We added this flag to forcefully disable double
448	 * buffering until we get it working.
449	 */
450	unsigned                double_buffer_not_ok:1 __deprecated;
451
452	struct musb_hdrc_config	*config;
453
454#ifdef MUSB_CONFIG_PROC_FS
455	struct proc_dir_entry *proc_entry;
456#endif
457};
458
 
 
 
459static inline struct musb *gadget_to_musb(struct usb_gadget *g)
460{
461	return container_of(g, struct musb, g);
462}
463
464#ifdef CONFIG_BLACKFIN
465static inline int musb_read_fifosize(struct musb *musb,
466		struct musb_hw_ep *hw_ep, u8 epnum)
467{
468	musb->nr_endpoints++;
469	musb->epmask |= (1 << epnum);
470
471	if (epnum < 5) {
472		hw_ep->max_packet_sz_tx = 128;
473		hw_ep->max_packet_sz_rx = 128;
474	} else {
475		hw_ep->max_packet_sz_tx = 1024;
476		hw_ep->max_packet_sz_rx = 1024;
 
 
 
 
 
 
 
 
 
 
477	}
478	hw_ep->is_shared_fifo = false;
479
480	return 0;
481}
482
483static inline void musb_configure_ep0(struct musb *musb)
484{
485	musb->endpoints[0].max_packet_sz_tx = MUSB_EP0_FIFOSIZE;
486	musb->endpoints[0].max_packet_sz_rx = MUSB_EP0_FIFOSIZE;
487	musb->endpoints[0].is_shared_fifo = true;
488}
489
490#else
491
492static inline int musb_read_fifosize(struct musb *musb,
493		struct musb_hw_ep *hw_ep, u8 epnum)
494{
495	void *mbase = musb->mregs;
496	u8 reg = 0;
497
498	/* read from core using indexed model */
499	reg = musb_readb(mbase, MUSB_EP_OFFSET(epnum, MUSB_FIFOSIZE));
500	/* 0's returned when no more endpoints */
501	if (!reg)
502		return -ENODEV;
503
504	musb->nr_endpoints++;
505	musb->epmask |= (1 << epnum);
506
507	hw_ep->max_packet_sz_tx = 1 << (reg & 0x0f);
508
509	/* shared TX/RX FIFO? */
510	if ((reg & 0xf0) == 0xf0) {
511		hw_ep->max_packet_sz_rx = hw_ep->max_packet_sz_tx;
512		hw_ep->is_shared_fifo = true;
513		return 0;
514	} else {
515		hw_ep->max_packet_sz_rx = 1 << ((reg & 0xf0) >> 4);
516		hw_ep->is_shared_fifo = false;
517	}
518
519	return 0;
520}
521
522static inline void musb_configure_ep0(struct musb *musb)
523{
524	musb->endpoints[0].max_packet_sz_tx = MUSB_EP0_FIFOSIZE;
525	musb->endpoints[0].max_packet_sz_rx = MUSB_EP0_FIFOSIZE;
526	musb->endpoints[0].is_shared_fifo = true;
527}
528#endif /* CONFIG_BLACKFIN */
529
530
531/***************************** Glue it together *****************************/
532
533extern const char musb_driver_name[];
534
535extern void musb_start(struct musb *musb);
536extern void musb_stop(struct musb *musb);
 
537
538extern void musb_write_fifo(struct musb_hw_ep *ep, u16 len, const u8 *src);
539extern void musb_read_fifo(struct musb_hw_ep *ep, u16 len, u8 *dst);
540
 
 
 
541extern void musb_load_testpacket(struct musb *);
542
543extern irqreturn_t musb_interrupt(struct musb *);
544
545extern void musb_hnp_stop(struct musb *musb);
546
 
 
 
 
547static inline void musb_platform_set_vbus(struct musb *musb, int is_on)
548{
549	if (musb->ops->set_vbus)
550		musb->ops->set_vbus(musb, is_on);
551}
552
553static inline void musb_platform_enable(struct musb *musb)
554{
555	if (musb->ops->enable)
556		musb->ops->enable(musb);
557}
558
559static inline void musb_platform_disable(struct musb *musb)
560{
561	if (musb->ops->disable)
562		musb->ops->disable(musb);
563}
564
565static inline int musb_platform_set_mode(struct musb *musb, u8 mode)
566{
567	if (!musb->ops->set_mode)
568		return 0;
569
570	return musb->ops->set_mode(musb, mode);
571}
572
573static inline void musb_platform_try_idle(struct musb *musb,
574		unsigned long timeout)
575{
576	if (musb->ops->try_idle)
577		musb->ops->try_idle(musb, timeout);
578}
579
 
 
 
 
 
 
 
 
580static inline int musb_platform_get_vbus_status(struct musb *musb)
581{
582	if (!musb->ops->vbus_status)
583		return 0;
584
585	return musb->ops->vbus_status(musb);
586}
587
588static inline int musb_platform_init(struct musb *musb)
589{
590	if (!musb->ops->init)
591		return -EINVAL;
592
593	return musb->ops->init(musb);
594}
595
596static inline int musb_platform_exit(struct musb *musb)
597{
598	if (!musb->ops->exit)
599		return -EINVAL;
600
601	return musb->ops->exit(musb);
602}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
603
604#endif	/* __MUSB_CORE_H__ */
v5.9
  1/* SPDX-License-Identifier: GPL-2.0 */
  2/*
  3 * MUSB OTG driver defines
  4 *
  5 * Copyright 2005 Mentor Graphics Corporation
  6 * Copyright (C) 2005-2006 by Texas Instruments
  7 * Copyright (C) 2006-2007 Nokia Corporation
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  8 */
  9
 10#ifndef __MUSB_CORE_H__
 11#define __MUSB_CORE_H__
 12
 13#include <linux/slab.h>
 14#include <linux/list.h>
 15#include <linux/interrupt.h>
 16#include <linux/errno.h>
 17#include <linux/timer.h>
 
 18#include <linux/device.h>
 19#include <linux/usb/ch9.h>
 20#include <linux/usb/gadget.h>
 21#include <linux/usb.h>
 22#include <linux/usb/otg.h>
 23#include <linux/usb/musb.h>
 24#include <linux/phy/phy.h>
 25#include <linux/workqueue.h>
 26
 27struct musb;
 28struct musb_hw_ep;
 29struct musb_ep;
 30struct musb_qh;
 31
 32/* Helper defines for struct musb->hwvers */
 33#define MUSB_HWVERS_MAJOR(x)	((x >> 10) & 0x1f)
 34#define MUSB_HWVERS_MINOR(x)	(x & 0x3ff)
 35#define MUSB_HWVERS_RC		0x8000
 36#define MUSB_HWVERS_1300	0x52C
 37#define MUSB_HWVERS_1400	0x590
 38#define MUSB_HWVERS_1800	0x720
 39#define MUSB_HWVERS_1900	0x784
 40#define MUSB_HWVERS_2000	0x800
 41
 42#include "musb_debug.h"
 43#include "musb_dma.h"
 44
 45#include "musb_io.h"
 
 46
 47#include "musb_gadget.h"
 48#include <linux/usb/hcd.h>
 49#include "musb_host.h"
 50
 
 
 
 
 51/* NOTE:  otg and peripheral-only state machines start at B_IDLE.
 52 * OTG or host-only go to A_IDLE when ID is sensed.
 53 */
 54#define is_peripheral_active(m)		(!(m)->is_host)
 55#define is_host_active(m)		((m)->is_host)
 56
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 57/****************************** CONSTANTS ********************************/
 58
 59#ifndef MUSB_C_NUM_EPS
 60#define MUSB_C_NUM_EPS ((u8)16)
 61#endif
 62
 63#ifndef MUSB_MAX_END0_PACKET
 64#define MUSB_MAX_END0_PACKET ((u16)MUSB_EP0_FIFOSIZE)
 65#endif
 66
 67/* host side ep0 states */
 68enum musb_h_ep0_state {
 69	MUSB_EP0_IDLE,
 70	MUSB_EP0_START,			/* expect ack of setup */
 71	MUSB_EP0_IN,			/* expect IN DATA */
 72	MUSB_EP0_OUT,			/* expect ack of OUT DATA */
 73	MUSB_EP0_STATUS,		/* expect ack of STATUS */
 74} __attribute__ ((packed));
 75
 76/* peripheral side ep0 states */
 77enum musb_g_ep0_state {
 78	MUSB_EP0_STAGE_IDLE,		/* idle, waiting for SETUP */
 79	MUSB_EP0_STAGE_SETUP,		/* received SETUP */
 80	MUSB_EP0_STAGE_TX,		/* IN data */
 81	MUSB_EP0_STAGE_RX,		/* OUT data */
 82	MUSB_EP0_STAGE_STATUSIN,	/* (after OUT data) */
 83	MUSB_EP0_STAGE_STATUSOUT,	/* (after IN data) */
 84	MUSB_EP0_STAGE_ACKWAIT,		/* after zlp, before statusin */
 85} __attribute__ ((packed));
 86
 87/*
 88 * OTG protocol constants.  See USB OTG 1.3 spec,
 89 * sections 5.5 "Device Timings" and 6.6.5 "Timers".
 90 */
 91#define OTG_TIME_A_WAIT_VRISE	100		/* msec (max) */
 92#define OTG_TIME_A_WAIT_BCON	1100		/* min 1 second */
 93#define OTG_TIME_A_AIDL_BDIS	200		/* min 200 msec */
 94#define OTG_TIME_B_ASE0_BRST	100		/* min 3.125 ms */
 95
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 96/****************************** FUNCTIONS ********************************/
 97
 98#define MUSB_HST_MODE(_musb)\
 99	{ (_musb)->is_host = true; }
100#define MUSB_DEV_MODE(_musb) \
101	{ (_musb)->is_host = false; }
102
103#define test_devctl_hst_mode(_x) \
104	(musb_readb((_x)->mregs, MUSB_DEVCTL)&MUSB_DEVCTL_HM)
105
106#define MUSB_MODE(musb) ((musb)->is_host ? "Host" : "Peripheral")
107
108/******************************** TYPES *************************************/
109
110struct musb_io;
111
112/**
113 * struct musb_platform_ops - Operations passed to musb_core by HW glue layer
114 * @quirks:	flags for platform specific quirks
115 * @enable:	enable device
116 * @disable:	disable device
117 * @ep_offset:	returns the end point offset
118 * @ep_select:	selects the specified end point
119 * @fifo_mode:	sets the fifo mode
120 * @fifo_offset: returns the fifo offset
121 * @readb:	read 8 bits
122 * @writeb:	write 8 bits
123 * @clearb:	could be clear-on-readb or W1C
124 * @readw:	read 16 bits
125 * @writew:	write 16 bits
126 * @clearw:	could be clear-on-readw or W1C
127 * @read_fifo:	reads the fifo
128 * @write_fifo:	writes to fifo
129 * @get_toggle:	platform specific get toggle function
130 * @set_toggle:	platform specific set toggle function
131 * @dma_init:	platform specific dma init function
132 * @dma_exit:	platform specific dma exit function
133 * @init:	turns on clocks, sets up platform-specific registers, etc
134 * @exit:	undoes @init
135 * @set_mode:	forcefully changes operating mode
136 * @try_idle:	tries to idle the IP
137 * @recover:	platform-specific babble recovery
138 * @vbus_status: returns vbus status if possible
139 * @set_vbus:	forces vbus status
140 * @pre_root_reset_end: called before the root usb port reset flag gets cleared
141 * @post_root_reset_end: called after the root usb port reset flag gets cleared
142 * @phy_callback: optional callback function for the phy to call
143 */
144struct musb_platform_ops {
145
146#define MUSB_G_NO_SKB_RESERVE	BIT(9)
147#define MUSB_DA8XX		BIT(8)
148#define MUSB_PRESERVE_SESSION	BIT(7)
149#define MUSB_DMA_UX500		BIT(6)
150#define MUSB_DMA_CPPI41		BIT(5)
151#define MUSB_DMA_CPPI		BIT(4)
152#define MUSB_DMA_TUSB_OMAP	BIT(3)
153#define MUSB_DMA_INVENTRA	BIT(2)
154#define MUSB_IN_TUSB		BIT(1)
155#define MUSB_INDEXED_EP		BIT(0)
156	u32	quirks;
157
158	int	(*init)(struct musb *musb);
159	int	(*exit)(struct musb *musb);
160
161	void	(*enable)(struct musb *musb);
162	void	(*disable)(struct musb *musb);
163
164	u32	(*ep_offset)(u8 epnum, u16 offset);
165	void	(*ep_select)(void __iomem *mbase, u8 epnum);
166	u16	fifo_mode;
167	u32	(*fifo_offset)(u8 epnum);
168	u32	(*busctl_offset)(u8 epnum, u16 offset);
169	u8	(*readb)(void __iomem *addr, u32 offset);
170	void	(*writeb)(void __iomem *addr, u32 offset, u8 data);
171	u8	(*clearb)(void __iomem *addr, u32 offset);
172	u16	(*readw)(void __iomem *addr, u32 offset);
173	void	(*writew)(void __iomem *addr, u32 offset, u16 data);
174	u16	(*clearw)(void __iomem *addr, u32 offset);
175	void	(*read_fifo)(struct musb_hw_ep *hw_ep, u16 len, u8 *buf);
176	void	(*write_fifo)(struct musb_hw_ep *hw_ep, u16 len, const u8 *buf);
177	u16	(*get_toggle)(struct musb_qh *qh, int is_out);
178	u16	(*set_toggle)(struct musb_qh *qh, int is_out, struct urb *urb);
179	struct dma_controller *
180		(*dma_init) (struct musb *musb, void __iomem *base);
181	void	(*dma_exit)(struct dma_controller *c);
182	int	(*set_mode)(struct musb *musb, u8 mode);
183	void	(*try_idle)(struct musb *musb, unsigned long timeout);
184	int	(*recover)(struct musb *musb);
185
186	int	(*vbus_status)(struct musb *musb);
187	void	(*set_vbus)(struct musb *musb, int on);
188
189	void	(*pre_root_reset_end)(struct musb *musb);
190	void	(*post_root_reset_end)(struct musb *musb);
191	int	(*phy_callback)(enum musb_vbus_id_status status);
192	void	(*clear_ep_rxintr)(struct musb *musb, int epnum);
193};
194
195/*
196 * struct musb_hw_ep - endpoint hardware (bidirectional)
197 *
198 * Ordered slightly for better cacheline locality.
199 */
200struct musb_hw_ep {
201	struct musb		*musb;
202	void __iomem		*fifo;
203	void __iomem		*regs;
204
205#if IS_ENABLED(CONFIG_USB_MUSB_TUSB6010)
 
206	void __iomem		*conf;
207#endif
208
209	/* index in musb->endpoints[]  */
210	u8			epnum;
211
212	/* hardware configuration, possibly dynamic */
213	bool			is_shared_fifo;
214	bool			tx_double_buffered;
215	bool			rx_double_buffered;
216	u16			max_packet_sz_tx;
217	u16			max_packet_sz_rx;
218
219	struct dma_channel	*tx_channel;
220	struct dma_channel	*rx_channel;
221
222#if IS_ENABLED(CONFIG_USB_MUSB_TUSB6010)
 
223	/* TUSB has "asynchronous" and "synchronous" dma modes */
224	dma_addr_t		fifo_async;
225	dma_addr_t		fifo_sync;
226	void __iomem		*fifo_sync_va;
227#endif
228
 
 
229	/* currently scheduled peripheral endpoint */
230	struct musb_qh		*in_qh;
231	struct musb_qh		*out_qh;
232
233	u8			rx_reinit;
234	u8			tx_reinit;
235
236	/* peripheral side */
237	struct musb_ep		ep_in;			/* TX */
238	struct musb_ep		ep_out;			/* RX */
239};
240
241static inline struct musb_request *next_in_request(struct musb_hw_ep *hw_ep)
242{
243	return next_request(&hw_ep->ep_in);
244}
245
246static inline struct musb_request *next_out_request(struct musb_hw_ep *hw_ep)
247{
248	return next_request(&hw_ep->ep_out);
249}
250
251struct musb_csr_regs {
252	/* FIFO registers */
253	u16 txmaxp, txcsr, rxmaxp, rxcsr;
254	u16 rxfifoadd, txfifoadd;
255	u8 txtype, txinterval, rxtype, rxinterval;
256	u8 rxfifosz, txfifosz;
257	u8 txfunaddr, txhubaddr, txhubport;
258	u8 rxfunaddr, rxhubaddr, rxhubport;
259};
260
261struct musb_context_registers {
262
263	u8 power;
 
264	u8 intrusbe;
265	u16 frame;
266	u8 index, testmode;
267
268	u8 devctl, busctl, misc;
269	u32 otg_interfsel;
270
271	struct musb_csr_regs index_regs[MUSB_C_NUM_EPS];
272};
273
274/*
275 * struct musb - Driver instance data.
276 */
277struct musb {
278	/* device lock */
279	spinlock_t		lock;
280	spinlock_t		list_lock;	/* resume work list lock */
281
282	struct musb_io		io;
283	const struct musb_platform_ops *ops;
284	struct musb_context_registers context;
285
286	irqreturn_t		(*isr)(int, void *);
287	struct delayed_work	irq_work;
288	struct delayed_work	deassert_reset_work;
289	struct delayed_work	finish_resume_work;
290	struct delayed_work	gadget_work;
291	u16			hwvers;
292
293	u16			intrrxe;
294	u16			intrtxe;
295/* this hub status bit is reserved by USB 2.0 and not seen by usbcore */
296#define MUSB_PORT_STAT_RESUME	(1 << 31)
297
298	u32			port1_status;
299
300	unsigned long		rh_timer;
301
302	enum musb_h_ep0_state	ep0_stage;
303
304	/* bulk traffic normally dedicates endpoint hardware, and each
305	 * direction has its own ring of host side endpoints.
306	 * we try to progress the transfer at the head of each endpoint's
307	 * queue until it completes or NAKs too much; then we try the next
308	 * endpoint.
309	 */
310	struct musb_hw_ep	*bulk_ep;
311
312	struct list_head	control;	/* of musb_qh */
313	struct list_head	in_bulk;	/* of musb_qh */
314	struct list_head	out_bulk;	/* of musb_qh */
315	struct list_head	pending_list;	/* pending work list */
316
317	struct timer_list	otg_timer;
318	struct timer_list	dev_timer;
319	struct notifier_block	nb;
320
321	struct dma_controller	*dma_controller;
322
323	struct device		*controller;
324	void __iomem		*ctrl_base;
325	void __iomem		*mregs;
326
327#if IS_ENABLED(CONFIG_USB_MUSB_TUSB6010)
 
328	dma_addr_t		async;
329	dma_addr_t		sync;
330	void __iomem		*sync_va;
331	u8			tusb_revision;
332#endif
333
334	/* passed down from chip/board specific irq handlers */
335	u8			int_usb;
336	u16			int_rx;
337	u16			int_tx;
338
339	struct usb_phy		*xceiv;
340	struct phy		*phy;
341
342	int nIrq;
343	unsigned		irq_wake:1;
344
345	struct musb_hw_ep	 endpoints[MUSB_C_NUM_EPS];
346#define control_ep		endpoints
347
348#define VBUSERR_RETRY_COUNT	3
349	u16			vbuserr_retry;
350	u16 epmask;
351	u8 nr_endpoints;
352
 
353	int			(*board_set_power)(int state);
354
355	u8			min_power;	/* vbus for periph, in mA/2 */
356
357	enum musb_mode		port_mode;
358	bool			session;
359	unsigned long		quirk_retries;
360	bool			is_host;
361
362	int			a_wait_bcon;	/* VBUS timeout in msecs */
363	unsigned long		idle_timeout;	/* Next timeout in jiffies */
364
365	unsigned		is_initialized:1;
366	unsigned		is_runtime_suspended:1;
367
368	/* active means connected and not suspended */
369	unsigned		is_active:1;
370
371	unsigned is_multipoint:1;
 
372
373	unsigned		hb_iso_rx:1;	/* high bandwidth iso rx? */
374	unsigned		hb_iso_tx:1;	/* high bandwidth iso tx? */
375	unsigned		dyn_fifo:1;	/* dynamic FIFO supported? */
376
377	unsigned		bulk_split:1;
378#define	can_bulk_split(musb,type) \
379	(((type) == USB_ENDPOINT_XFER_BULK) && (musb)->bulk_split)
380
381	unsigned		bulk_combine:1;
382#define	can_bulk_combine(musb,type) \
383	(((type) == USB_ENDPOINT_XFER_BULK) && (musb)->bulk_combine)
384
385	/* is_suspended means USB B_PERIPHERAL suspend */
386	unsigned		is_suspended:1;
387
388	/* may_wakeup means remote wakeup is enabled */
389	unsigned		may_wakeup:1;
390
391	/* is_self_powered is reported in device status and the
392	 * config descriptor.  is_bus_powered means B_PERIPHERAL
393	 * draws some VBUS current; both can be true.
394	 */
395	unsigned		is_self_powered:1;
396	unsigned		is_bus_powered:1;
397
398	unsigned		set_address:1;
399	unsigned		test_mode:1;
400	unsigned		softconnect:1;
401
402	unsigned		flush_irq_work:1;
403
404	u8			address;
405	u8			test_mode_nr;
406	u16			ackpend;		/* ep0 */
407	enum musb_g_ep0_state	ep0_state;
408	struct usb_gadget	g;			/* the gadget */
409	struct usb_gadget_driver *gadget_driver;	/* its driver */
410	struct usb_hcd		*hcd;			/* the usb hcd */
411
412	const struct musb_hdrc_config *config;
 
 
 
 
 
 
 
 
 
 
 
413
414	int			xceiv_old_state;
415#ifdef CONFIG_DEBUG_FS
416	struct dentry		*debugfs_root;
 
417#endif
418};
419
420/* This must be included after struct musb is defined */
421#include "musb_regs.h"
422
423static inline struct musb *gadget_to_musb(struct usb_gadget *g)
424{
425	return container_of(g, struct musb, g);
426}
427
428static inline char *musb_ep_xfertype_string(u8 type)
 
 
429{
430	char *s;
 
431
432	switch (type) {
433	case USB_ENDPOINT_XFER_CONTROL:
434		s = "ctrl";
435		break;
436	case USB_ENDPOINT_XFER_ISOC:
437		s = "iso";
438		break;
439	case USB_ENDPOINT_XFER_BULK:
440		s = "bulk";
441		break;
442	case USB_ENDPOINT_XFER_INT:
443		s = "int";
444		break;
445	default:
446		s = "";
447		break;
448	}
449	return s;
 
 
 
 
 
 
 
 
 
450}
451
 
 
452static inline int musb_read_fifosize(struct musb *musb,
453		struct musb_hw_ep *hw_ep, u8 epnum)
454{
455	void __iomem *mbase = musb->mregs;
456	u8 reg = 0;
457
458	/* read from core using indexed model */
459	reg = musb_readb(mbase, musb->io.ep_offset(epnum, MUSB_FIFOSIZE));
460	/* 0's returned when no more endpoints */
461	if (!reg)
462		return -ENODEV;
463
464	musb->nr_endpoints++;
465	musb->epmask |= (1 << epnum);
466
467	hw_ep->max_packet_sz_tx = 1 << (reg & 0x0f);
468
469	/* shared TX/RX FIFO? */
470	if ((reg & 0xf0) == 0xf0) {
471		hw_ep->max_packet_sz_rx = hw_ep->max_packet_sz_tx;
472		hw_ep->is_shared_fifo = true;
473		return 0;
474	} else {
475		hw_ep->max_packet_sz_rx = 1 << ((reg & 0xf0) >> 4);
476		hw_ep->is_shared_fifo = false;
477	}
478
479	return 0;
480}
481
482static inline void musb_configure_ep0(struct musb *musb)
483{
484	musb->endpoints[0].max_packet_sz_tx = MUSB_EP0_FIFOSIZE;
485	musb->endpoints[0].max_packet_sz_rx = MUSB_EP0_FIFOSIZE;
486	musb->endpoints[0].is_shared_fifo = true;
487}
 
 
488
489/***************************** Glue it together *****************************/
490
491extern const char musb_driver_name[];
492
 
493extern void musb_stop(struct musb *musb);
494extern void musb_start(struct musb *musb);
495
496extern void musb_write_fifo(struct musb_hw_ep *ep, u16 len, const u8 *src);
497extern void musb_read_fifo(struct musb_hw_ep *ep, u16 len, u8 *dst);
498
499extern int musb_set_host(struct musb *musb);
500extern int musb_set_peripheral(struct musb *musb);
501
502extern void musb_load_testpacket(struct musb *);
503
504extern irqreturn_t musb_interrupt(struct musb *);
505
506extern void musb_hnp_stop(struct musb *musb);
507
508int musb_queue_resume_work(struct musb *musb,
509			   int (*callback)(struct musb *musb, void *data),
510			   void *data);
511
512static inline void musb_platform_set_vbus(struct musb *musb, int is_on)
513{
514	if (musb->ops->set_vbus)
515		musb->ops->set_vbus(musb, is_on);
516}
517
518static inline void musb_platform_enable(struct musb *musb)
519{
520	if (musb->ops->enable)
521		musb->ops->enable(musb);
522}
523
524static inline void musb_platform_disable(struct musb *musb)
525{
526	if (musb->ops->disable)
527		musb->ops->disable(musb);
528}
529
530static inline int musb_platform_set_mode(struct musb *musb, u8 mode)
531{
532	if (!musb->ops->set_mode)
533		return 0;
534
535	return musb->ops->set_mode(musb, mode);
536}
537
538static inline void musb_platform_try_idle(struct musb *musb,
539		unsigned long timeout)
540{
541	if (musb->ops->try_idle)
542		musb->ops->try_idle(musb, timeout);
543}
544
545static inline int  musb_platform_recover(struct musb *musb)
546{
547	if (!musb->ops->recover)
548		return 0;
549
550	return musb->ops->recover(musb);
551}
552
553static inline int musb_platform_get_vbus_status(struct musb *musb)
554{
555	if (!musb->ops->vbus_status)
556		return -EINVAL;
557
558	return musb->ops->vbus_status(musb);
559}
560
561static inline int musb_platform_init(struct musb *musb)
562{
563	if (!musb->ops->init)
564		return -EINVAL;
565
566	return musb->ops->init(musb);
567}
568
569static inline int musb_platform_exit(struct musb *musb)
570{
571	if (!musb->ops->exit)
572		return -EINVAL;
573
574	return musb->ops->exit(musb);
575}
576
577static inline void musb_platform_pre_root_reset_end(struct musb *musb)
578{
579	if (musb->ops->pre_root_reset_end)
580		musb->ops->pre_root_reset_end(musb);
581}
582
583static inline void musb_platform_post_root_reset_end(struct musb *musb)
584{
585	if (musb->ops->post_root_reset_end)
586		musb->ops->post_root_reset_end(musb);
587}
588
589static inline void musb_platform_clear_ep_rxintr(struct musb *musb, int epnum)
590{
591	if (musb->ops->clear_ep_rxintr)
592		musb->ops->clear_ep_rxintr(musb, epnum);
593}
594
595/*
596 * gets the "dr_mode" property from DT and converts it into musb_mode
597 * if the property is not found or not recognized returns MUSB_OTG
598 */
599extern enum musb_mode musb_get_mode(struct device *dev);
600
601#endif	/* __MUSB_CORE_H__ */