Loading...
Note: File does not exist in v3.1.
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include <drm/drm_atomic_helper.h>
25
26#include "display/intel_dp.h"
27
28#include "i915_drv.h"
29#include "intel_atomic.h"
30#include "intel_display_types.h"
31#include "intel_psr.h"
32#include "intel_sprite.h"
33#include "intel_hdmi.h"
34
35/**
36 * DOC: Panel Self Refresh (PSR/SRD)
37 *
38 * Since Haswell Display controller supports Panel Self-Refresh on display
39 * panels witch have a remote frame buffer (RFB) implemented according to PSR
40 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
41 * when system is idle but display is on as it eliminates display refresh
42 * request to DDR memory completely as long as the frame buffer for that
43 * display is unchanged.
44 *
45 * Panel Self Refresh must be supported by both Hardware (source) and
46 * Panel (sink).
47 *
48 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
49 * to power down the link and memory controller. For DSI panels the same idea
50 * is called "manual mode".
51 *
52 * The implementation uses the hardware-based PSR support which automatically
53 * enters/exits self-refresh mode. The hardware takes care of sending the
54 * required DP aux message and could even retrain the link (that part isn't
55 * enabled yet though). The hardware also keeps track of any frontbuffer
56 * changes to know when to exit self-refresh mode again. Unfortunately that
57 * part doesn't work too well, hence why the i915 PSR support uses the
58 * software frontbuffer tracking to make sure it doesn't miss a screen
59 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
60 * get called by the frontbuffer tracking code. Note that because of locking
61 * issues the self-refresh re-enable code is done from a work queue, which
62 * must be correctly synchronized/cancelled when shutting down the pipe."
63 *
64 * DC3CO (DC3 clock off)
65 *
66 * On top of PSR2, GEN12 adds a intermediate power savings state that turns
67 * clock off automatically during PSR2 idle state.
68 * The smaller overhead of DC3co entry/exit vs. the overhead of PSR2 deep sleep
69 * entry/exit allows the HW to enter a low-power state even when page flipping
70 * periodically (for instance a 30fps video playback scenario).
71 *
72 * Every time a flips occurs PSR2 will get out of deep sleep state(if it was),
73 * so DC3CO is enabled and tgl_dc3co_disable_work is schedule to run after 6
74 * frames, if no other flip occurs and the function above is executed, DC3CO is
75 * disabled and PSR2 is configured to enter deep sleep, resetting again in case
76 * of another flip.
77 * Front buffer modifications do not trigger DC3CO activation on purpose as it
78 * would bring a lot of complexity and most of the moderns systems will only
79 * use page flips.
80 */
81
82static bool psr_global_enabled(struct drm_i915_private *i915)
83{
84 switch (i915->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
85 case I915_PSR_DEBUG_DEFAULT:
86 return i915->params.enable_psr;
87 case I915_PSR_DEBUG_DISABLE:
88 return false;
89 default:
90 return true;
91 }
92}
93
94static bool intel_psr2_enabled(struct drm_i915_private *dev_priv,
95 const struct intel_crtc_state *crtc_state)
96{
97 /* Cannot enable DSC and PSR2 simultaneously */
98 drm_WARN_ON(&dev_priv->drm, crtc_state->dsc.compression_enable &&
99 crtc_state->has_psr2);
100
101 switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
102 case I915_PSR_DEBUG_DISABLE:
103 case I915_PSR_DEBUG_FORCE_PSR1:
104 return false;
105 default:
106 return crtc_state->has_psr2;
107 }
108}
109
110static void psr_irq_control(struct drm_i915_private *dev_priv)
111{
112 enum transcoder trans_shift;
113 u32 mask, val;
114 i915_reg_t imr_reg;
115
116 /*
117 * gen12+ has registers relative to transcoder and one per transcoder
118 * using the same bit definition: handle it as TRANSCODER_EDP to force
119 * 0 shift in bit definition
120 */
121 if (INTEL_GEN(dev_priv) >= 12) {
122 trans_shift = 0;
123 imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
124 } else {
125 trans_shift = dev_priv->psr.transcoder;
126 imr_reg = EDP_PSR_IMR;
127 }
128
129 mask = EDP_PSR_ERROR(trans_shift);
130 if (dev_priv->psr.debug & I915_PSR_DEBUG_IRQ)
131 mask |= EDP_PSR_POST_EXIT(trans_shift) |
132 EDP_PSR_PRE_ENTRY(trans_shift);
133
134 /* Warning: it is masking/setting reserved bits too */
135 val = intel_de_read(dev_priv, imr_reg);
136 val &= ~EDP_PSR_TRANS_MASK(trans_shift);
137 val |= ~mask;
138 intel_de_write(dev_priv, imr_reg, val);
139}
140
141static void psr_event_print(struct drm_i915_private *i915,
142 u32 val, bool psr2_enabled)
143{
144 drm_dbg_kms(&i915->drm, "PSR exit events: 0x%x\n", val);
145 if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
146 drm_dbg_kms(&i915->drm, "\tPSR2 watchdog timer expired\n");
147 if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
148 drm_dbg_kms(&i915->drm, "\tPSR2 disabled\n");
149 if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
150 drm_dbg_kms(&i915->drm, "\tSU dirty FIFO underrun\n");
151 if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
152 drm_dbg_kms(&i915->drm, "\tSU CRC FIFO underrun\n");
153 if (val & PSR_EVENT_GRAPHICS_RESET)
154 drm_dbg_kms(&i915->drm, "\tGraphics reset\n");
155 if (val & PSR_EVENT_PCH_INTERRUPT)
156 drm_dbg_kms(&i915->drm, "\tPCH interrupt\n");
157 if (val & PSR_EVENT_MEMORY_UP)
158 drm_dbg_kms(&i915->drm, "\tMemory up\n");
159 if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
160 drm_dbg_kms(&i915->drm, "\tFront buffer modification\n");
161 if (val & PSR_EVENT_WD_TIMER_EXPIRE)
162 drm_dbg_kms(&i915->drm, "\tPSR watchdog timer expired\n");
163 if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
164 drm_dbg_kms(&i915->drm, "\tPIPE registers updated\n");
165 if (val & PSR_EVENT_REGISTER_UPDATE)
166 drm_dbg_kms(&i915->drm, "\tRegister updated\n");
167 if (val & PSR_EVENT_HDCP_ENABLE)
168 drm_dbg_kms(&i915->drm, "\tHDCP enabled\n");
169 if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
170 drm_dbg_kms(&i915->drm, "\tKVMR session enabled\n");
171 if (val & PSR_EVENT_VBI_ENABLE)
172 drm_dbg_kms(&i915->drm, "\tVBI enabled\n");
173 if (val & PSR_EVENT_LPSP_MODE_EXIT)
174 drm_dbg_kms(&i915->drm, "\tLPSP mode exited\n");
175 if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
176 drm_dbg_kms(&i915->drm, "\tPSR disabled\n");
177}
178
179void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
180{
181 enum transcoder cpu_transcoder = dev_priv->psr.transcoder;
182 enum transcoder trans_shift;
183 i915_reg_t imr_reg;
184 ktime_t time_ns = ktime_get();
185
186 if (INTEL_GEN(dev_priv) >= 12) {
187 trans_shift = 0;
188 imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
189 } else {
190 trans_shift = dev_priv->psr.transcoder;
191 imr_reg = EDP_PSR_IMR;
192 }
193
194 if (psr_iir & EDP_PSR_PRE_ENTRY(trans_shift)) {
195 dev_priv->psr.last_entry_attempt = time_ns;
196 drm_dbg_kms(&dev_priv->drm,
197 "[transcoder %s] PSR entry attempt in 2 vblanks\n",
198 transcoder_name(cpu_transcoder));
199 }
200
201 if (psr_iir & EDP_PSR_POST_EXIT(trans_shift)) {
202 dev_priv->psr.last_exit = time_ns;
203 drm_dbg_kms(&dev_priv->drm,
204 "[transcoder %s] PSR exit completed\n",
205 transcoder_name(cpu_transcoder));
206
207 if (INTEL_GEN(dev_priv) >= 9) {
208 u32 val = intel_de_read(dev_priv,
209 PSR_EVENT(cpu_transcoder));
210 bool psr2_enabled = dev_priv->psr.psr2_enabled;
211
212 intel_de_write(dev_priv, PSR_EVENT(cpu_transcoder),
213 val);
214 psr_event_print(dev_priv, val, psr2_enabled);
215 }
216 }
217
218 if (psr_iir & EDP_PSR_ERROR(trans_shift)) {
219 u32 val;
220
221 drm_warn(&dev_priv->drm, "[transcoder %s] PSR aux error\n",
222 transcoder_name(cpu_transcoder));
223
224 dev_priv->psr.irq_aux_error = true;
225
226 /*
227 * If this interruption is not masked it will keep
228 * interrupting so fast that it prevents the scheduled
229 * work to run.
230 * Also after a PSR error, we don't want to arm PSR
231 * again so we don't care about unmask the interruption
232 * or unset irq_aux_error.
233 */
234 val = intel_de_read(dev_priv, imr_reg);
235 val |= EDP_PSR_ERROR(trans_shift);
236 intel_de_write(dev_priv, imr_reg, val);
237
238 schedule_work(&dev_priv->psr.work);
239 }
240}
241
242static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
243{
244 u8 alpm_caps = 0;
245
246 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
247 &alpm_caps) != 1)
248 return false;
249 return alpm_caps & DP_ALPM_CAP;
250}
251
252static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
253{
254 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
255 u8 val = 8; /* assume the worst if we can't read the value */
256
257 if (drm_dp_dpcd_readb(&intel_dp->aux,
258 DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
259 val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
260 else
261 drm_dbg_kms(&i915->drm,
262 "Unable to get sink synchronization latency, assuming 8 frames\n");
263 return val;
264}
265
266static u16 intel_dp_get_su_x_granulartiy(struct intel_dp *intel_dp)
267{
268 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
269 u16 val;
270 ssize_t r;
271
272 /*
273 * Returning the default X granularity if granularity not required or
274 * if DPCD read fails
275 */
276 if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED))
277 return 4;
278
279 r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &val, 2);
280 if (r != 2)
281 drm_dbg_kms(&i915->drm,
282 "Unable to read DP_PSR2_SU_X_GRANULARITY\n");
283
284 /*
285 * Spec says that if the value read is 0 the default granularity should
286 * be used instead.
287 */
288 if (r != 2 || val == 0)
289 val = 4;
290
291 return val;
292}
293
294void intel_psr_init_dpcd(struct intel_dp *intel_dp)
295{
296 struct drm_i915_private *dev_priv =
297 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
298
299 if (dev_priv->psr.dp) {
300 drm_warn(&dev_priv->drm,
301 "More than one eDP panel found, PSR support should be extended\n");
302 return;
303 }
304
305 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
306 sizeof(intel_dp->psr_dpcd));
307
308 if (!intel_dp->psr_dpcd[0])
309 return;
310 drm_dbg_kms(&dev_priv->drm, "eDP panel supports PSR version %x\n",
311 intel_dp->psr_dpcd[0]);
312
313 if (drm_dp_has_quirk(&intel_dp->desc, 0, DP_DPCD_QUIRK_NO_PSR)) {
314 drm_dbg_kms(&dev_priv->drm,
315 "PSR support not currently available for this panel\n");
316 return;
317 }
318
319 if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
320 drm_dbg_kms(&dev_priv->drm,
321 "Panel lacks power state control, PSR cannot be enabled\n");
322 return;
323 }
324
325 dev_priv->psr.sink_support = true;
326 dev_priv->psr.sink_sync_latency =
327 intel_dp_get_sink_sync_latency(intel_dp);
328
329 dev_priv->psr.dp = intel_dp;
330
331 if (INTEL_GEN(dev_priv) >= 9 &&
332 (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
333 bool y_req = intel_dp->psr_dpcd[1] &
334 DP_PSR2_SU_Y_COORDINATE_REQUIRED;
335 bool alpm = intel_dp_get_alpm_status(intel_dp);
336
337 /*
338 * All panels that supports PSR version 03h (PSR2 +
339 * Y-coordinate) can handle Y-coordinates in VSC but we are
340 * only sure that it is going to be used when required by the
341 * panel. This way panel is capable to do selective update
342 * without a aux frame sync.
343 *
344 * To support PSR version 02h and PSR version 03h without
345 * Y-coordinate requirement panels we would need to enable
346 * GTC first.
347 */
348 dev_priv->psr.sink_psr2_support = y_req && alpm;
349 drm_dbg_kms(&dev_priv->drm, "PSR2 %ssupported\n",
350 dev_priv->psr.sink_psr2_support ? "" : "not ");
351
352 if (dev_priv->psr.sink_psr2_support) {
353 dev_priv->psr.colorimetry_support =
354 intel_dp_get_colorimetry_status(intel_dp);
355 dev_priv->psr.su_x_granularity =
356 intel_dp_get_su_x_granulartiy(intel_dp);
357 }
358 }
359}
360
361static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
362{
363 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
364 u32 aux_clock_divider, aux_ctl;
365 int i;
366 static const u8 aux_msg[] = {
367 [0] = DP_AUX_NATIVE_WRITE << 4,
368 [1] = DP_SET_POWER >> 8,
369 [2] = DP_SET_POWER & 0xff,
370 [3] = 1 - 1,
371 [4] = DP_SET_POWER_D0,
372 };
373 u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
374 EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
375 EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
376 EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
377
378 BUILD_BUG_ON(sizeof(aux_msg) > 20);
379 for (i = 0; i < sizeof(aux_msg); i += 4)
380 intel_de_write(dev_priv,
381 EDP_PSR_AUX_DATA(dev_priv->psr.transcoder, i >> 2),
382 intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
383
384 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
385
386 /* Start with bits set for DDI_AUX_CTL register */
387 aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
388 aux_clock_divider);
389
390 /* Select only valid bits for SRD_AUX_CTL */
391 aux_ctl &= psr_aux_mask;
392 intel_de_write(dev_priv, EDP_PSR_AUX_CTL(dev_priv->psr.transcoder),
393 aux_ctl);
394}
395
396static void intel_psr_enable_sink(struct intel_dp *intel_dp)
397{
398 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
399 u8 dpcd_val = DP_PSR_ENABLE;
400
401 /* Enable ALPM at sink for psr2 */
402 if (dev_priv->psr.psr2_enabled) {
403 drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
404 DP_ALPM_ENABLE |
405 DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE);
406
407 dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
408 } else {
409 if (dev_priv->psr.link_standby)
410 dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
411
412 if (INTEL_GEN(dev_priv) >= 8)
413 dpcd_val |= DP_PSR_CRC_VERIFICATION;
414 }
415
416 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
417
418 drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
419}
420
421static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
422{
423 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
424 u32 val = 0;
425
426 if (INTEL_GEN(dev_priv) >= 11)
427 val |= EDP_PSR_TP4_TIME_0US;
428
429 if (dev_priv->params.psr_safest_params) {
430 val |= EDP_PSR_TP1_TIME_2500us;
431 val |= EDP_PSR_TP2_TP3_TIME_2500us;
432 goto check_tp3_sel;
433 }
434
435 if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
436 val |= EDP_PSR_TP1_TIME_0us;
437 else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
438 val |= EDP_PSR_TP1_TIME_100us;
439 else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
440 val |= EDP_PSR_TP1_TIME_500us;
441 else
442 val |= EDP_PSR_TP1_TIME_2500us;
443
444 if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
445 val |= EDP_PSR_TP2_TP3_TIME_0us;
446 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
447 val |= EDP_PSR_TP2_TP3_TIME_100us;
448 else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
449 val |= EDP_PSR_TP2_TP3_TIME_500us;
450 else
451 val |= EDP_PSR_TP2_TP3_TIME_2500us;
452
453check_tp3_sel:
454 if (intel_dp_source_supports_hbr2(intel_dp) &&
455 drm_dp_tps3_supported(intel_dp->dpcd))
456 val |= EDP_PSR_TP1_TP3_SEL;
457 else
458 val |= EDP_PSR_TP1_TP2_SEL;
459
460 return val;
461}
462
463static u8 psr_compute_idle_frames(struct intel_dp *intel_dp)
464{
465 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
466 int idle_frames;
467
468 /* Let's use 6 as the minimum to cover all known cases including the
469 * off-by-one issue that HW has in some cases.
470 */
471 idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
472 idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
473
474 if (drm_WARN_ON(&dev_priv->drm, idle_frames > 0xf))
475 idle_frames = 0xf;
476
477 return idle_frames;
478}
479
480static void hsw_activate_psr1(struct intel_dp *intel_dp)
481{
482 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
483 u32 max_sleep_time = 0x1f;
484 u32 val = EDP_PSR_ENABLE;
485
486 val |= psr_compute_idle_frames(intel_dp) << EDP_PSR_IDLE_FRAME_SHIFT;
487
488 val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
489 if (IS_HASWELL(dev_priv))
490 val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
491
492 if (dev_priv->psr.link_standby)
493 val |= EDP_PSR_LINK_STANDBY;
494
495 val |= intel_psr1_get_tp_time(intel_dp);
496
497 if (INTEL_GEN(dev_priv) >= 8)
498 val |= EDP_PSR_CRC_ENABLE;
499
500 val |= (intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) &
501 EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK);
502 intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), val);
503}
504
505static u32 intel_psr2_get_tp_time(struct intel_dp *intel_dp)
506{
507 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
508 u32 val = 0;
509
510 if (dev_priv->params.psr_safest_params)
511 return EDP_PSR2_TP2_TIME_2500us;
512
513 if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
514 dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
515 val |= EDP_PSR2_TP2_TIME_50us;
516 else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
517 val |= EDP_PSR2_TP2_TIME_100us;
518 else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
519 val |= EDP_PSR2_TP2_TIME_500us;
520 else
521 val |= EDP_PSR2_TP2_TIME_2500us;
522
523 return val;
524}
525
526static void hsw_activate_psr2(struct intel_dp *intel_dp)
527{
528 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
529 u32 val;
530
531 val = psr_compute_idle_frames(intel_dp) << EDP_PSR2_IDLE_FRAME_SHIFT;
532
533 val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
534 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
535 val |= EDP_Y_COORDINATE_ENABLE;
536
537 val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
538 val |= intel_psr2_get_tp_time(intel_dp);
539
540 if (INTEL_GEN(dev_priv) >= 12) {
541 /*
542 * TODO: 7 lines of IO_BUFFER_WAKE and FAST_WAKE are default
543 * values from BSpec. In order to setting an optimal power
544 * consumption, lower than 4k resoluition mode needs to decrese
545 * IO_BUFFER_WAKE and FAST_WAKE. And higher than 4K resolution
546 * mode needs to increase IO_BUFFER_WAKE and FAST_WAKE.
547 */
548 val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_2;
549 val |= TGL_EDP_PSR2_IO_BUFFER_WAKE(7);
550 val |= TGL_EDP_PSR2_FAST_WAKE(7);
551 } else if (INTEL_GEN(dev_priv) >= 9) {
552 val |= EDP_PSR2_IO_BUFFER_WAKE(7);
553 val |= EDP_PSR2_FAST_WAKE(7);
554 }
555
556 /*
557 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
558 * recommending keep this bit unset while PSR2 is enabled.
559 */
560 intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), 0);
561
562 intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
563}
564
565static bool
566transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder trans)
567{
568 if (INTEL_GEN(dev_priv) < 9)
569 return false;
570 else if (INTEL_GEN(dev_priv) >= 12)
571 return trans == TRANSCODER_A;
572 else
573 return trans == TRANSCODER_EDP;
574}
575
576static u32 intel_get_frame_time_us(const struct intel_crtc_state *cstate)
577{
578 if (!cstate || !cstate->hw.active)
579 return 0;
580
581 return DIV_ROUND_UP(1000 * 1000,
582 drm_mode_vrefresh(&cstate->hw.adjusted_mode));
583}
584
585static void psr2_program_idle_frames(struct drm_i915_private *dev_priv,
586 u32 idle_frames)
587{
588 u32 val;
589
590 idle_frames <<= EDP_PSR2_IDLE_FRAME_SHIFT;
591 val = intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder));
592 val &= ~EDP_PSR2_IDLE_FRAME_MASK;
593 val |= idle_frames;
594 intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
595}
596
597static void tgl_psr2_enable_dc3co(struct drm_i915_private *dev_priv)
598{
599 psr2_program_idle_frames(dev_priv, 0);
600 intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_DC3CO);
601}
602
603static void tgl_psr2_disable_dc3co(struct drm_i915_private *dev_priv)
604{
605 struct intel_dp *intel_dp = dev_priv->psr.dp;
606
607 intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
608 psr2_program_idle_frames(dev_priv, psr_compute_idle_frames(intel_dp));
609}
610
611static void tgl_dc3co_disable_work(struct work_struct *work)
612{
613 struct drm_i915_private *dev_priv =
614 container_of(work, typeof(*dev_priv), psr.dc3co_work.work);
615
616 mutex_lock(&dev_priv->psr.lock);
617 /* If delayed work is pending, it is not idle */
618 if (delayed_work_pending(&dev_priv->psr.dc3co_work))
619 goto unlock;
620
621 tgl_psr2_disable_dc3co(dev_priv);
622unlock:
623 mutex_unlock(&dev_priv->psr.lock);
624}
625
626static void tgl_disallow_dc3co_on_psr2_exit(struct drm_i915_private *dev_priv)
627{
628 if (!dev_priv->psr.dc3co_enabled)
629 return;
630
631 cancel_delayed_work(&dev_priv->psr.dc3co_work);
632 /* Before PSR2 exit disallow dc3co*/
633 tgl_psr2_disable_dc3co(dev_priv);
634}
635
636static void
637tgl_dc3co_exitline_compute_config(struct intel_dp *intel_dp,
638 struct intel_crtc_state *crtc_state)
639{
640 const u32 crtc_vdisplay = crtc_state->uapi.adjusted_mode.crtc_vdisplay;
641 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
642 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
643 u32 exit_scanlines;
644
645 if (!(dev_priv->csr.allowed_dc_mask & DC_STATE_EN_DC3CO))
646 return;
647
648 /* B.Specs:49196 DC3CO only works with pipeA and DDIA.*/
649 if (to_intel_crtc(crtc_state->uapi.crtc)->pipe != PIPE_A ||
650 dig_port->base.port != PORT_A)
651 return;
652
653 /*
654 * DC3CO Exit time 200us B.Spec 49196
655 * PSR2 transcoder Early Exit scanlines = ROUNDUP(200 / line time) + 1
656 */
657 exit_scanlines =
658 intel_usecs_to_scanlines(&crtc_state->uapi.adjusted_mode, 200) + 1;
659
660 if (drm_WARN_ON(&dev_priv->drm, exit_scanlines > crtc_vdisplay))
661 return;
662
663 crtc_state->dc3co_exitline = crtc_vdisplay - exit_scanlines;
664}
665
666static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
667 struct intel_crtc_state *crtc_state)
668{
669 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
670 int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
671 int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
672 int psr_max_h = 0, psr_max_v = 0, max_bpp = 0;
673
674 if (!dev_priv->psr.sink_psr2_support)
675 return false;
676
677 if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
678 drm_dbg_kms(&dev_priv->drm,
679 "PSR2 not supported in transcoder %s\n",
680 transcoder_name(crtc_state->cpu_transcoder));
681 return false;
682 }
683
684 /*
685 * DSC and PSR2 cannot be enabled simultaneously. If a requested
686 * resolution requires DSC to be enabled, priority is given to DSC
687 * over PSR2.
688 */
689 if (crtc_state->dsc.compression_enable) {
690 drm_dbg_kms(&dev_priv->drm,
691 "PSR2 cannot be enabled since DSC is enabled\n");
692 return false;
693 }
694
695 if (crtc_state->crc_enabled) {
696 drm_dbg_kms(&dev_priv->drm,
697 "PSR2 not enabled because it would inhibit pipe CRC calculation\n");
698 return false;
699 }
700
701 if (INTEL_GEN(dev_priv) >= 12) {
702 psr_max_h = 5120;
703 psr_max_v = 3200;
704 max_bpp = 30;
705 } else if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
706 psr_max_h = 4096;
707 psr_max_v = 2304;
708 max_bpp = 24;
709 } else if (IS_GEN(dev_priv, 9)) {
710 psr_max_h = 3640;
711 psr_max_v = 2304;
712 max_bpp = 24;
713 }
714
715 if (crtc_state->pipe_bpp > max_bpp) {
716 drm_dbg_kms(&dev_priv->drm,
717 "PSR2 not enabled, pipe bpp %d > max supported %d\n",
718 crtc_state->pipe_bpp, max_bpp);
719 return false;
720 }
721
722 /*
723 * HW sends SU blocks of size four scan lines, which means the starting
724 * X coordinate and Y granularity requirements will always be met. We
725 * only need to validate the SU block width is a multiple of
726 * x granularity.
727 */
728 if (crtc_hdisplay % dev_priv->psr.su_x_granularity) {
729 drm_dbg_kms(&dev_priv->drm,
730 "PSR2 not enabled, hdisplay(%d) not multiple of %d\n",
731 crtc_hdisplay, dev_priv->psr.su_x_granularity);
732 return false;
733 }
734
735 /*
736 * Some platforms lack PSR2 HW tracking and instead require manual
737 * tracking by software. In this case, the driver is required to track
738 * the areas that need updates and program hardware to send selective
739 * updates.
740 *
741 * So until the software tracking is implemented, PSR2 needs to be
742 * disabled for platforms without PSR2 HW tracking.
743 */
744 if (!HAS_PSR_HW_TRACKING(dev_priv)) {
745 drm_dbg_kms(&dev_priv->drm,
746 "No PSR2 HW tracking in the platform\n");
747 return false;
748 }
749
750 if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
751 drm_dbg_kms(&dev_priv->drm,
752 "PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
753 crtc_hdisplay, crtc_vdisplay,
754 psr_max_h, psr_max_v);
755 return false;
756 }
757
758 tgl_dc3co_exitline_compute_config(intel_dp, crtc_state);
759 return true;
760}
761
762void intel_psr_compute_config(struct intel_dp *intel_dp,
763 struct intel_crtc_state *crtc_state)
764{
765 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
766 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
767 const struct drm_display_mode *adjusted_mode =
768 &crtc_state->hw.adjusted_mode;
769 int psr_setup_time;
770
771 if (!CAN_PSR(dev_priv))
772 return;
773
774 if (intel_dp != dev_priv->psr.dp)
775 return;
776
777 if (!psr_global_enabled(dev_priv))
778 return;
779 /*
780 * HSW spec explicitly says PSR is tied to port A.
781 * BDW+ platforms have a instance of PSR registers per transcoder but
782 * for now it only supports one instance of PSR, so lets keep it
783 * hardcoded to PORT_A
784 */
785 if (dig_port->base.port != PORT_A) {
786 drm_dbg_kms(&dev_priv->drm,
787 "PSR condition failed: Port not supported\n");
788 return;
789 }
790
791 if (dev_priv->psr.sink_not_reliable) {
792 drm_dbg_kms(&dev_priv->drm,
793 "PSR sink implementation is not reliable\n");
794 return;
795 }
796
797 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
798 drm_dbg_kms(&dev_priv->drm,
799 "PSR condition failed: Interlaced mode enabled\n");
800 return;
801 }
802
803 psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
804 if (psr_setup_time < 0) {
805 drm_dbg_kms(&dev_priv->drm,
806 "PSR condition failed: Invalid PSR setup time (0x%02x)\n",
807 intel_dp->psr_dpcd[1]);
808 return;
809 }
810
811 if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
812 adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
813 drm_dbg_kms(&dev_priv->drm,
814 "PSR condition failed: PSR setup time (%d us) too long\n",
815 psr_setup_time);
816 return;
817 }
818
819 crtc_state->has_psr = true;
820 crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
821 crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
822}
823
824static void intel_psr_activate(struct intel_dp *intel_dp)
825{
826 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
827
828 if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder))
829 drm_WARN_ON(&dev_priv->drm,
830 intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder)) & EDP_PSR2_ENABLE);
831
832 drm_WARN_ON(&dev_priv->drm,
833 intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) & EDP_PSR_ENABLE);
834 drm_WARN_ON(&dev_priv->drm, dev_priv->psr.active);
835 lockdep_assert_held(&dev_priv->psr.lock);
836
837 /* psr1 and psr2 are mutually exclusive.*/
838 if (dev_priv->psr.psr2_enabled)
839 hsw_activate_psr2(intel_dp);
840 else
841 hsw_activate_psr1(intel_dp);
842
843 dev_priv->psr.active = true;
844}
845
846static void intel_psr_enable_source(struct intel_dp *intel_dp,
847 const struct intel_crtc_state *crtc_state)
848{
849 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
850 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
851 u32 mask;
852
853 /* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
854 * use hardcoded values PSR AUX transactions
855 */
856 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
857 hsw_psr_setup_aux(intel_dp);
858
859 if (dev_priv->psr.psr2_enabled && (IS_GEN(dev_priv, 9) &&
860 !IS_GEMINILAKE(dev_priv))) {
861 i915_reg_t reg = CHICKEN_TRANS(cpu_transcoder);
862 u32 chicken = intel_de_read(dev_priv, reg);
863
864 chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
865 PSR2_ADD_VERTICAL_LINE_COUNT;
866 intel_de_write(dev_priv, reg, chicken);
867 }
868
869 /*
870 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
871 * mask LPSP to avoid dependency on other drivers that might block
872 * runtime_pm besides preventing other hw tracking issues now we
873 * can rely on frontbuffer tracking.
874 */
875 mask = EDP_PSR_DEBUG_MASK_MEMUP |
876 EDP_PSR_DEBUG_MASK_HPD |
877 EDP_PSR_DEBUG_MASK_LPSP |
878 EDP_PSR_DEBUG_MASK_MAX_SLEEP;
879
880 if (INTEL_GEN(dev_priv) < 11)
881 mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;
882
883 intel_de_write(dev_priv, EDP_PSR_DEBUG(dev_priv->psr.transcoder),
884 mask);
885
886 psr_irq_control(dev_priv);
887
888 if (crtc_state->dc3co_exitline) {
889 u32 val;
890
891 /*
892 * TODO: if future platforms supports DC3CO in more than one
893 * transcoder, EXITLINE will need to be unset when disabling PSR
894 */
895 val = intel_de_read(dev_priv, EXITLINE(cpu_transcoder));
896 val &= ~EXITLINE_MASK;
897 val |= crtc_state->dc3co_exitline << EXITLINE_SHIFT;
898 val |= EXITLINE_ENABLE;
899 intel_de_write(dev_priv, EXITLINE(cpu_transcoder), val);
900 }
901}
902
903static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
904 const struct intel_crtc_state *crtc_state,
905 const struct drm_connector_state *conn_state)
906{
907 struct intel_dp *intel_dp = dev_priv->psr.dp;
908 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
909 struct intel_encoder *encoder = &dig_port->base;
910 u32 val;
911
912 drm_WARN_ON(&dev_priv->drm, dev_priv->psr.enabled);
913
914 dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);
915 dev_priv->psr.busy_frontbuffer_bits = 0;
916 dev_priv->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
917 dev_priv->psr.dc3co_enabled = !!crtc_state->dc3co_exitline;
918 dev_priv->psr.transcoder = crtc_state->cpu_transcoder;
919 /* DC5/DC6 requires at least 6 idle frames */
920 val = usecs_to_jiffies(intel_get_frame_time_us(crtc_state) * 6);
921 dev_priv->psr.dc3co_exit_delay = val;
922
923 /*
924 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
925 * will still keep the error set even after the reset done in the
926 * irq_preinstall and irq_uninstall hooks.
927 * And enabling in this situation cause the screen to freeze in the
928 * first time that PSR HW tries to activate so lets keep PSR disabled
929 * to avoid any rendering problems.
930 */
931 if (INTEL_GEN(dev_priv) >= 12) {
932 val = intel_de_read(dev_priv,
933 TRANS_PSR_IIR(dev_priv->psr.transcoder));
934 val &= EDP_PSR_ERROR(0);
935 } else {
936 val = intel_de_read(dev_priv, EDP_PSR_IIR);
937 val &= EDP_PSR_ERROR(dev_priv->psr.transcoder);
938 }
939 if (val) {
940 dev_priv->psr.sink_not_reliable = true;
941 drm_dbg_kms(&dev_priv->drm,
942 "PSR interruption error set, not enabling PSR\n");
943 return;
944 }
945
946 drm_dbg_kms(&dev_priv->drm, "Enabling PSR%s\n",
947 dev_priv->psr.psr2_enabled ? "2" : "1");
948 intel_dp_compute_psr_vsc_sdp(intel_dp, crtc_state, conn_state,
949 &dev_priv->psr.vsc);
950 intel_write_dp_vsc_sdp(encoder, crtc_state, &dev_priv->psr.vsc);
951 intel_psr_enable_sink(intel_dp);
952 intel_psr_enable_source(intel_dp, crtc_state);
953 dev_priv->psr.enabled = true;
954
955 intel_psr_activate(intel_dp);
956}
957
958/**
959 * intel_psr_enable - Enable PSR
960 * @intel_dp: Intel DP
961 * @crtc_state: new CRTC state
962 * @conn_state: new CONNECTOR state
963 *
964 * This function can only be called after the pipe is fully trained and enabled.
965 */
966void intel_psr_enable(struct intel_dp *intel_dp,
967 const struct intel_crtc_state *crtc_state,
968 const struct drm_connector_state *conn_state)
969{
970 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
971
972 if (!CAN_PSR(dev_priv) || dev_priv->psr.dp != intel_dp)
973 return;
974
975 dev_priv->psr.force_mode_changed = false;
976
977 if (!crtc_state->has_psr)
978 return;
979
980 drm_WARN_ON(&dev_priv->drm, dev_priv->drrs.dp);
981
982 mutex_lock(&dev_priv->psr.lock);
983
984 if (!psr_global_enabled(dev_priv)) {
985 drm_dbg_kms(&dev_priv->drm, "PSR disabled by flag\n");
986 goto unlock;
987 }
988
989 intel_psr_enable_locked(dev_priv, crtc_state, conn_state);
990
991unlock:
992 mutex_unlock(&dev_priv->psr.lock);
993}
994
995static void intel_psr_exit(struct drm_i915_private *dev_priv)
996{
997 u32 val;
998
999 if (!dev_priv->psr.active) {
1000 if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder)) {
1001 val = intel_de_read(dev_priv,
1002 EDP_PSR2_CTL(dev_priv->psr.transcoder));
1003 drm_WARN_ON(&dev_priv->drm, val & EDP_PSR2_ENABLE);
1004 }
1005
1006 val = intel_de_read(dev_priv,
1007 EDP_PSR_CTL(dev_priv->psr.transcoder));
1008 drm_WARN_ON(&dev_priv->drm, val & EDP_PSR_ENABLE);
1009
1010 return;
1011 }
1012
1013 if (dev_priv->psr.psr2_enabled) {
1014 tgl_disallow_dc3co_on_psr2_exit(dev_priv);
1015 val = intel_de_read(dev_priv,
1016 EDP_PSR2_CTL(dev_priv->psr.transcoder));
1017 drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR2_ENABLE));
1018 val &= ~EDP_PSR2_ENABLE;
1019 intel_de_write(dev_priv,
1020 EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
1021 } else {
1022 val = intel_de_read(dev_priv,
1023 EDP_PSR_CTL(dev_priv->psr.transcoder));
1024 drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR_ENABLE));
1025 val &= ~EDP_PSR_ENABLE;
1026 intel_de_write(dev_priv,
1027 EDP_PSR_CTL(dev_priv->psr.transcoder), val);
1028 }
1029 dev_priv->psr.active = false;
1030}
1031
1032static void intel_psr_disable_locked(struct intel_dp *intel_dp)
1033{
1034 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1035 i915_reg_t psr_status;
1036 u32 psr_status_mask;
1037
1038 lockdep_assert_held(&dev_priv->psr.lock);
1039
1040 if (!dev_priv->psr.enabled)
1041 return;
1042
1043 drm_dbg_kms(&dev_priv->drm, "Disabling PSR%s\n",
1044 dev_priv->psr.psr2_enabled ? "2" : "1");
1045
1046 intel_psr_exit(dev_priv);
1047
1048 if (dev_priv->psr.psr2_enabled) {
1049 psr_status = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1050 psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
1051 } else {
1052 psr_status = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1053 psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
1054 }
1055
1056 /* Wait till PSR is idle */
1057 if (intel_de_wait_for_clear(dev_priv, psr_status,
1058 psr_status_mask, 2000))
1059 drm_err(&dev_priv->drm, "Timed out waiting PSR idle state\n");
1060
1061 /* Disable PSR on Sink */
1062 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);
1063
1064 if (dev_priv->psr.psr2_enabled)
1065 drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG, 0);
1066
1067 dev_priv->psr.enabled = false;
1068}
1069
1070/**
1071 * intel_psr_disable - Disable PSR
1072 * @intel_dp: Intel DP
1073 * @old_crtc_state: old CRTC state
1074 *
1075 * This function needs to be called before disabling pipe.
1076 */
1077void intel_psr_disable(struct intel_dp *intel_dp,
1078 const struct intel_crtc_state *old_crtc_state)
1079{
1080 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1081
1082 if (!old_crtc_state->has_psr)
1083 return;
1084
1085 if (drm_WARN_ON(&dev_priv->drm, !CAN_PSR(dev_priv)))
1086 return;
1087
1088 mutex_lock(&dev_priv->psr.lock);
1089
1090 intel_psr_disable_locked(intel_dp);
1091
1092 mutex_unlock(&dev_priv->psr.lock);
1093 cancel_work_sync(&dev_priv->psr.work);
1094 cancel_delayed_work_sync(&dev_priv->psr.dc3co_work);
1095}
1096
1097static void psr_force_hw_tracking_exit(struct drm_i915_private *dev_priv)
1098{
1099 if (INTEL_GEN(dev_priv) >= 9)
1100 /*
1101 * Display WA #0884: skl+
1102 * This documented WA for bxt can be safely applied
1103 * broadly so we can force HW tracking to exit PSR
1104 * instead of disabling and re-enabling.
1105 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
1106 * but it makes more sense write to the current active
1107 * pipe.
1108 */
1109 intel_de_write(dev_priv, CURSURFLIVE(dev_priv->psr.pipe), 0);
1110 else
1111 /*
1112 * A write to CURSURFLIVE do not cause HW tracking to exit PSR
1113 * on older gens so doing the manual exit instead.
1114 */
1115 intel_psr_exit(dev_priv);
1116}
1117
1118/**
1119 * intel_psr_update - Update PSR state
1120 * @intel_dp: Intel DP
1121 * @crtc_state: new CRTC state
1122 * @conn_state: new CONNECTOR state
1123 *
1124 * This functions will update PSR states, disabling, enabling or switching PSR
1125 * version when executing fastsets. For full modeset, intel_psr_disable() and
1126 * intel_psr_enable() should be called instead.
1127 */
1128void intel_psr_update(struct intel_dp *intel_dp,
1129 const struct intel_crtc_state *crtc_state,
1130 const struct drm_connector_state *conn_state)
1131{
1132 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1133 struct i915_psr *psr = &dev_priv->psr;
1134 bool enable, psr2_enable;
1135
1136 if (!CAN_PSR(dev_priv) || READ_ONCE(psr->dp) != intel_dp)
1137 return;
1138
1139 dev_priv->psr.force_mode_changed = false;
1140
1141 mutex_lock(&dev_priv->psr.lock);
1142
1143 enable = crtc_state->has_psr && psr_global_enabled(dev_priv);
1144 psr2_enable = intel_psr2_enabled(dev_priv, crtc_state);
1145
1146 if (enable == psr->enabled && psr2_enable == psr->psr2_enabled) {
1147 /* Force a PSR exit when enabling CRC to avoid CRC timeouts */
1148 if (crtc_state->crc_enabled && psr->enabled)
1149 psr_force_hw_tracking_exit(dev_priv);
1150 else if (INTEL_GEN(dev_priv) < 9 && psr->enabled) {
1151 /*
1152 * Activate PSR again after a force exit when enabling
1153 * CRC in older gens
1154 */
1155 if (!dev_priv->psr.active &&
1156 !dev_priv->psr.busy_frontbuffer_bits)
1157 schedule_work(&dev_priv->psr.work);
1158 }
1159
1160 goto unlock;
1161 }
1162
1163 if (psr->enabled)
1164 intel_psr_disable_locked(intel_dp);
1165
1166 if (enable)
1167 intel_psr_enable_locked(dev_priv, crtc_state, conn_state);
1168
1169unlock:
1170 mutex_unlock(&dev_priv->psr.lock);
1171}
1172
1173/**
1174 * intel_psr_wait_for_idle - wait for PSR1 to idle
1175 * @new_crtc_state: new CRTC state
1176 * @out_value: PSR status in case of failure
1177 *
1178 * This function is expected to be called from pipe_update_start() where it is
1179 * not expected to race with PSR enable or disable.
1180 *
1181 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
1182 */
1183int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
1184 u32 *out_value)
1185{
1186 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
1187 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1188
1189 if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
1190 return 0;
1191
1192 /* FIXME: Update this for PSR2 if we need to wait for idle */
1193 if (READ_ONCE(dev_priv->psr.psr2_enabled))
1194 return 0;
1195
1196 /*
1197 * From bspec: Panel Self Refresh (BDW+)
1198 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
1199 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
1200 * defensive enough to cover everything.
1201 */
1202
1203 return __intel_wait_for_register(&dev_priv->uncore,
1204 EDP_PSR_STATUS(dev_priv->psr.transcoder),
1205 EDP_PSR_STATUS_STATE_MASK,
1206 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
1207 out_value);
1208}
1209
1210static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
1211{
1212 i915_reg_t reg;
1213 u32 mask;
1214 int err;
1215
1216 if (!dev_priv->psr.enabled)
1217 return false;
1218
1219 if (dev_priv->psr.psr2_enabled) {
1220 reg = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1221 mask = EDP_PSR2_STATUS_STATE_MASK;
1222 } else {
1223 reg = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1224 mask = EDP_PSR_STATUS_STATE_MASK;
1225 }
1226
1227 mutex_unlock(&dev_priv->psr.lock);
1228
1229 err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
1230 if (err)
1231 drm_err(&dev_priv->drm,
1232 "Timed out waiting for PSR Idle for re-enable\n");
1233
1234 /* After the unlocked wait, verify that PSR is still wanted! */
1235 mutex_lock(&dev_priv->psr.lock);
1236 return err == 0 && dev_priv->psr.enabled;
1237}
1238
1239static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
1240{
1241 struct drm_device *dev = &dev_priv->drm;
1242 struct drm_modeset_acquire_ctx ctx;
1243 struct drm_atomic_state *state;
1244 struct intel_crtc *crtc;
1245 int err;
1246
1247 state = drm_atomic_state_alloc(dev);
1248 if (!state)
1249 return -ENOMEM;
1250
1251 drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
1252 state->acquire_ctx = &ctx;
1253
1254retry:
1255 for_each_intel_crtc(dev, crtc) {
1256 struct intel_crtc_state *crtc_state =
1257 intel_atomic_get_crtc_state(state, crtc);
1258
1259 if (IS_ERR(crtc_state)) {
1260 err = PTR_ERR(crtc_state);
1261 goto error;
1262 }
1263
1264 if (crtc_state->hw.active && crtc_state->has_psr) {
1265 /* Mark mode as changed to trigger a pipe->update() */
1266 crtc_state->uapi.mode_changed = true;
1267 break;
1268 }
1269 }
1270
1271 err = drm_atomic_commit(state);
1272
1273error:
1274 if (err == -EDEADLK) {
1275 drm_atomic_state_clear(state);
1276 err = drm_modeset_backoff(&ctx);
1277 if (!err)
1278 goto retry;
1279 }
1280
1281 drm_modeset_drop_locks(&ctx);
1282 drm_modeset_acquire_fini(&ctx);
1283 drm_atomic_state_put(state);
1284
1285 return err;
1286}
1287
1288int intel_psr_debug_set(struct drm_i915_private *dev_priv, u64 val)
1289{
1290 const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
1291 u32 old_mode;
1292 int ret;
1293
1294 if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
1295 mode > I915_PSR_DEBUG_FORCE_PSR1) {
1296 drm_dbg_kms(&dev_priv->drm, "Invalid debug mask %llx\n", val);
1297 return -EINVAL;
1298 }
1299
1300 ret = mutex_lock_interruptible(&dev_priv->psr.lock);
1301 if (ret)
1302 return ret;
1303
1304 old_mode = dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK;
1305 dev_priv->psr.debug = val;
1306
1307 /*
1308 * Do it right away if it's already enabled, otherwise it will be done
1309 * when enabling the source.
1310 */
1311 if (dev_priv->psr.enabled)
1312 psr_irq_control(dev_priv);
1313
1314 mutex_unlock(&dev_priv->psr.lock);
1315
1316 if (old_mode != mode)
1317 ret = intel_psr_fastset_force(dev_priv);
1318
1319 return ret;
1320}
1321
1322static void intel_psr_handle_irq(struct drm_i915_private *dev_priv)
1323{
1324 struct i915_psr *psr = &dev_priv->psr;
1325
1326 intel_psr_disable_locked(psr->dp);
1327 psr->sink_not_reliable = true;
1328 /* let's make sure that sink is awaken */
1329 drm_dp_dpcd_writeb(&psr->dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
1330}
1331
1332static void intel_psr_work(struct work_struct *work)
1333{
1334 struct drm_i915_private *dev_priv =
1335 container_of(work, typeof(*dev_priv), psr.work);
1336
1337 mutex_lock(&dev_priv->psr.lock);
1338
1339 if (!dev_priv->psr.enabled)
1340 goto unlock;
1341
1342 if (READ_ONCE(dev_priv->psr.irq_aux_error))
1343 intel_psr_handle_irq(dev_priv);
1344
1345 /*
1346 * We have to make sure PSR is ready for re-enable
1347 * otherwise it keeps disabled until next full enable/disable cycle.
1348 * PSR might take some time to get fully disabled
1349 * and be ready for re-enable.
1350 */
1351 if (!__psr_wait_for_idle_locked(dev_priv))
1352 goto unlock;
1353
1354 /*
1355 * The delayed work can race with an invalidate hence we need to
1356 * recheck. Since psr_flush first clears this and then reschedules we
1357 * won't ever miss a flush when bailing out here.
1358 */
1359 if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
1360 goto unlock;
1361
1362 intel_psr_activate(dev_priv->psr.dp);
1363unlock:
1364 mutex_unlock(&dev_priv->psr.lock);
1365}
1366
1367/**
1368 * intel_psr_invalidate - Invalidade PSR
1369 * @dev_priv: i915 device
1370 * @frontbuffer_bits: frontbuffer plane tracking bits
1371 * @origin: which operation caused the invalidate
1372 *
1373 * Since the hardware frontbuffer tracking has gaps we need to integrate
1374 * with the software frontbuffer tracking. This function gets called every
1375 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
1376 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
1377 *
1378 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
1379 */
1380void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1381 unsigned frontbuffer_bits, enum fb_op_origin origin)
1382{
1383 if (!CAN_PSR(dev_priv))
1384 return;
1385
1386 if (origin == ORIGIN_FLIP)
1387 return;
1388
1389 mutex_lock(&dev_priv->psr.lock);
1390 if (!dev_priv->psr.enabled) {
1391 mutex_unlock(&dev_priv->psr.lock);
1392 return;
1393 }
1394
1395 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
1396 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1397
1398 if (frontbuffer_bits)
1399 intel_psr_exit(dev_priv);
1400
1401 mutex_unlock(&dev_priv->psr.lock);
1402}
1403
1404/*
1405 * When we will be completely rely on PSR2 S/W tracking in future,
1406 * intel_psr_flush() will invalidate and flush the PSR for ORIGIN_FLIP
1407 * event also therefore tgl_dc3co_flush() require to be changed
1408 * accordingly in future.
1409 */
1410static void
1411tgl_dc3co_flush(struct drm_i915_private *dev_priv,
1412 unsigned int frontbuffer_bits, enum fb_op_origin origin)
1413{
1414 mutex_lock(&dev_priv->psr.lock);
1415
1416 if (!dev_priv->psr.dc3co_enabled)
1417 goto unlock;
1418
1419 if (!dev_priv->psr.psr2_enabled || !dev_priv->psr.active)
1420 goto unlock;
1421
1422 /*
1423 * At every frontbuffer flush flip event modified delay of delayed work,
1424 * when delayed work schedules that means display has been idle.
1425 */
1426 if (!(frontbuffer_bits &
1427 INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe)))
1428 goto unlock;
1429
1430 tgl_psr2_enable_dc3co(dev_priv);
1431 mod_delayed_work(system_wq, &dev_priv->psr.dc3co_work,
1432 dev_priv->psr.dc3co_exit_delay);
1433
1434unlock:
1435 mutex_unlock(&dev_priv->psr.lock);
1436}
1437
1438/**
1439 * intel_psr_flush - Flush PSR
1440 * @dev_priv: i915 device
1441 * @frontbuffer_bits: frontbuffer plane tracking bits
1442 * @origin: which operation caused the flush
1443 *
1444 * Since the hardware frontbuffer tracking has gaps we need to integrate
1445 * with the software frontbuffer tracking. This function gets called every
1446 * time frontbuffer rendering has completed and flushed out to memory. PSR
1447 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
1448 *
1449 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
1450 */
1451void intel_psr_flush(struct drm_i915_private *dev_priv,
1452 unsigned frontbuffer_bits, enum fb_op_origin origin)
1453{
1454 if (!CAN_PSR(dev_priv))
1455 return;
1456
1457 if (origin == ORIGIN_FLIP) {
1458 tgl_dc3co_flush(dev_priv, frontbuffer_bits, origin);
1459 return;
1460 }
1461
1462 mutex_lock(&dev_priv->psr.lock);
1463 if (!dev_priv->psr.enabled) {
1464 mutex_unlock(&dev_priv->psr.lock);
1465 return;
1466 }
1467
1468 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
1469 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
1470
1471 /* By definition flush = invalidate + flush */
1472 if (frontbuffer_bits)
1473 psr_force_hw_tracking_exit(dev_priv);
1474
1475 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1476 schedule_work(&dev_priv->psr.work);
1477 mutex_unlock(&dev_priv->psr.lock);
1478}
1479
1480/**
1481 * intel_psr_init - Init basic PSR work and mutex.
1482 * @dev_priv: i915 device private
1483 *
1484 * This function is called only once at driver load to initialize basic
1485 * PSR stuff.
1486 */
1487void intel_psr_init(struct drm_i915_private *dev_priv)
1488{
1489 if (!HAS_PSR(dev_priv))
1490 return;
1491
1492 if (!dev_priv->psr.sink_support)
1493 return;
1494
1495 if (IS_HASWELL(dev_priv))
1496 /*
1497 * HSW don't have PSR registers on the same space as transcoder
1498 * so set this to a value that when subtract to the register
1499 * in transcoder space results in the right offset for HSW
1500 */
1501 dev_priv->hsw_psr_mmio_adjust = _SRD_CTL_EDP - _HSW_EDP_PSR_BASE;
1502
1503 if (dev_priv->params.enable_psr == -1)
1504 if (INTEL_GEN(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
1505 dev_priv->params.enable_psr = 0;
1506
1507 /* Set link_standby x link_off defaults */
1508 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1509 /* HSW and BDW require workarounds that we don't implement. */
1510 dev_priv->psr.link_standby = false;
1511 else if (INTEL_GEN(dev_priv) < 12)
1512 /* For new platforms up to TGL let's respect VBT back again */
1513 dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;
1514
1515 INIT_WORK(&dev_priv->psr.work, intel_psr_work);
1516 INIT_DELAYED_WORK(&dev_priv->psr.dc3co_work, tgl_dc3co_disable_work);
1517 mutex_init(&dev_priv->psr.lock);
1518}
1519
1520static int psr_get_status_and_error_status(struct intel_dp *intel_dp,
1521 u8 *status, u8 *error_status)
1522{
1523 struct drm_dp_aux *aux = &intel_dp->aux;
1524 int ret;
1525
1526 ret = drm_dp_dpcd_readb(aux, DP_PSR_STATUS, status);
1527 if (ret != 1)
1528 return ret;
1529
1530 ret = drm_dp_dpcd_readb(aux, DP_PSR_ERROR_STATUS, error_status);
1531 if (ret != 1)
1532 return ret;
1533
1534 *status = *status & DP_PSR_SINK_STATE_MASK;
1535
1536 return 0;
1537}
1538
1539static void psr_alpm_check(struct intel_dp *intel_dp)
1540{
1541 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1542 struct drm_dp_aux *aux = &intel_dp->aux;
1543 struct i915_psr *psr = &dev_priv->psr;
1544 u8 val;
1545 int r;
1546
1547 if (!psr->psr2_enabled)
1548 return;
1549
1550 r = drm_dp_dpcd_readb(aux, DP_RECEIVER_ALPM_STATUS, &val);
1551 if (r != 1) {
1552 drm_err(&dev_priv->drm, "Error reading ALPM status\n");
1553 return;
1554 }
1555
1556 if (val & DP_ALPM_LOCK_TIMEOUT_ERROR) {
1557 intel_psr_disable_locked(intel_dp);
1558 psr->sink_not_reliable = true;
1559 drm_dbg_kms(&dev_priv->drm,
1560 "ALPM lock timeout error, disabling PSR\n");
1561
1562 /* Clearing error */
1563 drm_dp_dpcd_writeb(aux, DP_RECEIVER_ALPM_STATUS, val);
1564 }
1565}
1566
1567static void psr_capability_changed_check(struct intel_dp *intel_dp)
1568{
1569 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1570 struct i915_psr *psr = &dev_priv->psr;
1571 u8 val;
1572 int r;
1573
1574 r = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ESI, &val);
1575 if (r != 1) {
1576 drm_err(&dev_priv->drm, "Error reading DP_PSR_ESI\n");
1577 return;
1578 }
1579
1580 if (val & DP_PSR_CAPS_CHANGE) {
1581 intel_psr_disable_locked(intel_dp);
1582 psr->sink_not_reliable = true;
1583 drm_dbg_kms(&dev_priv->drm,
1584 "Sink PSR capability changed, disabling PSR\n");
1585
1586 /* Clearing it */
1587 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ESI, val);
1588 }
1589}
1590
1591void intel_psr_short_pulse(struct intel_dp *intel_dp)
1592{
1593 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1594 struct i915_psr *psr = &dev_priv->psr;
1595 u8 status, error_status;
1596 const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1597 DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
1598 DP_PSR_LINK_CRC_ERROR;
1599
1600 if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
1601 return;
1602
1603 mutex_lock(&psr->lock);
1604
1605 if (!psr->enabled || psr->dp != intel_dp)
1606 goto exit;
1607
1608 if (psr_get_status_and_error_status(intel_dp, &status, &error_status)) {
1609 drm_err(&dev_priv->drm,
1610 "Error reading PSR status or error status\n");
1611 goto exit;
1612 }
1613
1614 if (status == DP_PSR_SINK_INTERNAL_ERROR || (error_status & errors)) {
1615 intel_psr_disable_locked(intel_dp);
1616 psr->sink_not_reliable = true;
1617 }
1618
1619 if (status == DP_PSR_SINK_INTERNAL_ERROR && !error_status)
1620 drm_dbg_kms(&dev_priv->drm,
1621 "PSR sink internal error, disabling PSR\n");
1622 if (error_status & DP_PSR_RFB_STORAGE_ERROR)
1623 drm_dbg_kms(&dev_priv->drm,
1624 "PSR RFB storage error, disabling PSR\n");
1625 if (error_status & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
1626 drm_dbg_kms(&dev_priv->drm,
1627 "PSR VSC SDP uncorrectable error, disabling PSR\n");
1628 if (error_status & DP_PSR_LINK_CRC_ERROR)
1629 drm_dbg_kms(&dev_priv->drm,
1630 "PSR Link CRC error, disabling PSR\n");
1631
1632 if (error_status & ~errors)
1633 drm_err(&dev_priv->drm,
1634 "PSR_ERROR_STATUS unhandled errors %x\n",
1635 error_status & ~errors);
1636 /* clear status register */
1637 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, error_status);
1638
1639 psr_alpm_check(intel_dp);
1640 psr_capability_changed_check(intel_dp);
1641
1642exit:
1643 mutex_unlock(&psr->lock);
1644}
1645
1646bool intel_psr_enabled(struct intel_dp *intel_dp)
1647{
1648 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1649 bool ret;
1650
1651 if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
1652 return false;
1653
1654 mutex_lock(&dev_priv->psr.lock);
1655 ret = (dev_priv->psr.dp == intel_dp && dev_priv->psr.enabled);
1656 mutex_unlock(&dev_priv->psr.lock);
1657
1658 return ret;
1659}
1660
1661void intel_psr_atomic_check(struct drm_connector *connector,
1662 struct drm_connector_state *old_state,
1663 struct drm_connector_state *new_state)
1664{
1665 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1666 struct intel_connector *intel_connector;
1667 struct intel_digital_port *dig_port;
1668 struct drm_crtc_state *crtc_state;
1669
1670 if (!CAN_PSR(dev_priv) || !new_state->crtc ||
1671 !dev_priv->psr.force_mode_changed)
1672 return;
1673
1674 intel_connector = to_intel_connector(connector);
1675 dig_port = enc_to_dig_port(intel_attached_encoder(intel_connector));
1676 if (dev_priv->psr.dp != &dig_port->dp)
1677 return;
1678
1679 crtc_state = drm_atomic_get_new_crtc_state(new_state->state,
1680 new_state->crtc);
1681 crtc_state->mode_changed = true;
1682}
1683
1684void intel_psr_set_force_mode_changed(struct intel_dp *intel_dp)
1685{
1686 struct drm_i915_private *dev_priv;
1687
1688 if (!intel_dp)
1689 return;
1690
1691 dev_priv = dp_to_i915(intel_dp);
1692 if (!CAN_PSR(dev_priv) || intel_dp != dev_priv->psr.dp)
1693 return;
1694
1695 dev_priv->psr.force_mode_changed = true;
1696}