Linux Audio

Check our new training course

Loading...
v3.1
 
  1/*
  2 * k10temp.c - AMD Family 10h/11h/12h/14h/15h processor hardware monitoring
 
  3 *
  4 * Copyright (c) 2009 Clemens Ladisch <clemens@ladisch.de>
 
  5 *
  6 *
  7 * This driver is free software; you can redistribute it and/or
  8 * modify it under the terms of the GNU General Public License; either
  9 * version 2 of the License, or (at your option) any later version.
 10 *
 11 * This driver is distributed in the hope that it will be useful,
 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
 14 * See the GNU General Public License for more details.
 15 *
 16 * You should have received a copy of the GNU General Public License
 17 * along with this driver; if not, see <http://www.gnu.org/licenses/>.
 18 */
 19
 
 
 20#include <linux/err.h>
 21#include <linux/hwmon.h>
 22#include <linux/hwmon-sysfs.h>
 23#include <linux/init.h>
 24#include <linux/module.h>
 25#include <linux/pci.h>
 
 
 26#include <asm/processor.h>
 27
 28MODULE_DESCRIPTION("AMD Family 10h+ CPU core temperature monitor");
 29MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
 30MODULE_LICENSE("GPL");
 31
 32static bool force;
 33module_param(force, bool, 0444);
 34MODULE_PARM_DESC(force, "force loading on processors with erratum 319");
 35
 
 
 
 
 
 
 
 36/* CPUID function 0x80000001, ebx */
 37#define CPUID_PKGTYPE_MASK	0xf0000000
 38#define CPUID_PKGTYPE_F		0x00000000
 39#define CPUID_PKGTYPE_AM2R2_AM3	0x10000000
 40
 41/* DRAM controller (PCI function 2) */
 42#define REG_DCT0_CONFIG_HIGH		0x094
 43#define  DDR3_MODE			0x00000100
 44
 45/* miscellaneous (PCI function 3) */
 46#define REG_HARDWARE_THERMAL_CONTROL	0x64
 47#define  HTC_ENABLE			0x00000001
 48
 49#define REG_REPORTED_TEMPERATURE	0xa4
 50
 51#define REG_NORTHBRIDGE_CAPABILITIES	0xe8
 52#define  NB_CAP_HTC			0x00000400
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 53
 54static ssize_t show_temp(struct device *dev,
 55			 struct device_attribute *attr, char *buf)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 56{
 57	u32 regval;
 
 58
 59	pci_read_config_dword(to_pci_dev(dev),
 60			      REG_REPORTED_TEMPERATURE, &regval);
 61	return sprintf(buf, "%u\n", (regval >> 21) * 125);
 
 
 62}
 63
 64static ssize_t show_temp_max(struct device *dev,
 65			     struct device_attribute *attr, char *buf)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 66{
 67	return sprintf(buf, "%d\n", 70 * 1000);
 
 
 
 
 
 
 
 
 
 
 
 
 
 68}
 69
 70static ssize_t show_temp_crit(struct device *dev,
 71			      struct device_attribute *devattr, char *buf)
 72{
 73	struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
 74	int show_hyst = attr->index;
 75	u32 regval;
 76	int value;
 77
 78	pci_read_config_dword(to_pci_dev(dev),
 79			      REG_HARDWARE_THERMAL_CONTROL, &regval);
 80	value = ((regval >> 16) & 0x7f) * 500 + 52000;
 81	if (show_hyst)
 82		value -= ((regval >> 24) & 0xf) * 500;
 83	return sprintf(buf, "%d\n", value);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 84}
 85
 86static ssize_t show_name(struct device *dev,
 87			 struct device_attribute *attr, char *buf)
 88{
 89	return sprintf(buf, "k10temp\n");
 
 
 
 
 
 
 
 
 
 90}
 91
 92static DEVICE_ATTR(temp1_input, S_IRUGO, show_temp, NULL);
 93static DEVICE_ATTR(temp1_max, S_IRUGO, show_temp_max, NULL);
 94static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, show_temp_crit, NULL, 0);
 95static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, show_temp_crit, NULL, 1);
 96static DEVICE_ATTR(name, S_IRUGO, show_name, NULL);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 97
 98static bool __devinit has_erratum_319(struct pci_dev *pdev)
 99{
100	u32 pkg_type, reg_dram_cfg;
101
102	if (boot_cpu_data.x86 != 0x10)
103		return false;
104
105	/*
106	 * Erratum 319: The thermal sensor of Socket F/AM2+ processors
107	 *              may be unreliable.
108	 */
109	pkg_type = cpuid_ebx(0x80000001) & CPUID_PKGTYPE_MASK;
110	if (pkg_type == CPUID_PKGTYPE_F)
111		return true;
112	if (pkg_type != CPUID_PKGTYPE_AM2R2_AM3)
113		return false;
114
115	/* DDR3 memory implies socket AM3, which is good */
116	pci_bus_read_config_dword(pdev->bus,
117				  PCI_DEVFN(PCI_SLOT(pdev->devfn), 2),
118				  REG_DCT0_CONFIG_HIGH, &reg_dram_cfg);
119	if (reg_dram_cfg & DDR3_MODE)
120		return false;
121
122	/*
123	 * Unfortunately it is possible to run a socket AM3 CPU with DDR2
124	 * memory. We blacklist all the cores which do exist in socket AM2+
125	 * format. It still isn't perfect, as RB-C2 cores exist in both AM2+
126	 * and AM3 formats, but that's the best we can do.
127	 */
128	return boot_cpu_data.x86_model < 4 ||
129	       (boot_cpu_data.x86_model == 4 && boot_cpu_data.x86_mask <= 2);
130}
131
132static int __devinit k10temp_probe(struct pci_dev *pdev,
133				   const struct pci_device_id *id)
 
 
134{
135	struct device *hwmon_dev;
136	u32 reg_caps, reg_htc;
137	int unreliable = has_erratum_319(pdev);
138	int err;
139
140	if (unreliable && !force) {
141		dev_err(&pdev->dev,
142			"unreliable CPU thermal sensor; monitoring disabled\n");
143		err = -ENODEV;
144		goto exit;
145	}
146
147	err = device_create_file(&pdev->dev, &dev_attr_temp1_input);
148	if (err)
149		goto exit;
150	err = device_create_file(&pdev->dev, &dev_attr_temp1_max);
151	if (err)
152		goto exit_remove;
153
154	pci_read_config_dword(pdev, REG_NORTHBRIDGE_CAPABILITIES, &reg_caps);
155	pci_read_config_dword(pdev, REG_HARDWARE_THERMAL_CONTROL, &reg_htc);
156	if ((reg_caps & NB_CAP_HTC) && (reg_htc & HTC_ENABLE)) {
157		err = device_create_file(&pdev->dev,
158				&sensor_dev_attr_temp1_crit.dev_attr);
159		if (err)
160			goto exit_remove;
161		err = device_create_file(&pdev->dev,
162				&sensor_dev_attr_temp1_crit_hyst.dev_attr);
163		if (err)
164			goto exit_remove;
165	}
166
167	err = device_create_file(&pdev->dev, &dev_attr_name);
168	if (err)
169		goto exit_remove;
170
171	hwmon_dev = hwmon_device_register(&pdev->dev);
172	if (IS_ERR(hwmon_dev)) {
173		err = PTR_ERR(hwmon_dev);
174		goto exit_remove;
175	}
176	pci_set_drvdata(pdev, hwmon_dev);
177
178	if (unreliable && force)
179		dev_warn(&pdev->dev,
180			 "unreliable CPU thermal sensor; check erratum 319\n");
 
 
 
 
 
 
 
 
 
 
 
 
181	return 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
182
183exit_remove:
184	device_remove_file(&pdev->dev, &dev_attr_name);
185	device_remove_file(&pdev->dev, &dev_attr_temp1_input);
186	device_remove_file(&pdev->dev, &dev_attr_temp1_max);
187	device_remove_file(&pdev->dev,
188			   &sensor_dev_attr_temp1_crit.dev_attr);
189	device_remove_file(&pdev->dev,
190			   &sensor_dev_attr_temp1_crit_hyst.dev_attr);
191exit:
192	return err;
193}
194
195static void __devexit k10temp_remove(struct pci_dev *pdev)
196{
197	hwmon_device_unregister(pci_get_drvdata(pdev));
198	device_remove_file(&pdev->dev, &dev_attr_name);
199	device_remove_file(&pdev->dev, &dev_attr_temp1_input);
200	device_remove_file(&pdev->dev, &dev_attr_temp1_max);
201	device_remove_file(&pdev->dev,
202			   &sensor_dev_attr_temp1_crit.dev_attr);
203	device_remove_file(&pdev->dev,
204			   &sensor_dev_attr_temp1_crit_hyst.dev_attr);
205	pci_set_drvdata(pdev, NULL);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
206}
207
208static const struct pci_device_id k10temp_id_table[] = {
209	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
210	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_11H_NB_MISC) },
211	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CNB17H_F3) },
212	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
 
 
 
 
 
 
 
 
 
 
 
 
213	{}
214};
215MODULE_DEVICE_TABLE(pci, k10temp_id_table);
216
217static struct pci_driver k10temp_driver = {
218	.name = "k10temp",
219	.id_table = k10temp_id_table,
220	.probe = k10temp_probe,
221	.remove = __devexit_p(k10temp_remove),
222};
223
224static int __init k10temp_init(void)
225{
226	return pci_register_driver(&k10temp_driver);
227}
228
229static void __exit k10temp_exit(void)
230{
231	pci_unregister_driver(&k10temp_driver);
232}
233
234module_init(k10temp_init)
235module_exit(k10temp_exit)
v5.9
  1// SPDX-License-Identifier: GPL-2.0-or-later
  2/*
  3 * k10temp.c - AMD Family 10h/11h/12h/14h/15h/16h/17h
  4 *		processor hardware monitoring
  5 *
  6 * Copyright (c) 2009 Clemens Ladisch <clemens@ladisch.de>
  7 * Copyright (c) 2020 Guenter Roeck <linux@roeck-us.net>
  8 *
  9 * Implementation notes:
 10 * - CCD register address information as well as the calculation to
 11 *   convert raw register values is from https://github.com/ocerman/zenpower.
 12 *   The information is not confirmed from chip datasheets, but experiments
 13 *   suggest that it provides reasonable temperature values.
 14 * - Register addresses to read chip voltage and current are also from
 15 *   https://github.com/ocerman/zenpower, and not confirmed from chip
 16 *   datasheets. Current calibration is board specific and not typically
 17 *   shared by board vendors. For this reason, current values are
 18 *   normalized to report 1A/LSB for core current and and 0.25A/LSB for SoC
 19 *   current. Reported values can be adjusted using the sensors configuration
 20 *   file.
 21 */
 22
 23#include <linux/bitops.h>
 24#include <linux/debugfs.h>
 25#include <linux/err.h>
 26#include <linux/hwmon.h>
 
 27#include <linux/init.h>
 28#include <linux/module.h>
 29#include <linux/pci.h>
 30#include <linux/pci_ids.h>
 31#include <asm/amd_nb.h>
 32#include <asm/processor.h>
 33
 34MODULE_DESCRIPTION("AMD Family 10h+ CPU core temperature monitor");
 35MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
 36MODULE_LICENSE("GPL");
 37
 38static bool force;
 39module_param(force, bool, 0444);
 40MODULE_PARM_DESC(force, "force loading on processors with erratum 319");
 41
 42/* Provide lock for writing to NB_SMU_IND_ADDR */
 43static DEFINE_MUTEX(nb_smu_ind_mutex);
 44
 45#ifndef PCI_DEVICE_ID_AMD_15H_M70H_NB_F3
 46#define PCI_DEVICE_ID_AMD_15H_M70H_NB_F3	0x15b3
 47#endif
 48
 49/* CPUID function 0x80000001, ebx */
 50#define CPUID_PKGTYPE_MASK	GENMASK(31, 28)
 51#define CPUID_PKGTYPE_F		0x00000000
 52#define CPUID_PKGTYPE_AM2R2_AM3	0x10000000
 53
 54/* DRAM controller (PCI function 2) */
 55#define REG_DCT0_CONFIG_HIGH		0x094
 56#define  DDR3_MODE			BIT(8)
 57
 58/* miscellaneous (PCI function 3) */
 59#define REG_HARDWARE_THERMAL_CONTROL	0x64
 60#define  HTC_ENABLE			BIT(0)
 61
 62#define REG_REPORTED_TEMPERATURE	0xa4
 63
 64#define REG_NORTHBRIDGE_CAPABILITIES	0xe8
 65#define  NB_CAP_HTC			BIT(10)
 66
 67/*
 68 * For F15h M60h and M70h, REG_HARDWARE_THERMAL_CONTROL
 69 * and REG_REPORTED_TEMPERATURE have been moved to
 70 * D0F0xBC_xD820_0C64 [Hardware Temperature Control]
 71 * D0F0xBC_xD820_0CA4 [Reported Temperature Control]
 72 */
 73#define F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET	0xd8200c64
 74#define F15H_M60H_REPORTED_TEMP_CTRL_OFFSET	0xd8200ca4
 75
 76/* F17h M01h Access througn SMN */
 77#define F17H_M01H_REPORTED_TEMP_CTRL_OFFSET	0x00059800
 78
 79#define F17H_M70H_CCD_TEMP(x)			(0x00059954 + ((x) * 4))
 80#define F17H_M70H_CCD_TEMP_VALID		BIT(11)
 81#define F17H_M70H_CCD_TEMP_MASK			GENMASK(10, 0)
 82
 83#define F17H_M01H_SVI				0x0005A000
 84#define F17H_M01H_SVI_TEL_PLANE0		(F17H_M01H_SVI + 0xc)
 85#define F17H_M01H_SVI_TEL_PLANE1		(F17H_M01H_SVI + 0x10)
 86
 87#define CUR_TEMP_SHIFT				21
 88#define CUR_TEMP_RANGE_SEL_MASK			BIT(19)
 89
 90#define CFACTOR_ICORE				1000000	/* 1A / LSB	*/
 91#define CFACTOR_ISOC				250000	/* 0.25A / LSB	*/
 92
 93struct k10temp_data {
 94	struct pci_dev *pdev;
 95	void (*read_htcreg)(struct pci_dev *pdev, u32 *regval);
 96	void (*read_tempreg)(struct pci_dev *pdev, u32 *regval);
 97	int temp_offset;
 98	u32 temp_adjust_mask;
 99	u32 show_temp;
100	u32 svi_addr[2];
101	bool is_zen;
102	bool show_current;
103	int cfactor[2];
104};
105
106#define TCTL_BIT	0
107#define TDIE_BIT	1
108#define TCCD_BIT(x)	((x) + 2)
109
110#define HAVE_TEMP(d, channel)	((d)->show_temp & BIT(channel))
111#define HAVE_TDIE(d)		HAVE_TEMP(d, TDIE_BIT)
112
113struct tctl_offset {
114	u8 model;
115	char const *id;
116	int offset;
117};
118
119static const struct tctl_offset tctl_offset_table[] = {
120	{ 0x17, "AMD Ryzen 5 1600X", 20000 },
121	{ 0x17, "AMD Ryzen 7 1700X", 20000 },
122	{ 0x17, "AMD Ryzen 7 1800X", 20000 },
123	{ 0x17, "AMD Ryzen 7 2700X", 10000 },
124	{ 0x17, "AMD Ryzen Threadripper 19", 27000 }, /* 19{00,20,50}X */
125	{ 0x17, "AMD Ryzen Threadripper 29", 27000 }, /* 29{20,50,70,90}[W]X */
126};
127
128static bool is_threadripper(void)
129{
130	return strstr(boot_cpu_data.x86_model_id, "Threadripper");
131}
132
133static bool is_epyc(void)
134{
135	return strstr(boot_cpu_data.x86_model_id, "EPYC");
136}
137
138static void read_htcreg_pci(struct pci_dev *pdev, u32 *regval)
139{
140	pci_read_config_dword(pdev, REG_HARDWARE_THERMAL_CONTROL, regval);
141}
142
143static void read_tempreg_pci(struct pci_dev *pdev, u32 *regval)
144{
145	pci_read_config_dword(pdev, REG_REPORTED_TEMPERATURE, regval);
146}
147
148static void amd_nb_index_read(struct pci_dev *pdev, unsigned int devfn,
149			      unsigned int base, int offset, u32 *val)
150{
151	mutex_lock(&nb_smu_ind_mutex);
152	pci_bus_write_config_dword(pdev->bus, devfn,
153				   base, offset);
154	pci_bus_read_config_dword(pdev->bus, devfn,
155				  base + 4, val);
156	mutex_unlock(&nb_smu_ind_mutex);
157}
158
159static void read_htcreg_nb_f15(struct pci_dev *pdev, u32 *regval)
160{
161	amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
162			  F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET, regval);
163}
164
165static void read_tempreg_nb_f15(struct pci_dev *pdev, u32 *regval)
166{
167	amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
168			  F15H_M60H_REPORTED_TEMP_CTRL_OFFSET, regval);
169}
170
171static void read_tempreg_nb_f17(struct pci_dev *pdev, u32 *regval)
172{
173	amd_smn_read(amd_pci_dev_to_node_id(pdev),
174		     F17H_M01H_REPORTED_TEMP_CTRL_OFFSET, regval);
175}
176
177static long get_raw_temp(struct k10temp_data *data)
178{
179	u32 regval;
180	long temp;
181
182	data->read_tempreg(data->pdev, &regval);
183	temp = (regval >> CUR_TEMP_SHIFT) * 125;
184	if (regval & data->temp_adjust_mask)
185		temp -= 49000;
186	return temp;
187}
188
189static const char *k10temp_temp_label[] = {
190	"Tctl",
191	"Tdie",
192	"Tccd1",
193	"Tccd2",
194	"Tccd3",
195	"Tccd4",
196	"Tccd5",
197	"Tccd6",
198	"Tccd7",
199	"Tccd8",
200};
201
202static const char *k10temp_in_label[] = {
203	"Vcore",
204	"Vsoc",
205};
206
207static const char *k10temp_curr_label[] = {
208	"Icore",
209	"Isoc",
210};
211
212static int k10temp_read_labels(struct device *dev,
213			       enum hwmon_sensor_types type,
214			       u32 attr, int channel, const char **str)
215{
216	switch (type) {
217	case hwmon_temp:
218		*str = k10temp_temp_label[channel];
219		break;
220	case hwmon_in:
221		*str = k10temp_in_label[channel];
222		break;
223	case hwmon_curr:
224		*str = k10temp_curr_label[channel];
225		break;
226	default:
227		return -EOPNOTSUPP;
228	}
229	return 0;
230}
231
232static int k10temp_read_curr(struct device *dev, u32 attr, int channel,
233			     long *val)
234{
235	struct k10temp_data *data = dev_get_drvdata(dev);
 
236	u32 regval;
 
237
238	switch (attr) {
239	case hwmon_curr_input:
240		amd_smn_read(amd_pci_dev_to_node_id(data->pdev),
241			     data->svi_addr[channel], &regval);
242		*val = DIV_ROUND_CLOSEST(data->cfactor[channel] *
243					 (regval & 0xff),
244					 1000);
245		break;
246	default:
247		return -EOPNOTSUPP;
248	}
249	return 0;
250}
251
252static int k10temp_read_in(struct device *dev, u32 attr, int channel, long *val)
253{
254	struct k10temp_data *data = dev_get_drvdata(dev);
255	u32 regval;
256
257	switch (attr) {
258	case hwmon_in_input:
259		amd_smn_read(amd_pci_dev_to_node_id(data->pdev),
260			     data->svi_addr[channel], &regval);
261		regval = (regval >> 16) & 0xff;
262		*val = DIV_ROUND_CLOSEST(155000 - regval * 625, 100);
263		break;
264	default:
265		return -EOPNOTSUPP;
266	}
267	return 0;
268}
269
270static int k10temp_read_temp(struct device *dev, u32 attr, int channel,
271			     long *val)
272{
273	struct k10temp_data *data = dev_get_drvdata(dev);
274	u32 regval;
275
276	switch (attr) {
277	case hwmon_temp_input:
278		switch (channel) {
279		case 0:		/* Tctl */
280			*val = get_raw_temp(data);
281			if (*val < 0)
282				*val = 0;
283			break;
284		case 1:		/* Tdie */
285			*val = get_raw_temp(data) - data->temp_offset;
286			if (*val < 0)
287				*val = 0;
288			break;
289		case 2 ... 9:		/* Tccd{1-8} */
290			amd_smn_read(amd_pci_dev_to_node_id(data->pdev),
291				     F17H_M70H_CCD_TEMP(channel - 2), &regval);
292			*val = (regval & F17H_M70H_CCD_TEMP_MASK) * 125 - 49000;
293			break;
294		default:
295			return -EOPNOTSUPP;
296		}
297		break;
298	case hwmon_temp_max:
299		*val = 70 * 1000;
300		break;
301	case hwmon_temp_crit:
302		data->read_htcreg(data->pdev, &regval);
303		*val = ((regval >> 16) & 0x7f) * 500 + 52000;
304		break;
305	case hwmon_temp_crit_hyst:
306		data->read_htcreg(data->pdev, &regval);
307		*val = (((regval >> 16) & 0x7f)
308			- ((regval >> 24) & 0xf)) * 500 + 52000;
309		break;
310	default:
311		return -EOPNOTSUPP;
312	}
313	return 0;
314}
315
316static int k10temp_read(struct device *dev, enum hwmon_sensor_types type,
317			u32 attr, int channel, long *val)
318{
319	switch (type) {
320	case hwmon_temp:
321		return k10temp_read_temp(dev, attr, channel, val);
322	case hwmon_in:
323		return k10temp_read_in(dev, attr, channel, val);
324	case hwmon_curr:
325		return k10temp_read_curr(dev, attr, channel, val);
326	default:
327		return -EOPNOTSUPP;
328	}
329}
330
331static umode_t k10temp_is_visible(const void *_data,
332				  enum hwmon_sensor_types type,
333				  u32 attr, int channel)
334{
335	const struct k10temp_data *data = _data;
336	struct pci_dev *pdev = data->pdev;
337	u32 reg;
338
339	switch (type) {
340	case hwmon_temp:
341		switch (attr) {
342		case hwmon_temp_input:
343			if (!HAVE_TEMP(data, channel))
344				return 0;
345			break;
346		case hwmon_temp_max:
347			if (channel || data->is_zen)
348				return 0;
349			break;
350		case hwmon_temp_crit:
351		case hwmon_temp_crit_hyst:
352			if (channel || !data->read_htcreg)
353				return 0;
354
355			pci_read_config_dword(pdev,
356					      REG_NORTHBRIDGE_CAPABILITIES,
357					      &reg);
358			if (!(reg & NB_CAP_HTC))
359				return 0;
360
361			data->read_htcreg(data->pdev, &reg);
362			if (!(reg & HTC_ENABLE))
363				return 0;
364			break;
365		case hwmon_temp_label:
366			/* Show temperature labels only on Zen CPUs */
367			if (!data->is_zen || !HAVE_TEMP(data, channel))
368				return 0;
369			break;
370		default:
371			return 0;
372		}
373		break;
374	case hwmon_in:
375	case hwmon_curr:
376		if (!data->show_current)
377			return 0;
378		break;
379	default:
380		return 0;
381	}
382	return 0444;
383}
384
385static bool has_erratum_319(struct pci_dev *pdev)
386{
387	u32 pkg_type, reg_dram_cfg;
388
389	if (boot_cpu_data.x86 != 0x10)
390		return false;
391
392	/*
393	 * Erratum 319: The thermal sensor of Socket F/AM2+ processors
394	 *              may be unreliable.
395	 */
396	pkg_type = cpuid_ebx(0x80000001) & CPUID_PKGTYPE_MASK;
397	if (pkg_type == CPUID_PKGTYPE_F)
398		return true;
399	if (pkg_type != CPUID_PKGTYPE_AM2R2_AM3)
400		return false;
401
402	/* DDR3 memory implies socket AM3, which is good */
403	pci_bus_read_config_dword(pdev->bus,
404				  PCI_DEVFN(PCI_SLOT(pdev->devfn), 2),
405				  REG_DCT0_CONFIG_HIGH, &reg_dram_cfg);
406	if (reg_dram_cfg & DDR3_MODE)
407		return false;
408
409	/*
410	 * Unfortunately it is possible to run a socket AM3 CPU with DDR2
411	 * memory. We blacklist all the cores which do exist in socket AM2+
412	 * format. It still isn't perfect, as RB-C2 cores exist in both AM2+
413	 * and AM3 formats, but that's the best we can do.
414	 */
415	return boot_cpu_data.x86_model < 4 ||
416	       (boot_cpu_data.x86_model == 4 && boot_cpu_data.x86_stepping <= 2);
417}
418
419#ifdef CONFIG_DEBUG_FS
420
421static void k10temp_smn_regs_show(struct seq_file *s, struct pci_dev *pdev,
422				  u32 addr, int count)
423{
424	u32 reg;
425	int i;
 
 
426
427	for (i = 0; i < count; i++) {
428		if (!(i & 3))
429			seq_printf(s, "0x%06x: ", addr + i * 4);
430		amd_smn_read(amd_pci_dev_to_node_id(pdev), addr + i * 4, &reg);
431		seq_printf(s, "%08x ", reg);
432		if ((i & 3) == 3)
433			seq_puts(s, "\n");
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
434	}
435}
436
437static int svi_show(struct seq_file *s, void *unused)
438{
439	struct k10temp_data *data = s->private;
440
441	k10temp_smn_regs_show(s, data->pdev, F17H_M01H_SVI, 32);
442	return 0;
443}
444DEFINE_SHOW_ATTRIBUTE(svi);
445
446static int thm_show(struct seq_file *s, void *unused)
447{
448	struct k10temp_data *data = s->private;
449
450	k10temp_smn_regs_show(s, data->pdev,
451			      F17H_M01H_REPORTED_TEMP_CTRL_OFFSET, 256);
452	return 0;
453}
454DEFINE_SHOW_ATTRIBUTE(thm);
455
456static void k10temp_debugfs_cleanup(void *ddir)
457{
458	debugfs_remove_recursive(ddir);
459}
460
461static void k10temp_init_debugfs(struct k10temp_data *data)
462{
463	struct dentry *debugfs;
464	char name[32];
465
466	/* Only show debugfs data for Family 17h/18h CPUs */
467	if (!data->is_zen)
468		return;
469
470	scnprintf(name, sizeof(name), "k10temp-%s", pci_name(data->pdev));
471
472	debugfs = debugfs_create_dir(name, NULL);
473	if (debugfs) {
474		debugfs_create_file("svi", 0444, debugfs, data, &svi_fops);
475		debugfs_create_file("thm", 0444, debugfs, data, &thm_fops);
476		devm_add_action_or_reset(&data->pdev->dev,
477					 k10temp_debugfs_cleanup, debugfs);
478	}
479}
480
481#else
482
483static void k10temp_init_debugfs(struct k10temp_data *data)
484{
485}
486
487#endif
488
489static const struct hwmon_channel_info *k10temp_info[] = {
490	HWMON_CHANNEL_INFO(temp,
491			   HWMON_T_INPUT | HWMON_T_MAX |
492			   HWMON_T_CRIT | HWMON_T_CRIT_HYST |
493			   HWMON_T_LABEL,
494			   HWMON_T_INPUT | HWMON_T_LABEL,
495			   HWMON_T_INPUT | HWMON_T_LABEL,
496			   HWMON_T_INPUT | HWMON_T_LABEL,
497			   HWMON_T_INPUT | HWMON_T_LABEL,
498			   HWMON_T_INPUT | HWMON_T_LABEL,
499			   HWMON_T_INPUT | HWMON_T_LABEL,
500			   HWMON_T_INPUT | HWMON_T_LABEL,
501			   HWMON_T_INPUT | HWMON_T_LABEL,
502			   HWMON_T_INPUT | HWMON_T_LABEL),
503	HWMON_CHANNEL_INFO(in,
504			   HWMON_I_INPUT | HWMON_I_LABEL,
505			   HWMON_I_INPUT | HWMON_I_LABEL),
506	HWMON_CHANNEL_INFO(curr,
507			   HWMON_C_INPUT | HWMON_C_LABEL,
508			   HWMON_C_INPUT | HWMON_C_LABEL),
509	NULL
510};
511
512static const struct hwmon_ops k10temp_hwmon_ops = {
513	.is_visible = k10temp_is_visible,
514	.read = k10temp_read,
515	.read_string = k10temp_read_labels,
516};
517
518static const struct hwmon_chip_info k10temp_chip_info = {
519	.ops = &k10temp_hwmon_ops,
520	.info = k10temp_info,
521};
522
523static void k10temp_get_ccd_support(struct pci_dev *pdev,
524				    struct k10temp_data *data, int limit)
525{
526	u32 regval;
527	int i;
528
529	for (i = 0; i < limit; i++) {
530		amd_smn_read(amd_pci_dev_to_node_id(pdev),
531			     F17H_M70H_CCD_TEMP(i), &regval);
532		if (regval & F17H_M70H_CCD_TEMP_VALID)
533			data->show_temp |= BIT(TCCD_BIT(i));
534	}
535}
536
537static int k10temp_probe(struct pci_dev *pdev, const struct pci_device_id *id)
538{
539	int unreliable = has_erratum_319(pdev);
540	struct device *dev = &pdev->dev;
541	struct k10temp_data *data;
542	struct device *hwmon_dev;
543	int i;
544
545	if (unreliable) {
546		if (!force) {
547			dev_err(dev,
548				"unreliable CPU thermal sensor; monitoring disabled\n");
549			return -ENODEV;
550		}
551		dev_warn(dev,
552			 "unreliable CPU thermal sensor; check erratum 319\n");
553	}
554
555	data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
556	if (!data)
557		return -ENOMEM;
558
559	data->pdev = pdev;
560	data->show_temp |= BIT(TCTL_BIT);	/* Always show Tctl */
561
562	if (boot_cpu_data.x86 == 0x15 &&
563	    ((boot_cpu_data.x86_model & 0xf0) == 0x60 ||
564	     (boot_cpu_data.x86_model & 0xf0) == 0x70)) {
565		data->read_htcreg = read_htcreg_nb_f15;
566		data->read_tempreg = read_tempreg_nb_f15;
567	} else if (boot_cpu_data.x86 == 0x17 || boot_cpu_data.x86 == 0x18) {
568		data->temp_adjust_mask = CUR_TEMP_RANGE_SEL_MASK;
569		data->read_tempreg = read_tempreg_nb_f17;
570		data->show_temp |= BIT(TDIE_BIT);	/* show Tdie */
571		data->is_zen = true;
572
573		switch (boot_cpu_data.x86_model) {
574		case 0x1:	/* Zen */
575		case 0x8:	/* Zen+ */
576		case 0x11:	/* Zen APU */
577		case 0x18:	/* Zen+ APU */
578			data->show_current = !is_threadripper() && !is_epyc();
579			data->svi_addr[0] = F17H_M01H_SVI_TEL_PLANE0;
580			data->svi_addr[1] = F17H_M01H_SVI_TEL_PLANE1;
581			data->cfactor[0] = CFACTOR_ICORE;
582			data->cfactor[1] = CFACTOR_ISOC;
583			k10temp_get_ccd_support(pdev, data, 4);
584			break;
585		case 0x31:	/* Zen2 Threadripper */
586		case 0x71:	/* Zen2 */
587			data->show_current = !is_threadripper() && !is_epyc();
588			data->cfactor[0] = CFACTOR_ICORE;
589			data->cfactor[1] = CFACTOR_ISOC;
590			data->svi_addr[0] = F17H_M01H_SVI_TEL_PLANE1;
591			data->svi_addr[1] = F17H_M01H_SVI_TEL_PLANE0;
592			k10temp_get_ccd_support(pdev, data, 8);
593			break;
594		}
595	} else {
596		data->read_htcreg = read_htcreg_pci;
597		data->read_tempreg = read_tempreg_pci;
598	}
599
600	for (i = 0; i < ARRAY_SIZE(tctl_offset_table); i++) {
601		const struct tctl_offset *entry = &tctl_offset_table[i];
602
603		if (boot_cpu_data.x86 == entry->model &&
604		    strstr(boot_cpu_data.x86_model_id, entry->id)) {
605			data->temp_offset = entry->offset;
606			break;
607		}
608	}
609
610	hwmon_dev = devm_hwmon_device_register_with_info(dev, "k10temp", data,
611							 &k10temp_chip_info,
612							 NULL);
613	if (IS_ERR(hwmon_dev))
614		return PTR_ERR(hwmon_dev);
615
616	k10temp_init_debugfs(data);
617
618	return 0;
619}
620
621static const struct pci_device_id k10temp_id_table[] = {
622	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
623	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_11H_NB_MISC) },
624	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CNB17H_F3) },
625	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
626	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
627	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3) },
628	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3) },
629	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M70H_NB_F3) },
630	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) },
631	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3) },
632	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_DF_F3) },
633	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M10H_DF_F3) },
634	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M30H_DF_F3) },
635	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M60H_DF_F3) },
636	{ PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M70H_DF_F3) },
637	{ PCI_VDEVICE(HYGON, PCI_DEVICE_ID_AMD_17H_DF_F3) },
638	{}
639};
640MODULE_DEVICE_TABLE(pci, k10temp_id_table);
641
642static struct pci_driver k10temp_driver = {
643	.name = "k10temp",
644	.id_table = k10temp_id_table,
645	.probe = k10temp_probe,
 
646};
647
648module_pci_driver(k10temp_driver);