Loading...
1/*
2 * OHCI HCD (Host Controller Driver) for USB.
3 *
4 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
5 * (C) Copyright 2000-2002 David Brownell <dbrownell@users.sourceforge.net>
6 * (C) Copyright 2002 Hewlett-Packard Company
7 *
8 * Bus Glue for pxa27x
9 *
10 * Written by Christopher Hoover <ch@hpl.hp.com>
11 * Based on fragments of previous driver by Russell King et al.
12 *
13 * Modified for LH7A404 from ohci-sa1111.c
14 * by Durgesh Pattamatta <pattamattad@sharpsec.com>
15 *
16 * Modified for pxa27x from ohci-lh7a404.c
17 * by Nick Bane <nick@cecomputing.co.uk> 26-8-2004
18 *
19 * This file is licenced under the GPL.
20 */
21
22#include <linux/device.h>
23#include <linux/signal.h>
24#include <linux/platform_device.h>
25#include <linux/clk.h>
26#include <mach/ohci.h>
27#include <mach/pxa3xx-u2d.h>
28
29/*
30 * UHC: USB Host Controller (OHCI-like) register definitions
31 */
32#define UHCREV (0x0000) /* UHC HCI Spec Revision */
33#define UHCHCON (0x0004) /* UHC Host Control Register */
34#define UHCCOMS (0x0008) /* UHC Command Status Register */
35#define UHCINTS (0x000C) /* UHC Interrupt Status Register */
36#define UHCINTE (0x0010) /* UHC Interrupt Enable */
37#define UHCINTD (0x0014) /* UHC Interrupt Disable */
38#define UHCHCCA (0x0018) /* UHC Host Controller Comm. Area */
39#define UHCPCED (0x001C) /* UHC Period Current Endpt Descr */
40#define UHCCHED (0x0020) /* UHC Control Head Endpt Descr */
41#define UHCCCED (0x0024) /* UHC Control Current Endpt Descr */
42#define UHCBHED (0x0028) /* UHC Bulk Head Endpt Descr */
43#define UHCBCED (0x002C) /* UHC Bulk Current Endpt Descr */
44#define UHCDHEAD (0x0030) /* UHC Done Head */
45#define UHCFMI (0x0034) /* UHC Frame Interval */
46#define UHCFMR (0x0038) /* UHC Frame Remaining */
47#define UHCFMN (0x003C) /* UHC Frame Number */
48#define UHCPERS (0x0040) /* UHC Periodic Start */
49#define UHCLS (0x0044) /* UHC Low Speed Threshold */
50
51#define UHCRHDA (0x0048) /* UHC Root Hub Descriptor A */
52#define UHCRHDA_NOCP (1 << 12) /* No over current protection */
53#define UHCRHDA_OCPM (1 << 11) /* Over Current Protection Mode */
54#define UHCRHDA_POTPGT(x) \
55 (((x) & 0xff) << 24) /* Power On To Power Good Time */
56
57#define UHCRHDB (0x004C) /* UHC Root Hub Descriptor B */
58#define UHCRHS (0x0050) /* UHC Root Hub Status */
59#define UHCRHPS1 (0x0054) /* UHC Root Hub Port 1 Status */
60#define UHCRHPS2 (0x0058) /* UHC Root Hub Port 2 Status */
61#define UHCRHPS3 (0x005C) /* UHC Root Hub Port 3 Status */
62
63#define UHCSTAT (0x0060) /* UHC Status Register */
64#define UHCSTAT_UPS3 (1 << 16) /* USB Power Sense Port3 */
65#define UHCSTAT_SBMAI (1 << 15) /* System Bus Master Abort Interrupt*/
66#define UHCSTAT_SBTAI (1 << 14) /* System Bus Target Abort Interrupt*/
67#define UHCSTAT_UPRI (1 << 13) /* USB Port Resume Interrupt */
68#define UHCSTAT_UPS2 (1 << 12) /* USB Power Sense Port 2 */
69#define UHCSTAT_UPS1 (1 << 11) /* USB Power Sense Port 1 */
70#define UHCSTAT_HTA (1 << 10) /* HCI Target Abort */
71#define UHCSTAT_HBA (1 << 8) /* HCI Buffer Active */
72#define UHCSTAT_RWUE (1 << 7) /* HCI Remote Wake Up Event */
73
74#define UHCHR (0x0064) /* UHC Reset Register */
75#define UHCHR_SSEP3 (1 << 11) /* Sleep Standby Enable for Port3 */
76#define UHCHR_SSEP2 (1 << 10) /* Sleep Standby Enable for Port2 */
77#define UHCHR_SSEP1 (1 << 9) /* Sleep Standby Enable for Port1 */
78#define UHCHR_PCPL (1 << 7) /* Power control polarity low */
79#define UHCHR_PSPL (1 << 6) /* Power sense polarity low */
80#define UHCHR_SSE (1 << 5) /* Sleep Standby Enable */
81#define UHCHR_UIT (1 << 4) /* USB Interrupt Test */
82#define UHCHR_SSDC (1 << 3) /* Simulation Scale Down Clock */
83#define UHCHR_CGR (1 << 2) /* Clock Generation Reset */
84#define UHCHR_FHR (1 << 1) /* Force Host Controller Reset */
85#define UHCHR_FSBIR (1 << 0) /* Force System Bus Iface Reset */
86
87#define UHCHIE (0x0068) /* UHC Interrupt Enable Register*/
88#define UHCHIE_UPS3IE (1 << 14) /* Power Sense Port3 IntEn */
89#define UHCHIE_UPRIE (1 << 13) /* Port Resume IntEn */
90#define UHCHIE_UPS2IE (1 << 12) /* Power Sense Port2 IntEn */
91#define UHCHIE_UPS1IE (1 << 11) /* Power Sense Port1 IntEn */
92#define UHCHIE_TAIE (1 << 10) /* HCI Interface Transfer Abort
93 Interrupt Enable*/
94#define UHCHIE_HBAIE (1 << 8) /* HCI Buffer Active IntEn */
95#define UHCHIE_RWIE (1 << 7) /* Remote Wake-up IntEn */
96
97#define UHCHIT (0x006C) /* UHC Interrupt Test register */
98
99#define PXA_UHC_MAX_PORTNUM 3
100
101struct pxa27x_ohci {
102 /* must be 1st member here for hcd_to_ohci() to work */
103 struct ohci_hcd ohci;
104
105 struct device *dev;
106 struct clk *clk;
107 void __iomem *mmio_base;
108};
109
110#define to_pxa27x_ohci(hcd) (struct pxa27x_ohci *)hcd_to_ohci(hcd)
111
112/*
113 PMM_NPS_MODE -- PMM Non-power switching mode
114 Ports are powered continuously.
115
116 PMM_GLOBAL_MODE -- PMM global switching mode
117 All ports are powered at the same time.
118
119 PMM_PERPORT_MODE -- PMM per port switching mode
120 Ports are powered individually.
121 */
122static int pxa27x_ohci_select_pmm(struct pxa27x_ohci *ohci, int mode)
123{
124 uint32_t uhcrhda = __raw_readl(ohci->mmio_base + UHCRHDA);
125 uint32_t uhcrhdb = __raw_readl(ohci->mmio_base + UHCRHDB);
126
127 switch (mode) {
128 case PMM_NPS_MODE:
129 uhcrhda |= RH_A_NPS;
130 break;
131 case PMM_GLOBAL_MODE:
132 uhcrhda &= ~(RH_A_NPS & RH_A_PSM);
133 break;
134 case PMM_PERPORT_MODE:
135 uhcrhda &= ~(RH_A_NPS);
136 uhcrhda |= RH_A_PSM;
137
138 /* Set port power control mask bits, only 3 ports. */
139 uhcrhdb |= (0x7<<17);
140 break;
141 default:
142 printk( KERN_ERR
143 "Invalid mode %d, set to non-power switch mode.\n",
144 mode );
145
146 uhcrhda |= RH_A_NPS;
147 }
148
149 __raw_writel(uhcrhda, ohci->mmio_base + UHCRHDA);
150 __raw_writel(uhcrhdb, ohci->mmio_base + UHCRHDB);
151 return 0;
152}
153
154extern int usb_disabled(void);
155
156/*-------------------------------------------------------------------------*/
157
158static inline void pxa27x_setup_hc(struct pxa27x_ohci *ohci,
159 struct pxaohci_platform_data *inf)
160{
161 uint32_t uhchr = __raw_readl(ohci->mmio_base + UHCHR);
162 uint32_t uhcrhda = __raw_readl(ohci->mmio_base + UHCRHDA);
163
164 if (inf->flags & ENABLE_PORT1)
165 uhchr &= ~UHCHR_SSEP1;
166
167 if (inf->flags & ENABLE_PORT2)
168 uhchr &= ~UHCHR_SSEP2;
169
170 if (inf->flags & ENABLE_PORT3)
171 uhchr &= ~UHCHR_SSEP3;
172
173 if (inf->flags & POWER_CONTROL_LOW)
174 uhchr |= UHCHR_PCPL;
175
176 if (inf->flags & POWER_SENSE_LOW)
177 uhchr |= UHCHR_PSPL;
178
179 if (inf->flags & NO_OC_PROTECTION)
180 uhcrhda |= UHCRHDA_NOCP;
181 else
182 uhcrhda &= ~UHCRHDA_NOCP;
183
184 if (inf->flags & OC_MODE_PERPORT)
185 uhcrhda |= UHCRHDA_OCPM;
186 else
187 uhcrhda &= ~UHCRHDA_OCPM;
188
189 if (inf->power_on_delay) {
190 uhcrhda &= ~UHCRHDA_POTPGT(0xff);
191 uhcrhda |= UHCRHDA_POTPGT(inf->power_on_delay / 2);
192 }
193
194 __raw_writel(uhchr, ohci->mmio_base + UHCHR);
195 __raw_writel(uhcrhda, ohci->mmio_base + UHCRHDA);
196}
197
198static inline void pxa27x_reset_hc(struct pxa27x_ohci *ohci)
199{
200 uint32_t uhchr = __raw_readl(ohci->mmio_base + UHCHR);
201
202 __raw_writel(uhchr | UHCHR_FHR, ohci->mmio_base + UHCHR);
203 udelay(11);
204 __raw_writel(uhchr & ~UHCHR_FHR, ohci->mmio_base + UHCHR);
205}
206
207#ifdef CONFIG_PXA27x
208extern void pxa27x_clear_otgph(void);
209#else
210#define pxa27x_clear_otgph() do {} while (0)
211#endif
212
213static int pxa27x_start_hc(struct pxa27x_ohci *ohci, struct device *dev)
214{
215 int retval = 0;
216 struct pxaohci_platform_data *inf;
217 uint32_t uhchr;
218
219 inf = dev->platform_data;
220
221 clk_enable(ohci->clk);
222
223 pxa27x_reset_hc(ohci);
224
225 uhchr = __raw_readl(ohci->mmio_base + UHCHR) | UHCHR_FSBIR;
226 __raw_writel(uhchr, ohci->mmio_base + UHCHR);
227
228 while (__raw_readl(ohci->mmio_base + UHCHR) & UHCHR_FSBIR)
229 cpu_relax();
230
231 pxa27x_setup_hc(ohci, inf);
232
233 if (inf->init)
234 retval = inf->init(dev);
235
236 if (retval < 0)
237 return retval;
238
239 if (cpu_is_pxa3xx())
240 pxa3xx_u2d_start_hc(&ohci_to_hcd(&ohci->ohci)->self);
241
242 uhchr = __raw_readl(ohci->mmio_base + UHCHR) & ~UHCHR_SSE;
243 __raw_writel(uhchr, ohci->mmio_base + UHCHR);
244 __raw_writel(UHCHIE_UPRIE | UHCHIE_RWIE, ohci->mmio_base + UHCHIE);
245
246 /* Clear any OTG Pin Hold */
247 pxa27x_clear_otgph();
248 return 0;
249}
250
251static void pxa27x_stop_hc(struct pxa27x_ohci *ohci, struct device *dev)
252{
253 struct pxaohci_platform_data *inf;
254 uint32_t uhccoms;
255
256 inf = dev->platform_data;
257
258 if (cpu_is_pxa3xx())
259 pxa3xx_u2d_stop_hc(&ohci_to_hcd(&ohci->ohci)->self);
260
261 if (inf->exit)
262 inf->exit(dev);
263
264 pxa27x_reset_hc(ohci);
265
266 /* Host Controller Reset */
267 uhccoms = __raw_readl(ohci->mmio_base + UHCCOMS) | 0x01;
268 __raw_writel(uhccoms, ohci->mmio_base + UHCCOMS);
269 udelay(10);
270
271 clk_disable(ohci->clk);
272}
273
274
275/*-------------------------------------------------------------------------*/
276
277/* configure so an HC device and id are always provided */
278/* always called with process context; sleeping is OK */
279
280
281/**
282 * usb_hcd_pxa27x_probe - initialize pxa27x-based HCDs
283 * Context: !in_interrupt()
284 *
285 * Allocates basic resources for this USB host controller, and
286 * then invokes the start() method for the HCD associated with it
287 * through the hotplug entry's driver_data.
288 *
289 */
290int usb_hcd_pxa27x_probe (const struct hc_driver *driver, struct platform_device *pdev)
291{
292 int retval, irq;
293 struct usb_hcd *hcd;
294 struct pxaohci_platform_data *inf;
295 struct pxa27x_ohci *ohci;
296 struct resource *r;
297 struct clk *usb_clk;
298
299 inf = pdev->dev.platform_data;
300
301 if (!inf)
302 return -ENODEV;
303
304 irq = platform_get_irq(pdev, 0);
305 if (irq < 0) {
306 pr_err("no resource of IORESOURCE_IRQ");
307 return -ENXIO;
308 }
309
310 usb_clk = clk_get(&pdev->dev, NULL);
311 if (IS_ERR(usb_clk))
312 return PTR_ERR(usb_clk);
313
314 hcd = usb_create_hcd (driver, &pdev->dev, "pxa27x");
315 if (!hcd) {
316 retval = -ENOMEM;
317 goto err0;
318 }
319
320 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
321 if (!r) {
322 pr_err("no resource of IORESOURCE_MEM");
323 retval = -ENXIO;
324 goto err1;
325 }
326
327 hcd->rsrc_start = r->start;
328 hcd->rsrc_len = resource_size(r);
329
330 if (!request_mem_region(hcd->rsrc_start, hcd->rsrc_len, hcd_name)) {
331 pr_debug("request_mem_region failed");
332 retval = -EBUSY;
333 goto err1;
334 }
335
336 hcd->regs = ioremap(hcd->rsrc_start, hcd->rsrc_len);
337 if (!hcd->regs) {
338 pr_debug("ioremap failed");
339 retval = -ENOMEM;
340 goto err2;
341 }
342
343 /* initialize "struct pxa27x_ohci" */
344 ohci = (struct pxa27x_ohci *)hcd_to_ohci(hcd);
345 ohci->dev = &pdev->dev;
346 ohci->clk = usb_clk;
347 ohci->mmio_base = (void __iomem *)hcd->regs;
348
349 if ((retval = pxa27x_start_hc(ohci, &pdev->dev)) < 0) {
350 pr_debug("pxa27x_start_hc failed");
351 goto err3;
352 }
353
354 /* Select Power Management Mode */
355 pxa27x_ohci_select_pmm(ohci, inf->port_mode);
356
357 if (inf->power_budget)
358 hcd->power_budget = inf->power_budget;
359
360 ohci_hcd_init(hcd_to_ohci(hcd));
361
362 retval = usb_add_hcd(hcd, irq, IRQF_DISABLED);
363 if (retval == 0)
364 return retval;
365
366 pxa27x_stop_hc(ohci, &pdev->dev);
367 err3:
368 iounmap(hcd->regs);
369 err2:
370 release_mem_region(hcd->rsrc_start, hcd->rsrc_len);
371 err1:
372 usb_put_hcd(hcd);
373 err0:
374 clk_put(usb_clk);
375 return retval;
376}
377
378
379/* may be called without controller electrically present */
380/* may be called with controller, bus, and devices active */
381
382/**
383 * usb_hcd_pxa27x_remove - shutdown processing for pxa27x-based HCDs
384 * @dev: USB Host Controller being removed
385 * Context: !in_interrupt()
386 *
387 * Reverses the effect of usb_hcd_pxa27x_probe(), first invoking
388 * the HCD's stop() method. It is always called from a thread
389 * context, normally "rmmod", "apmd", or something similar.
390 *
391 */
392void usb_hcd_pxa27x_remove (struct usb_hcd *hcd, struct platform_device *pdev)
393{
394 struct pxa27x_ohci *ohci = to_pxa27x_ohci(hcd);
395
396 usb_remove_hcd(hcd);
397 pxa27x_stop_hc(ohci, &pdev->dev);
398 iounmap(hcd->regs);
399 release_mem_region(hcd->rsrc_start, hcd->rsrc_len);
400 usb_put_hcd(hcd);
401 clk_put(ohci->clk);
402}
403
404/*-------------------------------------------------------------------------*/
405
406static int __devinit
407ohci_pxa27x_start (struct usb_hcd *hcd)
408{
409 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
410 int ret;
411
412 ohci_dbg (ohci, "ohci_pxa27x_start, ohci:%p", ohci);
413
414 /* The value of NDP in roothub_a is incorrect on this hardware */
415 ohci->num_ports = 3;
416
417 if ((ret = ohci_init(ohci)) < 0)
418 return ret;
419
420 if ((ret = ohci_run (ohci)) < 0) {
421 err ("can't start %s", hcd->self.bus_name);
422 ohci_stop (hcd);
423 return ret;
424 }
425
426 return 0;
427}
428
429/*-------------------------------------------------------------------------*/
430
431static const struct hc_driver ohci_pxa27x_hc_driver = {
432 .description = hcd_name,
433 .product_desc = "PXA27x OHCI",
434 .hcd_priv_size = sizeof(struct pxa27x_ohci),
435
436 /*
437 * generic hardware linkage
438 */
439 .irq = ohci_irq,
440 .flags = HCD_USB11 | HCD_MEMORY,
441
442 /*
443 * basic lifecycle operations
444 */
445 .start = ohci_pxa27x_start,
446 .stop = ohci_stop,
447 .shutdown = ohci_shutdown,
448
449 /*
450 * managing i/o requests and associated device resources
451 */
452 .urb_enqueue = ohci_urb_enqueue,
453 .urb_dequeue = ohci_urb_dequeue,
454 .endpoint_disable = ohci_endpoint_disable,
455
456 /*
457 * scheduling support
458 */
459 .get_frame_number = ohci_get_frame,
460
461 /*
462 * root hub support
463 */
464 .hub_status_data = ohci_hub_status_data,
465 .hub_control = ohci_hub_control,
466#ifdef CONFIG_PM
467 .bus_suspend = ohci_bus_suspend,
468 .bus_resume = ohci_bus_resume,
469#endif
470 .start_port_reset = ohci_start_port_reset,
471};
472
473/*-------------------------------------------------------------------------*/
474
475static int ohci_hcd_pxa27x_drv_probe(struct platform_device *pdev)
476{
477 pr_debug ("In ohci_hcd_pxa27x_drv_probe");
478
479 if (usb_disabled())
480 return -ENODEV;
481
482 return usb_hcd_pxa27x_probe(&ohci_pxa27x_hc_driver, pdev);
483}
484
485static int ohci_hcd_pxa27x_drv_remove(struct platform_device *pdev)
486{
487 struct usb_hcd *hcd = platform_get_drvdata(pdev);
488
489 usb_hcd_pxa27x_remove(hcd, pdev);
490 platform_set_drvdata(pdev, NULL);
491 return 0;
492}
493
494#ifdef CONFIG_PM
495static int ohci_hcd_pxa27x_drv_suspend(struct device *dev)
496{
497 struct usb_hcd *hcd = dev_get_drvdata(dev);
498 struct pxa27x_ohci *ohci = to_pxa27x_ohci(hcd);
499
500 if (time_before(jiffies, ohci->ohci.next_statechange))
501 msleep(5);
502 ohci->ohci.next_statechange = jiffies;
503
504 pxa27x_stop_hc(ohci, dev);
505 hcd->state = HC_STATE_SUSPENDED;
506
507 return 0;
508}
509
510static int ohci_hcd_pxa27x_drv_resume(struct device *dev)
511{
512 struct usb_hcd *hcd = dev_get_drvdata(dev);
513 struct pxa27x_ohci *ohci = to_pxa27x_ohci(hcd);
514 struct pxaohci_platform_data *inf = dev->platform_data;
515 int status;
516
517 if (time_before(jiffies, ohci->ohci.next_statechange))
518 msleep(5);
519 ohci->ohci.next_statechange = jiffies;
520
521 if ((status = pxa27x_start_hc(ohci, dev)) < 0)
522 return status;
523
524 /* Select Power Management Mode */
525 pxa27x_ohci_select_pmm(ohci, inf->port_mode);
526
527 ohci_finish_controller_resume(hcd);
528 return 0;
529}
530
531static const struct dev_pm_ops ohci_hcd_pxa27x_pm_ops = {
532 .suspend = ohci_hcd_pxa27x_drv_suspend,
533 .resume = ohci_hcd_pxa27x_drv_resume,
534};
535#endif
536
537/* work with hotplug and coldplug */
538MODULE_ALIAS("platform:pxa27x-ohci");
539
540static struct platform_driver ohci_hcd_pxa27x_driver = {
541 .probe = ohci_hcd_pxa27x_drv_probe,
542 .remove = ohci_hcd_pxa27x_drv_remove,
543 .shutdown = usb_hcd_platform_shutdown,
544 .driver = {
545 .name = "pxa27x-ohci",
546 .owner = THIS_MODULE,
547#ifdef CONFIG_PM
548 .pm = &ohci_hcd_pxa27x_pm_ops,
549#endif
550 },
551};
552
1// SPDX-License-Identifier: GPL-1.0+
2/*
3 * OHCI HCD (Host Controller Driver) for USB.
4 *
5 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
6 * (C) Copyright 2000-2002 David Brownell <dbrownell@users.sourceforge.net>
7 * (C) Copyright 2002 Hewlett-Packard Company
8 *
9 * Bus Glue for pxa27x
10 *
11 * Written by Christopher Hoover <ch@hpl.hp.com>
12 * Based on fragments of previous driver by Russell King et al.
13 *
14 * Modified for LH7A404 from ohci-sa1111.c
15 * by Durgesh Pattamatta <pattamattad@sharpsec.com>
16 *
17 * Modified for pxa27x from ohci-lh7a404.c
18 * by Nick Bane <nick@cecomputing.co.uk> 26-8-2004
19 *
20 * This file is licenced under the GPL.
21 */
22
23#include <linux/clk.h>
24#include <linux/device.h>
25#include <linux/dma-mapping.h>
26#include <linux/io.h>
27#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/of_platform.h>
30#include <linux/of_gpio.h>
31#include <linux/platform_data/usb-ohci-pxa27x.h>
32#include <linux/platform_data/usb-pxa3xx-ulpi.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
35#include <linux/signal.h>
36#include <linux/usb.h>
37#include <linux/usb/hcd.h>
38#include <linux/usb/otg.h>
39
40#include <mach/hardware.h>
41
42#include "ohci.h"
43
44#define DRIVER_DESC "OHCI PXA27x/PXA3x driver"
45
46/*
47 * UHC: USB Host Controller (OHCI-like) register definitions
48 */
49#define UHCREV (0x0000) /* UHC HCI Spec Revision */
50#define UHCHCON (0x0004) /* UHC Host Control Register */
51#define UHCCOMS (0x0008) /* UHC Command Status Register */
52#define UHCINTS (0x000C) /* UHC Interrupt Status Register */
53#define UHCINTE (0x0010) /* UHC Interrupt Enable */
54#define UHCINTD (0x0014) /* UHC Interrupt Disable */
55#define UHCHCCA (0x0018) /* UHC Host Controller Comm. Area */
56#define UHCPCED (0x001C) /* UHC Period Current Endpt Descr */
57#define UHCCHED (0x0020) /* UHC Control Head Endpt Descr */
58#define UHCCCED (0x0024) /* UHC Control Current Endpt Descr */
59#define UHCBHED (0x0028) /* UHC Bulk Head Endpt Descr */
60#define UHCBCED (0x002C) /* UHC Bulk Current Endpt Descr */
61#define UHCDHEAD (0x0030) /* UHC Done Head */
62#define UHCFMI (0x0034) /* UHC Frame Interval */
63#define UHCFMR (0x0038) /* UHC Frame Remaining */
64#define UHCFMN (0x003C) /* UHC Frame Number */
65#define UHCPERS (0x0040) /* UHC Periodic Start */
66#define UHCLS (0x0044) /* UHC Low Speed Threshold */
67
68#define UHCRHDA (0x0048) /* UHC Root Hub Descriptor A */
69#define UHCRHDA_NOCP (1 << 12) /* No over current protection */
70#define UHCRHDA_OCPM (1 << 11) /* Over Current Protection Mode */
71#define UHCRHDA_POTPGT(x) \
72 (((x) & 0xff) << 24) /* Power On To Power Good Time */
73
74#define UHCRHDB (0x004C) /* UHC Root Hub Descriptor B */
75#define UHCRHS (0x0050) /* UHC Root Hub Status */
76#define UHCRHPS1 (0x0054) /* UHC Root Hub Port 1 Status */
77#define UHCRHPS2 (0x0058) /* UHC Root Hub Port 2 Status */
78#define UHCRHPS3 (0x005C) /* UHC Root Hub Port 3 Status */
79
80#define UHCSTAT (0x0060) /* UHC Status Register */
81#define UHCSTAT_UPS3 (1 << 16) /* USB Power Sense Port3 */
82#define UHCSTAT_SBMAI (1 << 15) /* System Bus Master Abort Interrupt*/
83#define UHCSTAT_SBTAI (1 << 14) /* System Bus Target Abort Interrupt*/
84#define UHCSTAT_UPRI (1 << 13) /* USB Port Resume Interrupt */
85#define UHCSTAT_UPS2 (1 << 12) /* USB Power Sense Port 2 */
86#define UHCSTAT_UPS1 (1 << 11) /* USB Power Sense Port 1 */
87#define UHCSTAT_HTA (1 << 10) /* HCI Target Abort */
88#define UHCSTAT_HBA (1 << 8) /* HCI Buffer Active */
89#define UHCSTAT_RWUE (1 << 7) /* HCI Remote Wake Up Event */
90
91#define UHCHR (0x0064) /* UHC Reset Register */
92#define UHCHR_SSEP3 (1 << 11) /* Sleep Standby Enable for Port3 */
93#define UHCHR_SSEP2 (1 << 10) /* Sleep Standby Enable for Port2 */
94#define UHCHR_SSEP1 (1 << 9) /* Sleep Standby Enable for Port1 */
95#define UHCHR_PCPL (1 << 7) /* Power control polarity low */
96#define UHCHR_PSPL (1 << 6) /* Power sense polarity low */
97#define UHCHR_SSE (1 << 5) /* Sleep Standby Enable */
98#define UHCHR_UIT (1 << 4) /* USB Interrupt Test */
99#define UHCHR_SSDC (1 << 3) /* Simulation Scale Down Clock */
100#define UHCHR_CGR (1 << 2) /* Clock Generation Reset */
101#define UHCHR_FHR (1 << 1) /* Force Host Controller Reset */
102#define UHCHR_FSBIR (1 << 0) /* Force System Bus Iface Reset */
103
104#define UHCHIE (0x0068) /* UHC Interrupt Enable Register*/
105#define UHCHIE_UPS3IE (1 << 14) /* Power Sense Port3 IntEn */
106#define UHCHIE_UPRIE (1 << 13) /* Port Resume IntEn */
107#define UHCHIE_UPS2IE (1 << 12) /* Power Sense Port2 IntEn */
108#define UHCHIE_UPS1IE (1 << 11) /* Power Sense Port1 IntEn */
109#define UHCHIE_TAIE (1 << 10) /* HCI Interface Transfer Abort
110 Interrupt Enable*/
111#define UHCHIE_HBAIE (1 << 8) /* HCI Buffer Active IntEn */
112#define UHCHIE_RWIE (1 << 7) /* Remote Wake-up IntEn */
113
114#define UHCHIT (0x006C) /* UHC Interrupt Test register */
115
116#define PXA_UHC_MAX_PORTNUM 3
117
118static const char hcd_name[] = "ohci-pxa27x";
119
120static struct hc_driver __read_mostly ohci_pxa27x_hc_driver;
121
122struct pxa27x_ohci {
123 struct clk *clk;
124 void __iomem *mmio_base;
125 struct regulator *vbus[3];
126 bool vbus_enabled[3];
127};
128
129#define to_pxa27x_ohci(hcd) (struct pxa27x_ohci *)(hcd_to_ohci(hcd)->priv)
130
131/*
132 PMM_NPS_MODE -- PMM Non-power switching mode
133 Ports are powered continuously.
134
135 PMM_GLOBAL_MODE -- PMM global switching mode
136 All ports are powered at the same time.
137
138 PMM_PERPORT_MODE -- PMM per port switching mode
139 Ports are powered individually.
140 */
141static int pxa27x_ohci_select_pmm(struct pxa27x_ohci *pxa_ohci, int mode)
142{
143 uint32_t uhcrhda = __raw_readl(pxa_ohci->mmio_base + UHCRHDA);
144 uint32_t uhcrhdb = __raw_readl(pxa_ohci->mmio_base + UHCRHDB);
145
146 switch (mode) {
147 case PMM_NPS_MODE:
148 uhcrhda |= RH_A_NPS;
149 break;
150 case PMM_GLOBAL_MODE:
151 uhcrhda &= ~(RH_A_NPS | RH_A_PSM);
152 break;
153 case PMM_PERPORT_MODE:
154 uhcrhda &= ~(RH_A_NPS);
155 uhcrhda |= RH_A_PSM;
156
157 /* Set port power control mask bits, only 3 ports. */
158 uhcrhdb |= (0x7<<17);
159 break;
160 default:
161 printk( KERN_ERR
162 "Invalid mode %d, set to non-power switch mode.\n",
163 mode );
164
165 uhcrhda |= RH_A_NPS;
166 }
167
168 __raw_writel(uhcrhda, pxa_ohci->mmio_base + UHCRHDA);
169 __raw_writel(uhcrhdb, pxa_ohci->mmio_base + UHCRHDB);
170 return 0;
171}
172
173static int pxa27x_ohci_set_vbus_power(struct pxa27x_ohci *pxa_ohci,
174 unsigned int port, bool enable)
175{
176 struct regulator *vbus = pxa_ohci->vbus[port];
177 int ret = 0;
178
179 if (IS_ERR_OR_NULL(vbus))
180 return 0;
181
182 if (enable && !pxa_ohci->vbus_enabled[port])
183 ret = regulator_enable(vbus);
184 else if (!enable && pxa_ohci->vbus_enabled[port])
185 ret = regulator_disable(vbus);
186
187 if (ret < 0)
188 return ret;
189
190 pxa_ohci->vbus_enabled[port] = enable;
191
192 return 0;
193}
194
195static int pxa27x_ohci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
196 u16 wIndex, char *buf, u16 wLength)
197{
198 struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
199 int ret;
200
201 switch (typeReq) {
202 case SetPortFeature:
203 case ClearPortFeature:
204 if (!wIndex || wIndex > 3)
205 return -EPIPE;
206
207 if (wValue != USB_PORT_FEAT_POWER)
208 break;
209
210 ret = pxa27x_ohci_set_vbus_power(pxa_ohci, wIndex - 1,
211 typeReq == SetPortFeature);
212 if (ret)
213 return ret;
214 break;
215 }
216
217 return ohci_hub_control(hcd, typeReq, wValue, wIndex, buf, wLength);
218}
219/*-------------------------------------------------------------------------*/
220
221static inline void pxa27x_setup_hc(struct pxa27x_ohci *pxa_ohci,
222 struct pxaohci_platform_data *inf)
223{
224 uint32_t uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR);
225 uint32_t uhcrhda = __raw_readl(pxa_ohci->mmio_base + UHCRHDA);
226
227 if (inf->flags & ENABLE_PORT1)
228 uhchr &= ~UHCHR_SSEP1;
229
230 if (inf->flags & ENABLE_PORT2)
231 uhchr &= ~UHCHR_SSEP2;
232
233 if (inf->flags & ENABLE_PORT3)
234 uhchr &= ~UHCHR_SSEP3;
235
236 if (inf->flags & POWER_CONTROL_LOW)
237 uhchr |= UHCHR_PCPL;
238
239 if (inf->flags & POWER_SENSE_LOW)
240 uhchr |= UHCHR_PSPL;
241
242 if (inf->flags & NO_OC_PROTECTION)
243 uhcrhda |= UHCRHDA_NOCP;
244 else
245 uhcrhda &= ~UHCRHDA_NOCP;
246
247 if (inf->flags & OC_MODE_PERPORT)
248 uhcrhda |= UHCRHDA_OCPM;
249 else
250 uhcrhda &= ~UHCRHDA_OCPM;
251
252 if (inf->power_on_delay) {
253 uhcrhda &= ~UHCRHDA_POTPGT(0xff);
254 uhcrhda |= UHCRHDA_POTPGT(inf->power_on_delay / 2);
255 }
256
257 __raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR);
258 __raw_writel(uhcrhda, pxa_ohci->mmio_base + UHCRHDA);
259}
260
261static inline void pxa27x_reset_hc(struct pxa27x_ohci *pxa_ohci)
262{
263 uint32_t uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR);
264
265 __raw_writel(uhchr | UHCHR_FHR, pxa_ohci->mmio_base + UHCHR);
266 udelay(11);
267 __raw_writel(uhchr & ~UHCHR_FHR, pxa_ohci->mmio_base + UHCHR);
268}
269
270#ifdef CONFIG_PXA27x
271extern void pxa27x_clear_otgph(void);
272#else
273#define pxa27x_clear_otgph() do {} while (0)
274#endif
275
276static int pxa27x_start_hc(struct pxa27x_ohci *pxa_ohci, struct device *dev)
277{
278 int retval;
279 struct pxaohci_platform_data *inf;
280 uint32_t uhchr;
281 struct usb_hcd *hcd = dev_get_drvdata(dev);
282
283 inf = dev_get_platdata(dev);
284
285 retval = clk_prepare_enable(pxa_ohci->clk);
286 if (retval)
287 return retval;
288
289 pxa27x_reset_hc(pxa_ohci);
290
291 uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR) | UHCHR_FSBIR;
292 __raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR);
293
294 while (__raw_readl(pxa_ohci->mmio_base + UHCHR) & UHCHR_FSBIR)
295 cpu_relax();
296
297 pxa27x_setup_hc(pxa_ohci, inf);
298
299 if (inf->init)
300 retval = inf->init(dev);
301
302 if (retval < 0) {
303 clk_disable_unprepare(pxa_ohci->clk);
304 return retval;
305 }
306
307 if (cpu_is_pxa3xx())
308 pxa3xx_u2d_start_hc(&hcd->self);
309
310 uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR) & ~UHCHR_SSE;
311 __raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR);
312 __raw_writel(UHCHIE_UPRIE | UHCHIE_RWIE, pxa_ohci->mmio_base + UHCHIE);
313
314 /* Clear any OTG Pin Hold */
315 pxa27x_clear_otgph();
316 return 0;
317}
318
319static void pxa27x_stop_hc(struct pxa27x_ohci *pxa_ohci, struct device *dev)
320{
321 struct pxaohci_platform_data *inf;
322 struct usb_hcd *hcd = dev_get_drvdata(dev);
323 uint32_t uhccoms;
324
325 inf = dev_get_platdata(dev);
326
327 if (cpu_is_pxa3xx())
328 pxa3xx_u2d_stop_hc(&hcd->self);
329
330 if (inf->exit)
331 inf->exit(dev);
332
333 pxa27x_reset_hc(pxa_ohci);
334
335 /* Host Controller Reset */
336 uhccoms = __raw_readl(pxa_ohci->mmio_base + UHCCOMS) | 0x01;
337 __raw_writel(uhccoms, pxa_ohci->mmio_base + UHCCOMS);
338 udelay(10);
339
340 clk_disable_unprepare(pxa_ohci->clk);
341}
342
343#ifdef CONFIG_OF
344static const struct of_device_id pxa_ohci_dt_ids[] = {
345 { .compatible = "marvell,pxa-ohci" },
346 { }
347};
348
349MODULE_DEVICE_TABLE(of, pxa_ohci_dt_ids);
350
351static int ohci_pxa_of_init(struct platform_device *pdev)
352{
353 struct device_node *np = pdev->dev.of_node;
354 struct pxaohci_platform_data *pdata;
355 u32 tmp;
356 int ret;
357
358 if (!np)
359 return 0;
360
361 /* Right now device-tree probed devices don't get dma_mask set.
362 * Since shared usb code relies on it, set it here for now.
363 * Once we have dma capability bindings this can go away.
364 */
365 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
366 if (ret)
367 return ret;
368
369 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
370 if (!pdata)
371 return -ENOMEM;
372
373 if (of_property_read_bool(np, "marvell,enable-port1"))
374 pdata->flags |= ENABLE_PORT1;
375 if (of_property_read_bool(np, "marvell,enable-port2"))
376 pdata->flags |= ENABLE_PORT2;
377 if (of_property_read_bool(np, "marvell,enable-port3"))
378 pdata->flags |= ENABLE_PORT3;
379 if (of_property_read_bool(np, "marvell,port-sense-low"))
380 pdata->flags |= POWER_SENSE_LOW;
381 if (of_property_read_bool(np, "marvell,power-control-low"))
382 pdata->flags |= POWER_CONTROL_LOW;
383 if (of_property_read_bool(np, "marvell,no-oc-protection"))
384 pdata->flags |= NO_OC_PROTECTION;
385 if (of_property_read_bool(np, "marvell,oc-mode-perport"))
386 pdata->flags |= OC_MODE_PERPORT;
387 if (!of_property_read_u32(np, "marvell,power-on-delay", &tmp))
388 pdata->power_on_delay = tmp;
389 if (!of_property_read_u32(np, "marvell,port-mode", &tmp))
390 pdata->port_mode = tmp;
391 if (!of_property_read_u32(np, "marvell,power-budget", &tmp))
392 pdata->power_budget = tmp;
393
394 pdev->dev.platform_data = pdata;
395
396 return 0;
397}
398#else
399static int ohci_pxa_of_init(struct platform_device *pdev)
400{
401 return 0;
402}
403#endif
404
405/*-------------------------------------------------------------------------*/
406
407/* configure so an HC device and id are always provided */
408/* always called with process context; sleeping is OK */
409
410
411/**
412 * ohci_hcd_pxa27x_probe - initialize pxa27x-based HCDs
413 * Context: !in_interrupt()
414 *
415 * Allocates basic resources for this USB host controller, and
416 * then invokes the start() method for the HCD associated with it
417 * through the hotplug entry's driver_data.
418 *
419 */
420static int ohci_hcd_pxa27x_probe(struct platform_device *pdev)
421{
422 int retval, irq;
423 struct usb_hcd *hcd;
424 struct pxaohci_platform_data *inf;
425 struct pxa27x_ohci *pxa_ohci;
426 struct ohci_hcd *ohci;
427 struct resource *r;
428 struct clk *usb_clk;
429 unsigned int i;
430
431 retval = ohci_pxa_of_init(pdev);
432 if (retval)
433 return retval;
434
435 inf = dev_get_platdata(&pdev->dev);
436
437 if (!inf)
438 return -ENODEV;
439
440 irq = platform_get_irq(pdev, 0);
441 if (irq < 0) {
442 pr_err("no resource of IORESOURCE_IRQ");
443 return irq;
444 }
445
446 usb_clk = devm_clk_get(&pdev->dev, NULL);
447 if (IS_ERR(usb_clk))
448 return PTR_ERR(usb_clk);
449
450 hcd = usb_create_hcd(&ohci_pxa27x_hc_driver, &pdev->dev, "pxa27x");
451 if (!hcd)
452 return -ENOMEM;
453
454 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
455 hcd->regs = devm_ioremap_resource(&pdev->dev, r);
456 if (IS_ERR(hcd->regs)) {
457 retval = PTR_ERR(hcd->regs);
458 goto err;
459 }
460 hcd->rsrc_start = r->start;
461 hcd->rsrc_len = resource_size(r);
462
463 /* initialize "struct pxa27x_ohci" */
464 pxa_ohci = to_pxa27x_ohci(hcd);
465 pxa_ohci->clk = usb_clk;
466 pxa_ohci->mmio_base = (void __iomem *)hcd->regs;
467
468 for (i = 0; i < 3; ++i) {
469 char name[6];
470
471 if (!(inf->flags & (ENABLE_PORT1 << i)))
472 continue;
473
474 sprintf(name, "vbus%u", i + 1);
475 pxa_ohci->vbus[i] = devm_regulator_get(&pdev->dev, name);
476 }
477
478 retval = pxa27x_start_hc(pxa_ohci, &pdev->dev);
479 if (retval < 0) {
480 pr_debug("pxa27x_start_hc failed");
481 goto err;
482 }
483
484 /* Select Power Management Mode */
485 pxa27x_ohci_select_pmm(pxa_ohci, inf->port_mode);
486
487 if (inf->power_budget)
488 hcd->power_budget = inf->power_budget;
489
490 /* The value of NDP in roothub_a is incorrect on this hardware */
491 ohci = hcd_to_ohci(hcd);
492 ohci->num_ports = 3;
493
494 retval = usb_add_hcd(hcd, irq, 0);
495 if (retval == 0) {
496 device_wakeup_enable(hcd->self.controller);
497 return retval;
498 }
499
500 pxa27x_stop_hc(pxa_ohci, &pdev->dev);
501 err:
502 usb_put_hcd(hcd);
503 return retval;
504}
505
506
507/* may be called without controller electrically present */
508/* may be called with controller, bus, and devices active */
509
510/**
511 * ohci_hcd_pxa27x_remove - shutdown processing for pxa27x-based HCDs
512 * @dev: USB Host Controller being removed
513 * Context: !in_interrupt()
514 *
515 * Reverses the effect of ohci_hcd_pxa27x_probe(), first invoking
516 * the HCD's stop() method. It is always called from a thread
517 * context, normally "rmmod", "apmd", or something similar.
518 *
519 */
520static int ohci_hcd_pxa27x_remove(struct platform_device *pdev)
521{
522 struct usb_hcd *hcd = platform_get_drvdata(pdev);
523 struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
524 unsigned int i;
525
526 usb_remove_hcd(hcd);
527 pxa27x_stop_hc(pxa_ohci, &pdev->dev);
528
529 for (i = 0; i < 3; ++i)
530 pxa27x_ohci_set_vbus_power(pxa_ohci, i, false);
531
532 usb_put_hcd(hcd);
533 return 0;
534}
535
536/*-------------------------------------------------------------------------*/
537
538#ifdef CONFIG_PM
539static int ohci_hcd_pxa27x_drv_suspend(struct device *dev)
540{
541 struct usb_hcd *hcd = dev_get_drvdata(dev);
542 struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
543 struct ohci_hcd *ohci = hcd_to_ohci(hcd);
544 bool do_wakeup = device_may_wakeup(dev);
545 int ret;
546
547
548 if (time_before(jiffies, ohci->next_statechange))
549 msleep(5);
550 ohci->next_statechange = jiffies;
551
552 ret = ohci_suspend(hcd, do_wakeup);
553 if (ret)
554 return ret;
555
556 pxa27x_stop_hc(pxa_ohci, dev);
557 return ret;
558}
559
560static int ohci_hcd_pxa27x_drv_resume(struct device *dev)
561{
562 struct usb_hcd *hcd = dev_get_drvdata(dev);
563 struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
564 struct pxaohci_platform_data *inf = dev_get_platdata(dev);
565 struct ohci_hcd *ohci = hcd_to_ohci(hcd);
566 int status;
567
568 if (time_before(jiffies, ohci->next_statechange))
569 msleep(5);
570 ohci->next_statechange = jiffies;
571
572 status = pxa27x_start_hc(pxa_ohci, dev);
573 if (status < 0)
574 return status;
575
576 /* Select Power Management Mode */
577 pxa27x_ohci_select_pmm(pxa_ohci, inf->port_mode);
578
579 ohci_resume(hcd, false);
580 return 0;
581}
582
583static const struct dev_pm_ops ohci_hcd_pxa27x_pm_ops = {
584 .suspend = ohci_hcd_pxa27x_drv_suspend,
585 .resume = ohci_hcd_pxa27x_drv_resume,
586};
587#endif
588
589static struct platform_driver ohci_hcd_pxa27x_driver = {
590 .probe = ohci_hcd_pxa27x_probe,
591 .remove = ohci_hcd_pxa27x_remove,
592 .shutdown = usb_hcd_platform_shutdown,
593 .driver = {
594 .name = "pxa27x-ohci",
595 .of_match_table = of_match_ptr(pxa_ohci_dt_ids),
596#ifdef CONFIG_PM
597 .pm = &ohci_hcd_pxa27x_pm_ops,
598#endif
599 },
600};
601
602static const struct ohci_driver_overrides pxa27x_overrides __initconst = {
603 .extra_priv_size = sizeof(struct pxa27x_ohci),
604};
605
606static int __init ohci_pxa27x_init(void)
607{
608 if (usb_disabled())
609 return -ENODEV;
610
611 pr_info("%s: " DRIVER_DESC "\n", hcd_name);
612
613 ohci_init_driver(&ohci_pxa27x_hc_driver, &pxa27x_overrides);
614 ohci_pxa27x_hc_driver.hub_control = pxa27x_ohci_hub_control;
615
616 return platform_driver_register(&ohci_hcd_pxa27x_driver);
617}
618module_init(ohci_pxa27x_init);
619
620static void __exit ohci_pxa27x_cleanup(void)
621{
622 platform_driver_unregister(&ohci_hcd_pxa27x_driver);
623}
624module_exit(ohci_pxa27x_cleanup);
625
626MODULE_DESCRIPTION(DRIVER_DESC);
627MODULE_LICENSE("GPL");
628MODULE_ALIAS("platform:pxa27x-ohci");