Linux Audio

Check our new training course

Loading...
v3.1
   1/*
   2 * Intel GTT (Graphics Translation Table) routines
   3 *
   4 * Caveat: This driver implements the linux agp interface, but this is far from
   5 * a agp driver! GTT support ended up here for purely historical reasons: The
   6 * old userspace intel graphics drivers needed an interface to map memory into
   7 * the GTT. And the drm provides a default interface for graphic devices sitting
   8 * on an agp port. So it made sense to fake the GTT support as an agp port to
   9 * avoid having to create a new api.
  10 *
  11 * With gem this does not make much sense anymore, just needlessly complicates
  12 * the code. But as long as the old graphics stack is still support, it's stuck
  13 * here.
  14 *
  15 * /fairy-tale-mode off
  16 */
  17
  18#include <linux/module.h>
  19#include <linux/pci.h>
  20#include <linux/init.h>
  21#include <linux/kernel.h>
  22#include <linux/pagemap.h>
  23#include <linux/agp_backend.h>
  24#include <linux/delay.h>
  25#include <asm/smp.h>
  26#include "agp.h"
  27#include "intel-agp.h"
  28#include <drm/intel-gtt.h>
 
  29
  30/*
  31 * If we have Intel graphics, we're not going to have anything other than
  32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  33 * on the Intel IOMMU support (CONFIG_DMAR).
  34 * Only newer chipsets need to bother with this, of course.
  35 */
  36#ifdef CONFIG_DMAR
  37#define USE_PCI_DMA_API 1
  38#else
  39#define USE_PCI_DMA_API 0
  40#endif
  41
  42struct intel_gtt_driver {
  43	unsigned int gen : 8;
  44	unsigned int is_g33 : 1;
  45	unsigned int is_pineview : 1;
  46	unsigned int is_ironlake : 1;
  47	unsigned int has_pgtbl_enable : 1;
  48	unsigned int dma_mask_size : 8;
  49	/* Chipset specific GTT setup */
  50	int (*setup)(void);
  51	/* This should undo anything done in ->setup() save the unmapping
  52	 * of the mmio register file, that's done in the generic code. */
  53	void (*cleanup)(void);
  54	void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  55	/* Flags is a more or less chipset specific opaque value.
  56	 * For chipsets that need to support old ums (non-gem) code, this
  57	 * needs to be identical to the various supported agp memory types! */
  58	bool (*check_flags)(unsigned int flags);
  59	void (*chipset_flush)(void);
  60};
  61
  62static struct _intel_private {
  63	struct intel_gtt base;
  64	const struct intel_gtt_driver *driver;
  65	struct pci_dev *pcidev;	/* device one */
  66	struct pci_dev *bridge_dev;
  67	u8 __iomem *registers;
  68	phys_addr_t gtt_bus_addr;
  69	phys_addr_t gma_bus_addr;
  70	u32 PGETBL_save;
  71	u32 __iomem *gtt;		/* I915G */
  72	bool clear_fake_agp; /* on first access via agp, fill with scratch */
  73	int num_dcache_entries;
  74	void __iomem *i9xx_flush_page;
  75	char *i81x_gtt_table;
  76	struct resource ifp_resource;
  77	int resource_valid;
  78	struct page *scratch_page;
  79	dma_addr_t scratch_page_dma;
 
 
 
 
 
 
 
 
 
 
 
  80} intel_private;
  81
  82#define INTEL_GTT_GEN	intel_private.driver->gen
  83#define IS_G33		intel_private.driver->is_g33
  84#define IS_PINEVIEW	intel_private.driver->is_pineview
  85#define IS_IRONLAKE	intel_private.driver->is_ironlake
  86#define HAS_PGTBL_EN	intel_private.driver->has_pgtbl_enable
  87
  88int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
  89			 struct scatterlist **sg_list, int *num_sg)
 
 
  90{
  91	struct sg_table st;
  92	struct scatterlist *sg;
  93	int i;
  94
  95	if (*sg_list)
  96		return 0; /* already mapped (for e.g. resume */
  97
  98	DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  99
 100	if (sg_alloc_table(&st, num_entries, GFP_KERNEL))
 101		goto err;
 102
 103	*sg_list = sg = st.sgl;
 104
 105	for (i = 0 ; i < num_entries; i++, sg = sg_next(sg))
 106		sg_set_page(sg, pages[i], PAGE_SIZE, 0);
 107
 108	*num_sg = pci_map_sg(intel_private.pcidev, *sg_list,
 109				 num_entries, PCI_DMA_BIDIRECTIONAL);
 110	if (unlikely(!*num_sg))
 111		goto err;
 112
 113	return 0;
 114
 115err:
 116	sg_free_table(&st);
 117	return -ENOMEM;
 118}
 119EXPORT_SYMBOL(intel_gtt_map_memory);
 120
 121void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
 122{
 123	struct sg_table st;
 124	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
 125
 126	pci_unmap_sg(intel_private.pcidev, sg_list,
 127		     num_sg, PCI_DMA_BIDIRECTIONAL);
 128
 129	st.sgl = sg_list;
 130	st.orig_nents = st.nents = num_sg;
 131
 132	sg_free_table(&st);
 133}
 134EXPORT_SYMBOL(intel_gtt_unmap_memory);
 135
 136static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
 137{
 138	return;
 139}
 140
 141/* Exists to support ARGB cursors */
 142static struct page *i8xx_alloc_pages(void)
 143{
 144	struct page *page;
 145
 146	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
 147	if (page == NULL)
 148		return NULL;
 149
 150	if (set_pages_uc(page, 4) < 0) {
 151		set_pages_wb(page, 4);
 152		__free_pages(page, 2);
 153		return NULL;
 154	}
 155	get_page(page);
 156	atomic_inc(&agp_bridge->current_memory_agp);
 157	return page;
 158}
 159
 160static void i8xx_destroy_pages(struct page *page)
 161{
 162	if (page == NULL)
 163		return;
 164
 165	set_pages_wb(page, 4);
 166	put_page(page);
 167	__free_pages(page, 2);
 168	atomic_dec(&agp_bridge->current_memory_agp);
 169}
 
 170
 171#define I810_GTT_ORDER 4
 172static int i810_setup(void)
 173{
 174	u32 reg_addr;
 175	char *gtt_table;
 176
 177	/* i81x does not preallocate the gtt. It's always 64kb in size. */
 178	gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
 179	if (gtt_table == NULL)
 180		return -ENOMEM;
 181	intel_private.i81x_gtt_table = gtt_table;
 182
 183	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
 184	reg_addr &= 0xfff80000;
 185
 186	intel_private.registers = ioremap(reg_addr, KB(64));
 187	if (!intel_private.registers)
 188		return -ENOMEM;
 189
 190	writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
 191	       intel_private.registers+I810_PGETBL_CTL);
 192
 193	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
 194
 195	if ((readl(intel_private.registers+I810_DRAM_CTL)
 196		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
 197		dev_info(&intel_private.pcidev->dev,
 198			 "detected 4MB dedicated video ram\n");
 199		intel_private.num_dcache_entries = 1024;
 200	}
 201
 202	return 0;
 203}
 204
 205static void i810_cleanup(void)
 206{
 207	writel(0, intel_private.registers+I810_PGETBL_CTL);
 208	free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
 209}
 210
 
 211static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
 212				      int type)
 213{
 214	int i;
 215
 216	if ((pg_start + mem->page_count)
 217			> intel_private.num_dcache_entries)
 218		return -EINVAL;
 219
 220	if (!mem->is_flushed)
 221		global_cache_flush();
 222
 223	for (i = pg_start; i < (pg_start + mem->page_count); i++) {
 224		dma_addr_t addr = i << PAGE_SHIFT;
 225		intel_private.driver->write_entry(addr,
 226						  i, type);
 227	}
 228	readl(intel_private.gtt+i-1);
 229
 230	return 0;
 231}
 232
 233/*
 234 * The i810/i830 requires a physical address to program its mouse
 235 * pointer into hardware.
 236 * However the Xserver still writes to it through the agp aperture.
 237 */
 238static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
 239{
 240	struct agp_memory *new;
 241	struct page *page;
 242
 243	switch (pg_count) {
 244	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
 245		break;
 246	case 4:
 247		/* kludge to get 4 physical pages for ARGB cursor */
 248		page = i8xx_alloc_pages();
 249		break;
 250	default:
 251		return NULL;
 252	}
 253
 254	if (page == NULL)
 255		return NULL;
 256
 257	new = agp_create_memory(pg_count);
 258	if (new == NULL)
 259		return NULL;
 260
 261	new->pages[0] = page;
 262	if (pg_count == 4) {
 263		/* kludge to get 4 physical pages for ARGB cursor */
 264		new->pages[1] = new->pages[0] + 1;
 265		new->pages[2] = new->pages[1] + 1;
 266		new->pages[3] = new->pages[2] + 1;
 267	}
 268	new->page_count = pg_count;
 269	new->num_scratch_pages = pg_count;
 270	new->type = AGP_PHYS_MEMORY;
 271	new->physical = page_to_phys(new->pages[0]);
 272	return new;
 273}
 274
 275static void intel_i810_free_by_type(struct agp_memory *curr)
 276{
 277	agp_free_key(curr->key);
 278	if (curr->type == AGP_PHYS_MEMORY) {
 279		if (curr->page_count == 4)
 280			i8xx_destroy_pages(curr->pages[0]);
 281		else {
 282			agp_bridge->driver->agp_destroy_page(curr->pages[0],
 283							     AGP_PAGE_DESTROY_UNMAP);
 284			agp_bridge->driver->agp_destroy_page(curr->pages[0],
 285							     AGP_PAGE_DESTROY_FREE);
 286		}
 287		agp_free_page_array(curr);
 288	}
 289	kfree(curr);
 290}
 
 291
 292static int intel_gtt_setup_scratch_page(void)
 293{
 294	struct page *page;
 295	dma_addr_t dma_addr;
 296
 297	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
 298	if (page == NULL)
 299		return -ENOMEM;
 300	get_page(page);
 301	set_pages_uc(page, 1);
 302
 303	if (intel_private.base.needs_dmar) {
 304		dma_addr = pci_map_page(intel_private.pcidev, page, 0,
 305				    PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
 306		if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
 
 307			return -EINVAL;
 
 308
 309		intel_private.scratch_page_dma = dma_addr;
 310	} else
 311		intel_private.scratch_page_dma = page_to_phys(page);
 312
 313	intel_private.scratch_page = page;
 314
 315	return 0;
 316}
 317
 318static void i810_write_entry(dma_addr_t addr, unsigned int entry,
 319			     unsigned int flags)
 320{
 321	u32 pte_flags = I810_PTE_VALID;
 322
 323	switch (flags) {
 324	case AGP_DCACHE_MEMORY:
 325		pte_flags |= I810_PTE_LOCAL;
 326		break;
 327	case AGP_USER_CACHED_MEMORY:
 328		pte_flags |= I830_PTE_SYSTEM_CACHED;
 329		break;
 330	}
 331
 332	writel(addr | pte_flags, intel_private.gtt + entry);
 333}
 334
 335static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
 336	{32, 8192, 3},
 337	{64, 16384, 4},
 338	{128, 32768, 5},
 339	{256, 65536, 6},
 340	{512, 131072, 7},
 341};
 342
 343static unsigned int intel_gtt_stolen_size(void)
 344{
 345	u16 gmch_ctrl;
 346	u8 rdct;
 347	int local = 0;
 348	static const int ddt[4] = { 0, 16, 32, 64 };
 349	unsigned int stolen_size = 0;
 350
 351	if (INTEL_GTT_GEN == 1)
 352		return 0; /* no stolen mem on i81x */
 353
 354	pci_read_config_word(intel_private.bridge_dev,
 355			     I830_GMCH_CTRL, &gmch_ctrl);
 356
 357	if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
 358	    intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
 359		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
 360		case I830_GMCH_GMS_STOLEN_512:
 361			stolen_size = KB(512);
 362			break;
 363		case I830_GMCH_GMS_STOLEN_1024:
 364			stolen_size = MB(1);
 365			break;
 366		case I830_GMCH_GMS_STOLEN_8192:
 367			stolen_size = MB(8);
 368			break;
 369		case I830_GMCH_GMS_LOCAL:
 370			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
 371			stolen_size = (I830_RDRAM_ND(rdct) + 1) *
 372					MB(ddt[I830_RDRAM_DDT(rdct)]);
 373			local = 1;
 374			break;
 375		default:
 376			stolen_size = 0;
 377			break;
 378		}
 379	} else if (INTEL_GTT_GEN == 6) {
 380		/*
 381		 * SandyBridge has new memory control reg at 0x50.w
 382		 */
 383		u16 snb_gmch_ctl;
 384		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
 385		switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
 386		case SNB_GMCH_GMS_STOLEN_32M:
 387			stolen_size = MB(32);
 388			break;
 389		case SNB_GMCH_GMS_STOLEN_64M:
 390			stolen_size = MB(64);
 391			break;
 392		case SNB_GMCH_GMS_STOLEN_96M:
 393			stolen_size = MB(96);
 394			break;
 395		case SNB_GMCH_GMS_STOLEN_128M:
 396			stolen_size = MB(128);
 397			break;
 398		case SNB_GMCH_GMS_STOLEN_160M:
 399			stolen_size = MB(160);
 400			break;
 401		case SNB_GMCH_GMS_STOLEN_192M:
 402			stolen_size = MB(192);
 403			break;
 404		case SNB_GMCH_GMS_STOLEN_224M:
 405			stolen_size = MB(224);
 406			break;
 407		case SNB_GMCH_GMS_STOLEN_256M:
 408			stolen_size = MB(256);
 409			break;
 410		case SNB_GMCH_GMS_STOLEN_288M:
 411			stolen_size = MB(288);
 412			break;
 413		case SNB_GMCH_GMS_STOLEN_320M:
 414			stolen_size = MB(320);
 415			break;
 416		case SNB_GMCH_GMS_STOLEN_352M:
 417			stolen_size = MB(352);
 418			break;
 419		case SNB_GMCH_GMS_STOLEN_384M:
 420			stolen_size = MB(384);
 421			break;
 422		case SNB_GMCH_GMS_STOLEN_416M:
 423			stolen_size = MB(416);
 424			break;
 425		case SNB_GMCH_GMS_STOLEN_448M:
 426			stolen_size = MB(448);
 427			break;
 428		case SNB_GMCH_GMS_STOLEN_480M:
 429			stolen_size = MB(480);
 430			break;
 431		case SNB_GMCH_GMS_STOLEN_512M:
 432			stolen_size = MB(512);
 433			break;
 434		}
 435	} else {
 436		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
 437		case I855_GMCH_GMS_STOLEN_1M:
 438			stolen_size = MB(1);
 439			break;
 440		case I855_GMCH_GMS_STOLEN_4M:
 441			stolen_size = MB(4);
 442			break;
 443		case I855_GMCH_GMS_STOLEN_8M:
 444			stolen_size = MB(8);
 445			break;
 446		case I855_GMCH_GMS_STOLEN_16M:
 447			stolen_size = MB(16);
 448			break;
 449		case I855_GMCH_GMS_STOLEN_32M:
 450			stolen_size = MB(32);
 451			break;
 452		case I915_GMCH_GMS_STOLEN_48M:
 453			stolen_size = MB(48);
 454			break;
 455		case I915_GMCH_GMS_STOLEN_64M:
 456			stolen_size = MB(64);
 457			break;
 458		case G33_GMCH_GMS_STOLEN_128M:
 459			stolen_size = MB(128);
 460			break;
 461		case G33_GMCH_GMS_STOLEN_256M:
 462			stolen_size = MB(256);
 463			break;
 464		case INTEL_GMCH_GMS_STOLEN_96M:
 465			stolen_size = MB(96);
 466			break;
 467		case INTEL_GMCH_GMS_STOLEN_160M:
 468			stolen_size = MB(160);
 469			break;
 470		case INTEL_GMCH_GMS_STOLEN_224M:
 471			stolen_size = MB(224);
 472			break;
 473		case INTEL_GMCH_GMS_STOLEN_352M:
 474			stolen_size = MB(352);
 475			break;
 476		default:
 477			stolen_size = 0;
 478			break;
 479		}
 480	}
 481
 482	if (stolen_size > 0) {
 483		dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
 484		       stolen_size / KB(1), local ? "local" : "stolen");
 485	} else {
 486		dev_info(&intel_private.bridge_dev->dev,
 487		       "no pre-allocated video memory detected\n");
 488		stolen_size = 0;
 489	}
 490
 491	return stolen_size;
 492}
 493
 494static void i965_adjust_pgetbl_size(unsigned int size_flag)
 495{
 496	u32 pgetbl_ctl, pgetbl_ctl2;
 497
 498	/* ensure that ppgtt is disabled */
 499	pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
 500	pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
 501	writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
 502
 503	/* write the new ggtt size */
 504	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
 505	pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
 506	pgetbl_ctl |= size_flag;
 507	writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
 508}
 509
 510static unsigned int i965_gtt_total_entries(void)
 511{
 512	int size;
 513	u32 pgetbl_ctl;
 514	u16 gmch_ctl;
 515
 516	pci_read_config_word(intel_private.bridge_dev,
 517			     I830_GMCH_CTRL, &gmch_ctl);
 518
 519	if (INTEL_GTT_GEN == 5) {
 520		switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
 521		case G4x_GMCH_SIZE_1M:
 522		case G4x_GMCH_SIZE_VT_1M:
 523			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
 524			break;
 525		case G4x_GMCH_SIZE_VT_1_5M:
 526			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
 527			break;
 528		case G4x_GMCH_SIZE_2M:
 529		case G4x_GMCH_SIZE_VT_2M:
 530			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
 531			break;
 532		}
 533	}
 534
 535	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
 536
 537	switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
 538	case I965_PGETBL_SIZE_128KB:
 539		size = KB(128);
 540		break;
 541	case I965_PGETBL_SIZE_256KB:
 542		size = KB(256);
 543		break;
 544	case I965_PGETBL_SIZE_512KB:
 545		size = KB(512);
 546		break;
 547	/* GTT pagetable sizes bigger than 512KB are not possible on G33! */
 548	case I965_PGETBL_SIZE_1MB:
 549		size = KB(1024);
 550		break;
 551	case I965_PGETBL_SIZE_2MB:
 552		size = KB(2048);
 553		break;
 554	case I965_PGETBL_SIZE_1_5MB:
 555		size = KB(1024 + 512);
 556		break;
 557	default:
 558		dev_info(&intel_private.pcidev->dev,
 559			 "unknown page table size, assuming 512KB\n");
 560		size = KB(512);
 561	}
 562
 563	return size/4;
 564}
 565
 566static unsigned int intel_gtt_total_entries(void)
 567{
 568	int size;
 569
 570	if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
 571		return i965_gtt_total_entries();
 572	else if (INTEL_GTT_GEN == 6) {
 573		u16 snb_gmch_ctl;
 574
 575		pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
 576		switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
 577		default:
 578		case SNB_GTT_SIZE_0M:
 579			printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
 580			size = MB(0);
 581			break;
 582		case SNB_GTT_SIZE_1M:
 583			size = MB(1);
 584			break;
 585		case SNB_GTT_SIZE_2M:
 586			size = MB(2);
 587			break;
 588		}
 589		return size/4;
 590	} else {
 591		/* On previous hardware, the GTT size was just what was
 592		 * required to map the aperture.
 593		 */
 594		return intel_private.base.gtt_mappable_entries;
 595	}
 596}
 597
 598static unsigned int intel_gtt_mappable_entries(void)
 599{
 600	unsigned int aperture_size;
 601
 602	if (INTEL_GTT_GEN == 1) {
 603		u32 smram_miscc;
 604
 605		pci_read_config_dword(intel_private.bridge_dev,
 606				      I810_SMRAM_MISCC, &smram_miscc);
 607
 608		if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
 609				== I810_GFX_MEM_WIN_32M)
 610			aperture_size = MB(32);
 611		else
 612			aperture_size = MB(64);
 613	} else if (INTEL_GTT_GEN == 2) {
 614		u16 gmch_ctrl;
 615
 616		pci_read_config_word(intel_private.bridge_dev,
 617				     I830_GMCH_CTRL, &gmch_ctrl);
 618
 619		if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
 620			aperture_size = MB(64);
 621		else
 622			aperture_size = MB(128);
 623	} else {
 624		/* 9xx supports large sizes, just look at the length */
 625		aperture_size = pci_resource_len(intel_private.pcidev, 2);
 626	}
 627
 628	return aperture_size >> PAGE_SHIFT;
 629}
 630
 631static void intel_gtt_teardown_scratch_page(void)
 632{
 633	set_pages_wb(intel_private.scratch_page, 1);
 634	pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
 635		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
 636	put_page(intel_private.scratch_page);
 
 637	__free_page(intel_private.scratch_page);
 638}
 639
 640static void intel_gtt_cleanup(void)
 641{
 642	intel_private.driver->cleanup();
 643
 644	iounmap(intel_private.gtt);
 645	iounmap(intel_private.registers);
 646
 647	intel_gtt_teardown_scratch_page();
 648}
 649
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 650static int intel_gtt_init(void)
 651{
 652	u32 gtt_map_size;
 653	int ret;
 654
 655	ret = intel_private.driver->setup();
 656	if (ret != 0)
 657		return ret;
 658
 659	intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
 660	intel_private.base.gtt_total_entries = intel_gtt_total_entries();
 661
 662	/* save the PGETBL reg for resume */
 663	intel_private.PGETBL_save =
 664		readl(intel_private.registers+I810_PGETBL_CTL)
 665			& ~I810_PGETBL_ENABLED;
 666	/* we only ever restore the register when enabling the PGTBL... */
 667	if (HAS_PGTBL_EN)
 668		intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
 669
 670	dev_info(&intel_private.bridge_dev->dev,
 671			"detected gtt size: %dK total, %dK mappable\n",
 672			intel_private.base.gtt_total_entries * 4,
 673			intel_private.base.gtt_mappable_entries * 4);
 674
 675	gtt_map_size = intel_private.base.gtt_total_entries * 4;
 676
 677	intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
 678				    gtt_map_size);
 679	if (!intel_private.gtt) {
 
 
 
 
 
 680		intel_private.driver->cleanup();
 681		iounmap(intel_private.registers);
 682		return -ENOMEM;
 683	}
 684
 
 685	global_cache_flush();   /* FIXME: ? */
 
 686
 687	intel_private.base.stolen_size = intel_gtt_stolen_size();
 688
 689	intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
 690
 691	ret = intel_gtt_setup_scratch_page();
 692	if (ret != 0) {
 693		intel_gtt_cleanup();
 694		return ret;
 695	}
 696
 
 
 
 
 
 
 697	return 0;
 698}
 699
 
 
 
 
 
 
 
 
 
 700static int intel_fake_agp_fetch_size(void)
 701{
 702	int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
 703	unsigned int aper_size;
 704	int i;
 705
 706	aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
 707		    / MB(1);
 708
 709	for (i = 0; i < num_sizes; i++) {
 710		if (aper_size == intel_fake_agp_sizes[i].size) {
 711			agp_bridge->current_size =
 712				(void *) (intel_fake_agp_sizes + i);
 713			return aper_size;
 714		}
 715	}
 716
 717	return 0;
 718}
 
 719
 720static void i830_cleanup(void)
 721{
 722}
 723
 724/* The chipset_flush interface needs to get data that has already been
 725 * flushed out of the CPU all the way out to main memory, because the GPU
 726 * doesn't snoop those buffers.
 727 *
 728 * The 8xx series doesn't have the same lovely interface for flushing the
 729 * chipset write buffers that the later chips do. According to the 865
 730 * specs, it's 64 octwords, or 1KB.  So, to get those previous things in
 731 * that buffer out, we just fill 1KB and clflush it out, on the assumption
 732 * that it'll push whatever was in there out.  It appears to work.
 733 */
 734static void i830_chipset_flush(void)
 735{
 736	unsigned long timeout = jiffies + msecs_to_jiffies(1000);
 737
 738	/* Forcibly evict everything from the CPU write buffers.
 739	 * clflush appears to be insufficient.
 740	 */
 741	wbinvd_on_all_cpus();
 742
 743	/* Now we've only seen documents for this magic bit on 855GM,
 744	 * we hope it exists for the other gen2 chipsets...
 745	 *
 746	 * Also works as advertised on my 845G.
 747	 */
 748	writel(readl(intel_private.registers+I830_HIC) | (1<<31),
 749	       intel_private.registers+I830_HIC);
 750
 751	while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
 752		if (time_after(jiffies, timeout))
 753			break;
 754
 755		udelay(50);
 756	}
 757}
 758
 759static void i830_write_entry(dma_addr_t addr, unsigned int entry,
 760			     unsigned int flags)
 761{
 762	u32 pte_flags = I810_PTE_VALID;
 763
 764	if (flags ==  AGP_USER_CACHED_MEMORY)
 765		pte_flags |= I830_PTE_SYSTEM_CACHED;
 766
 767	writel(addr | pte_flags, intel_private.gtt + entry);
 768}
 769
 770static bool intel_enable_gtt(void)
 771{
 772	u32 gma_addr;
 773	u8 __iomem *reg;
 774
 775	if (INTEL_GTT_GEN <= 2)
 776		pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
 777				      &gma_addr);
 778	else
 779		pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
 780				      &gma_addr);
 781
 782	intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
 783
 784	if (INTEL_GTT_GEN >= 6)
 785	    return true;
 786
 787	if (INTEL_GTT_GEN == 2) {
 788		u16 gmch_ctrl;
 789
 790		pci_read_config_word(intel_private.bridge_dev,
 791				     I830_GMCH_CTRL, &gmch_ctrl);
 792		gmch_ctrl |= I830_GMCH_ENABLED;
 793		pci_write_config_word(intel_private.bridge_dev,
 794				      I830_GMCH_CTRL, gmch_ctrl);
 795
 796		pci_read_config_word(intel_private.bridge_dev,
 797				     I830_GMCH_CTRL, &gmch_ctrl);
 798		if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
 799			dev_err(&intel_private.pcidev->dev,
 800				"failed to enable the GTT: GMCH_CTRL=%x\n",
 801				gmch_ctrl);
 802			return false;
 803		}
 804	}
 805
 806	/* On the resume path we may be adjusting the PGTBL value, so
 807	 * be paranoid and flush all chipset write buffers...
 808	 */
 809	if (INTEL_GTT_GEN >= 3)
 810		writel(0, intel_private.registers+GFX_FLSH_CNTL);
 811
 812	reg = intel_private.registers+I810_PGETBL_CTL;
 813	writel(intel_private.PGETBL_save, reg);
 814	if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
 815		dev_err(&intel_private.pcidev->dev,
 816			"failed to enable the GTT: PGETBL=%x [expected %x]\n",
 817			readl(reg), intel_private.PGETBL_save);
 818		return false;
 819	}
 820
 821	if (INTEL_GTT_GEN >= 3)
 822		writel(0, intel_private.registers+GFX_FLSH_CNTL);
 823
 824	return true;
 825}
 
 826
 827static int i830_setup(void)
 828{
 829	u32 reg_addr;
 830
 831	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
 832	reg_addr &= 0xfff80000;
 833
 834	intel_private.registers = ioremap(reg_addr, KB(64));
 835	if (!intel_private.registers)
 836		return -ENOMEM;
 837
 838	intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
 839
 840	return 0;
 841}
 842
 
 843static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
 844{
 845	agp_bridge->gatt_table_real = NULL;
 846	agp_bridge->gatt_table = NULL;
 847	agp_bridge->gatt_bus_addr = 0;
 848
 849	return 0;
 850}
 851
 852static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
 853{
 854	return 0;
 855}
 856
 857static int intel_fake_agp_configure(void)
 858{
 859	if (!intel_enable_gtt())
 860	    return -EIO;
 861
 862	intel_private.clear_fake_agp = true;
 863	agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
 864
 865	return 0;
 866}
 
 867
 868static bool i830_check_flags(unsigned int flags)
 869{
 870	switch (flags) {
 871	case 0:
 872	case AGP_PHYS_MEMORY:
 873	case AGP_USER_CACHED_MEMORY:
 874	case AGP_USER_MEMORY:
 875		return true;
 876	}
 877
 878	return false;
 879}
 880
 881void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
 882				 unsigned int sg_len,
 
 
 
 
 
 
 
 
 
 
 883				 unsigned int pg_start,
 884				 unsigned int flags)
 885{
 886	struct scatterlist *sg;
 887	unsigned int len, m;
 888	int i, j;
 889
 890	j = pg_start;
 891
 892	/* sg may merge pages, but we have to separate
 893	 * per-page addr for GTT */
 894	for_each_sg(sg_list, sg, sg_len, i) {
 895		len = sg_dma_len(sg) >> PAGE_SHIFT;
 896		for (m = 0; m < len; m++) {
 897			dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
 898			intel_private.driver->write_entry(addr,
 899							  j, flags);
 900			j++;
 901		}
 902	}
 903	readl(intel_private.gtt+j-1);
 
 
 904}
 905EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
 906
 907void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
 908			    struct page **pages, unsigned int flags)
 
 
 
 909{
 910	int i, j;
 911
 912	for (i = 0, j = first_entry; i < num_entries; i++, j++) {
 913		dma_addr_t addr = page_to_phys(pages[i]);
 914		intel_private.driver->write_entry(addr,
 915						  j, flags);
 916	}
 917	readl(intel_private.gtt+j-1);
 918}
 919EXPORT_SYMBOL(intel_gtt_insert_pages);
 920
 921static int intel_fake_agp_insert_entries(struct agp_memory *mem,
 922					 off_t pg_start, int type)
 923{
 924	int ret = -EINVAL;
 925
 926	if (intel_private.clear_fake_agp) {
 927		int start = intel_private.base.stolen_size / PAGE_SIZE;
 928		int end = intel_private.base.gtt_mappable_entries;
 929		intel_gtt_clear_range(start, end - start);
 930		intel_private.clear_fake_agp = false;
 931	}
 932
 933	if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
 934		return i810_insert_dcache_entries(mem, pg_start, type);
 935
 936	if (mem->page_count == 0)
 937		goto out;
 938
 939	if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
 940		goto out_err;
 941
 942	if (type != mem->type)
 943		goto out_err;
 944
 945	if (!intel_private.driver->check_flags(type))
 946		goto out_err;
 947
 948	if (!mem->is_flushed)
 949		global_cache_flush();
 950
 951	if (intel_private.base.needs_dmar) {
 952		ret = intel_gtt_map_memory(mem->pages, mem->page_count,
 953					   &mem->sg_list, &mem->num_sg);
 
 954		if (ret != 0)
 955			return ret;
 956
 957		intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
 958					    pg_start, type);
 
 959	} else
 960		intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
 961				       type);
 962
 963out:
 964	ret = 0;
 965out_err:
 966	mem->is_flushed = true;
 967	return ret;
 968}
 
 969
 970void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
 971{
 972	unsigned int i;
 973
 974	for (i = first_entry; i < (first_entry + num_entries); i++) {
 975		intel_private.driver->write_entry(intel_private.scratch_page_dma,
 976						  i, 0);
 977	}
 978	readl(intel_private.gtt+i-1);
 979}
 980EXPORT_SYMBOL(intel_gtt_clear_range);
 981
 
 982static int intel_fake_agp_remove_entries(struct agp_memory *mem,
 983					 off_t pg_start, int type)
 984{
 985	if (mem->page_count == 0)
 986		return 0;
 987
 988	intel_gtt_clear_range(pg_start, mem->page_count);
 989
 990	if (intel_private.base.needs_dmar) {
 991		intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
 992		mem->sg_list = NULL;
 993		mem->num_sg = 0;
 994	}
 995
 996	return 0;
 997}
 998
 999static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
1000						       int type)
1001{
1002	struct agp_memory *new;
1003
1004	if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
1005		if (pg_count != intel_private.num_dcache_entries)
1006			return NULL;
1007
1008		new = agp_create_memory(1);
1009		if (new == NULL)
1010			return NULL;
1011
1012		new->type = AGP_DCACHE_MEMORY;
1013		new->page_count = pg_count;
1014		new->num_scratch_pages = 0;
1015		agp_free_page_array(new);
1016		return new;
1017	}
1018	if (type == AGP_PHYS_MEMORY)
1019		return alloc_agpphysmem_i8xx(pg_count, type);
1020	/* always return NULL for other allocation types for now */
1021	return NULL;
1022}
 
1023
1024static int intel_alloc_chipset_flush_resource(void)
1025{
1026	int ret;
1027	ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1028				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1029				     pcibios_align_resource, intel_private.bridge_dev);
1030
1031	return ret;
1032}
1033
1034static void intel_i915_setup_chipset_flush(void)
1035{
1036	int ret;
1037	u32 temp;
1038
1039	pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
1040	if (!(temp & 0x1)) {
1041		intel_alloc_chipset_flush_resource();
1042		intel_private.resource_valid = 1;
1043		pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1044	} else {
1045		temp &= ~1;
1046
1047		intel_private.resource_valid = 1;
1048		intel_private.ifp_resource.start = temp;
1049		intel_private.ifp_resource.end = temp + PAGE_SIZE;
1050		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1051		/* some BIOSes reserve this area in a pnp some don't */
1052		if (ret)
1053			intel_private.resource_valid = 0;
1054	}
1055}
1056
1057static void intel_i965_g33_setup_chipset_flush(void)
1058{
1059	u32 temp_hi, temp_lo;
1060	int ret;
1061
1062	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1063	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
1064
1065	if (!(temp_lo & 0x1)) {
1066
1067		intel_alloc_chipset_flush_resource();
1068
1069		intel_private.resource_valid = 1;
1070		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
1071			upper_32_bits(intel_private.ifp_resource.start));
1072		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1073	} else {
1074		u64 l64;
1075
1076		temp_lo &= ~0x1;
1077		l64 = ((u64)temp_hi << 32) | temp_lo;
1078
1079		intel_private.resource_valid = 1;
1080		intel_private.ifp_resource.start = l64;
1081		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1082		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1083		/* some BIOSes reserve this area in a pnp some don't */
1084		if (ret)
1085			intel_private.resource_valid = 0;
1086	}
1087}
1088
1089static void intel_i9xx_setup_flush(void)
1090{
1091	/* return if already configured */
1092	if (intel_private.ifp_resource.start)
1093		return;
1094
1095	if (INTEL_GTT_GEN == 6)
1096		return;
1097
1098	/* setup a resource for this object */
1099	intel_private.ifp_resource.name = "Intel Flush Page";
1100	intel_private.ifp_resource.flags = IORESOURCE_MEM;
1101
1102	/* Setup chipset flush for 915 */
1103	if (IS_G33 || INTEL_GTT_GEN >= 4) {
1104		intel_i965_g33_setup_chipset_flush();
1105	} else {
1106		intel_i915_setup_chipset_flush();
1107	}
1108
1109	if (intel_private.ifp_resource.start)
1110		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1111	if (!intel_private.i9xx_flush_page)
1112		dev_err(&intel_private.pcidev->dev,
1113			"can't ioremap flush page - no chipset flushing\n");
1114}
1115
1116static void i9xx_cleanup(void)
1117{
1118	if (intel_private.i9xx_flush_page)
1119		iounmap(intel_private.i9xx_flush_page);
1120	if (intel_private.resource_valid)
1121		release_resource(&intel_private.ifp_resource);
1122	intel_private.ifp_resource.start = 0;
1123	intel_private.resource_valid = 0;
1124}
1125
1126static void i9xx_chipset_flush(void)
1127{
 
1128	if (intel_private.i9xx_flush_page)
1129		writel(1, intel_private.i9xx_flush_page);
1130}
1131
1132static void i965_write_entry(dma_addr_t addr,
1133			     unsigned int entry,
1134			     unsigned int flags)
1135{
1136	u32 pte_flags;
1137
1138	pte_flags = I810_PTE_VALID;
1139	if (flags == AGP_USER_CACHED_MEMORY)
1140		pte_flags |= I830_PTE_SYSTEM_CACHED;
1141
1142	/* Shift high bits down */
1143	addr |= (addr >> 28) & 0xf0;
1144	writel(addr | pte_flags, intel_private.gtt + entry);
1145}
1146
1147static bool gen6_check_flags(unsigned int flags)
1148{
1149	return true;
1150}
1151
1152static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
1153			     unsigned int flags)
1154{
1155	unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
1156	unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
1157	u32 pte_flags;
1158
1159	if (type_mask == AGP_USER_MEMORY)
1160		pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
1161	else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
1162		pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
1163		if (gfdt)
1164			pte_flags |= GEN6_PTE_GFDT;
1165	} else { /* set 'normal'/'cached' to LLC by default */
1166		pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
1167		if (gfdt)
1168			pte_flags |= GEN6_PTE_GFDT;
1169	}
1170
1171	/* gen6 has bit11-4 for physical addr bit39-32 */
1172	addr |= (addr >> 28) & 0xff0;
1173	writel(addr | pte_flags, intel_private.gtt + entry);
1174}
1175
1176static void gen6_cleanup(void)
1177{
1178}
1179
1180static int i9xx_setup(void)
1181{
1182	u32 reg_addr;
 
1183
1184	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1185
1186	reg_addr &= 0xfff80000;
1187
1188	intel_private.registers = ioremap(reg_addr, 128 * 4096);
1189	if (!intel_private.registers)
1190		return -ENOMEM;
1191
1192	if (INTEL_GTT_GEN == 3) {
1193		u32 gtt_addr;
1194
1195		pci_read_config_dword(intel_private.pcidev,
1196				      I915_PTEADDR, &gtt_addr);
1197		intel_private.gtt_bus_addr = gtt_addr;
1198	} else {
1199		u32 gtt_offset;
1200
1201		switch (INTEL_GTT_GEN) {
1202		case 5:
1203		case 6:
1204			gtt_offset = MB(2);
1205			break;
1206		case 4:
1207		default:
1208			gtt_offset =  KB(512);
1209			break;
1210		}
1211		intel_private.gtt_bus_addr = reg_addr + gtt_offset;
1212	}
1213
1214	intel_i9xx_setup_flush();
1215
1216	return 0;
1217}
1218
 
1219static const struct agp_bridge_driver intel_fake_agp_driver = {
1220	.owner			= THIS_MODULE,
1221	.size_type		= FIXED_APER_SIZE,
1222	.aperture_sizes		= intel_fake_agp_sizes,
1223	.num_aperture_sizes	= ARRAY_SIZE(intel_fake_agp_sizes),
1224	.configure		= intel_fake_agp_configure,
1225	.fetch_size		= intel_fake_agp_fetch_size,
1226	.cleanup		= intel_gtt_cleanup,
1227	.agp_enable		= intel_fake_agp_enable,
1228	.cache_flush		= global_cache_flush,
1229	.create_gatt_table	= intel_fake_agp_create_gatt_table,
1230	.free_gatt_table	= intel_fake_agp_free_gatt_table,
1231	.insert_memory		= intel_fake_agp_insert_entries,
1232	.remove_memory		= intel_fake_agp_remove_entries,
1233	.alloc_by_type		= intel_fake_agp_alloc_by_type,
1234	.free_by_type		= intel_i810_free_by_type,
1235	.agp_alloc_page		= agp_generic_alloc_page,
1236	.agp_alloc_pages        = agp_generic_alloc_pages,
1237	.agp_destroy_page	= agp_generic_destroy_page,
1238	.agp_destroy_pages      = agp_generic_destroy_pages,
1239};
 
1240
1241static const struct intel_gtt_driver i81x_gtt_driver = {
1242	.gen = 1,
1243	.has_pgtbl_enable = 1,
1244	.dma_mask_size = 32,
1245	.setup = i810_setup,
1246	.cleanup = i810_cleanup,
1247	.check_flags = i830_check_flags,
1248	.write_entry = i810_write_entry,
1249};
1250static const struct intel_gtt_driver i8xx_gtt_driver = {
1251	.gen = 2,
1252	.has_pgtbl_enable = 1,
1253	.setup = i830_setup,
1254	.cleanup = i830_cleanup,
1255	.write_entry = i830_write_entry,
1256	.dma_mask_size = 32,
1257	.check_flags = i830_check_flags,
1258	.chipset_flush = i830_chipset_flush,
1259};
1260static const struct intel_gtt_driver i915_gtt_driver = {
1261	.gen = 3,
1262	.has_pgtbl_enable = 1,
1263	.setup = i9xx_setup,
1264	.cleanup = i9xx_cleanup,
1265	/* i945 is the last gpu to need phys mem (for overlay and cursors). */
1266	.write_entry = i830_write_entry,
1267	.dma_mask_size = 32,
1268	.check_flags = i830_check_flags,
1269	.chipset_flush = i9xx_chipset_flush,
1270};
1271static const struct intel_gtt_driver g33_gtt_driver = {
1272	.gen = 3,
1273	.is_g33 = 1,
1274	.setup = i9xx_setup,
1275	.cleanup = i9xx_cleanup,
1276	.write_entry = i965_write_entry,
1277	.dma_mask_size = 36,
1278	.check_flags = i830_check_flags,
1279	.chipset_flush = i9xx_chipset_flush,
1280};
1281static const struct intel_gtt_driver pineview_gtt_driver = {
1282	.gen = 3,
1283	.is_pineview = 1, .is_g33 = 1,
1284	.setup = i9xx_setup,
1285	.cleanup = i9xx_cleanup,
1286	.write_entry = i965_write_entry,
1287	.dma_mask_size = 36,
1288	.check_flags = i830_check_flags,
1289	.chipset_flush = i9xx_chipset_flush,
1290};
1291static const struct intel_gtt_driver i965_gtt_driver = {
1292	.gen = 4,
1293	.has_pgtbl_enable = 1,
1294	.setup = i9xx_setup,
1295	.cleanup = i9xx_cleanup,
1296	.write_entry = i965_write_entry,
1297	.dma_mask_size = 36,
1298	.check_flags = i830_check_flags,
1299	.chipset_flush = i9xx_chipset_flush,
1300};
1301static const struct intel_gtt_driver g4x_gtt_driver = {
1302	.gen = 5,
1303	.setup = i9xx_setup,
1304	.cleanup = i9xx_cleanup,
1305	.write_entry = i965_write_entry,
1306	.dma_mask_size = 36,
1307	.check_flags = i830_check_flags,
1308	.chipset_flush = i9xx_chipset_flush,
1309};
1310static const struct intel_gtt_driver ironlake_gtt_driver = {
1311	.gen = 5,
1312	.is_ironlake = 1,
1313	.setup = i9xx_setup,
1314	.cleanup = i9xx_cleanup,
1315	.write_entry = i965_write_entry,
1316	.dma_mask_size = 36,
1317	.check_flags = i830_check_flags,
1318	.chipset_flush = i9xx_chipset_flush,
1319};
1320static const struct intel_gtt_driver sandybridge_gtt_driver = {
1321	.gen = 6,
1322	.setup = i9xx_setup,
1323	.cleanup = gen6_cleanup,
1324	.write_entry = gen6_write_entry,
1325	.dma_mask_size = 40,
1326	.check_flags = gen6_check_flags,
1327	.chipset_flush = i9xx_chipset_flush,
1328};
1329
1330/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
1331 * driver and gmch_driver must be non-null, and find_gmch will determine
1332 * which one should be used if a gmch_chip_id is present.
1333 */
1334static const struct intel_gtt_driver_description {
1335	unsigned int gmch_chip_id;
1336	char *name;
1337	const struct intel_gtt_driver *gtt_driver;
1338} intel_gtt_chipsets[] = {
1339	{ PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
1340		&i81x_gtt_driver},
1341	{ PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
1342		&i81x_gtt_driver},
1343	{ PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
1344		&i81x_gtt_driver},
1345	{ PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
1346		&i81x_gtt_driver},
1347	{ PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1348		&i8xx_gtt_driver},
1349	{ PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
1350		&i8xx_gtt_driver},
1351	{ PCI_DEVICE_ID_INTEL_82854_IG, "854",
1352		&i8xx_gtt_driver},
1353	{ PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1354		&i8xx_gtt_driver},
1355	{ PCI_DEVICE_ID_INTEL_82865_IG, "865",
1356		&i8xx_gtt_driver},
1357	{ PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1358		&i915_gtt_driver },
1359	{ PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1360		&i915_gtt_driver },
1361	{ PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1362		&i915_gtt_driver },
1363	{ PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1364		&i915_gtt_driver },
1365	{ PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1366		&i915_gtt_driver },
1367	{ PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1368		&i915_gtt_driver },
1369	{ PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1370		&i965_gtt_driver },
1371	{ PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1372		&i965_gtt_driver },
1373	{ PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1374		&i965_gtt_driver },
1375	{ PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1376		&i965_gtt_driver },
1377	{ PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1378		&i965_gtt_driver },
1379	{ PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1380		&i965_gtt_driver },
1381	{ PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1382		&g33_gtt_driver },
1383	{ PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1384		&g33_gtt_driver },
1385	{ PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1386		&g33_gtt_driver },
1387	{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1388		&pineview_gtt_driver },
1389	{ PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1390		&pineview_gtt_driver },
1391	{ PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1392		&g4x_gtt_driver },
1393	{ PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1394		&g4x_gtt_driver },
1395	{ PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1396		&g4x_gtt_driver },
1397	{ PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1398		&g4x_gtt_driver },
1399	{ PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1400		&g4x_gtt_driver },
1401	{ PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1402		&g4x_gtt_driver },
1403	{ PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1404		&g4x_gtt_driver },
1405	{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1406	    "HD Graphics", &ironlake_gtt_driver },
1407	{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1408	    "HD Graphics", &ironlake_gtt_driver },
1409	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
1410	    "Sandybridge", &sandybridge_gtt_driver },
1411	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
1412	    "Sandybridge", &sandybridge_gtt_driver },
1413	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
1414	    "Sandybridge", &sandybridge_gtt_driver },
1415	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
1416	    "Sandybridge", &sandybridge_gtt_driver },
1417	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
1418	    "Sandybridge", &sandybridge_gtt_driver },
1419	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
1420	    "Sandybridge", &sandybridge_gtt_driver },
1421	{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
1422	    "Sandybridge", &sandybridge_gtt_driver },
1423	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT1_IG,
1424	    "Ivybridge", &sandybridge_gtt_driver },
1425	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT2_IG,
1426	    "Ivybridge", &sandybridge_gtt_driver },
1427	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT1_IG,
1428	    "Ivybridge", &sandybridge_gtt_driver },
1429	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT2_IG,
1430	    "Ivybridge", &sandybridge_gtt_driver },
1431	{ PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT1_IG,
1432	    "Ivybridge", &sandybridge_gtt_driver },
1433	{ 0, NULL, NULL }
1434};
1435
1436static int find_gmch(u16 device)
1437{
1438	struct pci_dev *gmch_device;
1439
1440	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1441	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1442		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1443					     device, gmch_device);
1444	}
1445
1446	if (!gmch_device)
1447		return 0;
1448
1449	intel_private.pcidev = gmch_device;
1450	return 1;
1451}
1452
1453int intel_gmch_probe(struct pci_dev *pdev,
1454				      struct agp_bridge_data *bridge)
1455{
1456	int i, mask;
1457	intel_private.driver = NULL;
1458
1459	for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1460		if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
 
 
 
 
 
 
 
 
 
1461			intel_private.driver =
1462				intel_gtt_chipsets[i].gtt_driver;
1463			break;
1464		}
1465	}
1466
1467	if (!intel_private.driver)
1468		return 0;
1469
1470	bridge->driver = &intel_fake_agp_driver;
1471	bridge->dev_private_data = &intel_private;
1472	bridge->dev = pdev;
 
 
 
 
 
 
 
1473
1474	intel_private.bridge_dev = pci_dev_get(pdev);
1475
1476	dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
 
 
 
 
 
 
1477
1478	mask = intel_private.driver->dma_mask_size;
1479	if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1480		dev_err(&intel_private.pcidev->dev,
1481			"set gfx device dma mask %d-bit failed!\n", mask);
1482	else
1483		pci_set_consistent_dma_mask(intel_private.pcidev,
1484					    DMA_BIT_MASK(mask));
1485
1486	/*if (bridge->driver == &intel_810_driver)
1487		return 1;*/
 
 
 
 
 
 
 
 
 
 
 
1488
1489	if (intel_gtt_init() != 0)
1490		return 0;
 
1491
1492	return 1;
1493}
1494EXPORT_SYMBOL(intel_gmch_probe);
1495
1496const struct intel_gtt *intel_gtt_get(void)
1497{
1498	return &intel_private.base;
 
 
 
 
1499}
1500EXPORT_SYMBOL(intel_gtt_get);
1501
1502void intel_gtt_chipset_flush(void)
1503{
1504	if (intel_private.driver->chipset_flush)
1505		intel_private.driver->chipset_flush();
1506}
1507EXPORT_SYMBOL(intel_gtt_chipset_flush);
1508
1509void intel_gmch_remove(struct pci_dev *pdev)
1510{
 
 
 
 
 
1511	if (intel_private.pcidev)
1512		pci_dev_put(intel_private.pcidev);
1513	if (intel_private.bridge_dev)
1514		pci_dev_put(intel_private.bridge_dev);
 
1515}
1516EXPORT_SYMBOL(intel_gmch_remove);
1517
1518MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1519MODULE_LICENSE("GPL and additional rights");
v5.14.15
   1/*
   2 * Intel GTT (Graphics Translation Table) routines
   3 *
   4 * Caveat: This driver implements the linux agp interface, but this is far from
   5 * a agp driver! GTT support ended up here for purely historical reasons: The
   6 * old userspace intel graphics drivers needed an interface to map memory into
   7 * the GTT. And the drm provides a default interface for graphic devices sitting
   8 * on an agp port. So it made sense to fake the GTT support as an agp port to
   9 * avoid having to create a new api.
  10 *
  11 * With gem this does not make much sense anymore, just needlessly complicates
  12 * the code. But as long as the old graphics stack is still support, it's stuck
  13 * here.
  14 *
  15 * /fairy-tale-mode off
  16 */
  17
  18#include <linux/module.h>
  19#include <linux/pci.h>
 
  20#include <linux/kernel.h>
  21#include <linux/pagemap.h>
  22#include <linux/agp_backend.h>
  23#include <linux/delay.h>
  24#include <asm/smp.h>
  25#include "agp.h"
  26#include "intel-agp.h"
  27#include <drm/intel-gtt.h>
  28#include <asm/set_memory.h>
  29
  30/*
  31 * If we have Intel graphics, we're not going to have anything other than
  32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  33 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
  34 * Only newer chipsets need to bother with this, of course.
  35 */
  36#ifdef CONFIG_INTEL_IOMMU
  37#define USE_PCI_DMA_API 1
  38#else
  39#define USE_PCI_DMA_API 0
  40#endif
  41
  42struct intel_gtt_driver {
  43	unsigned int gen : 8;
  44	unsigned int is_g33 : 1;
  45	unsigned int is_pineview : 1;
  46	unsigned int is_ironlake : 1;
  47	unsigned int has_pgtbl_enable : 1;
  48	unsigned int dma_mask_size : 8;
  49	/* Chipset specific GTT setup */
  50	int (*setup)(void);
  51	/* This should undo anything done in ->setup() save the unmapping
  52	 * of the mmio register file, that's done in the generic code. */
  53	void (*cleanup)(void);
  54	void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  55	/* Flags is a more or less chipset specific opaque value.
  56	 * For chipsets that need to support old ums (non-gem) code, this
  57	 * needs to be identical to the various supported agp memory types! */
  58	bool (*check_flags)(unsigned int flags);
  59	void (*chipset_flush)(void);
  60};
  61
  62static struct _intel_private {
 
  63	const struct intel_gtt_driver *driver;
  64	struct pci_dev *pcidev;	/* device one */
  65	struct pci_dev *bridge_dev;
  66	u8 __iomem *registers;
  67	phys_addr_t gtt_phys_addr;
 
  68	u32 PGETBL_save;
  69	u32 __iomem *gtt;		/* I915G */
  70	bool clear_fake_agp; /* on first access via agp, fill with scratch */
  71	int num_dcache_entries;
  72	void __iomem *i9xx_flush_page;
  73	char *i81x_gtt_table;
  74	struct resource ifp_resource;
  75	int resource_valid;
  76	struct page *scratch_page;
  77	phys_addr_t scratch_page_dma;
  78	int refcount;
  79	/* Whether i915 needs to use the dmar apis or not. */
  80	unsigned int needs_dmar : 1;
  81	phys_addr_t gma_bus_addr;
  82	/*  Size of memory reserved for graphics by the BIOS */
  83	resource_size_t stolen_size;
  84	/* Total number of gtt entries. */
  85	unsigned int gtt_total_entries;
  86	/* Part of the gtt that is mappable by the cpu, for those chips where
  87	 * this is not the full gtt. */
  88	unsigned int gtt_mappable_entries;
  89} intel_private;
  90
  91#define INTEL_GTT_GEN	intel_private.driver->gen
  92#define IS_G33		intel_private.driver->is_g33
  93#define IS_PINEVIEW	intel_private.driver->is_pineview
  94#define IS_IRONLAKE	intel_private.driver->is_ironlake
  95#define HAS_PGTBL_EN	intel_private.driver->has_pgtbl_enable
  96
  97#if IS_ENABLED(CONFIG_AGP_INTEL)
  98static int intel_gtt_map_memory(struct page **pages,
  99				unsigned int num_entries,
 100				struct sg_table *st)
 101{
 
 102	struct scatterlist *sg;
 103	int i;
 104
 
 
 
 105	DBG("try mapping %lu pages\n", (unsigned long)num_entries);
 106
 107	if (sg_alloc_table(st, num_entries, GFP_KERNEL))
 108		goto err;
 109
 110	for_each_sg(st->sgl, sg, num_entries, i)
 
 
 111		sg_set_page(sg, pages[i], PAGE_SIZE, 0);
 112
 113	if (!pci_map_sg(intel_private.pcidev,
 114			st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
 
 115		goto err;
 116
 117	return 0;
 118
 119err:
 120	sg_free_table(st);
 121	return -ENOMEM;
 122}
 
 123
 124static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
 125{
 126	struct sg_table st;
 127	DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
 128
 129	pci_unmap_sg(intel_private.pcidev, sg_list,
 130		     num_sg, PCI_DMA_BIDIRECTIONAL);
 131
 132	st.sgl = sg_list;
 133	st.orig_nents = st.nents = num_sg;
 134
 135	sg_free_table(&st);
 136}
 
 137
 138static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
 139{
 140	return;
 141}
 142
 143/* Exists to support ARGB cursors */
 144static struct page *i8xx_alloc_pages(void)
 145{
 146	struct page *page;
 147
 148	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
 149	if (page == NULL)
 150		return NULL;
 151
 152	if (set_pages_uc(page, 4) < 0) {
 153		set_pages_wb(page, 4);
 154		__free_pages(page, 2);
 155		return NULL;
 156	}
 
 157	atomic_inc(&agp_bridge->current_memory_agp);
 158	return page;
 159}
 160
 161static void i8xx_destroy_pages(struct page *page)
 162{
 163	if (page == NULL)
 164		return;
 165
 166	set_pages_wb(page, 4);
 
 167	__free_pages(page, 2);
 168	atomic_dec(&agp_bridge->current_memory_agp);
 169}
 170#endif
 171
 172#define I810_GTT_ORDER 4
 173static int i810_setup(void)
 174{
 175	phys_addr_t reg_addr;
 176	char *gtt_table;
 177
 178	/* i81x does not preallocate the gtt. It's always 64kb in size. */
 179	gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
 180	if (gtt_table == NULL)
 181		return -ENOMEM;
 182	intel_private.i81x_gtt_table = gtt_table;
 183
 184	reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
 
 185
 186	intel_private.registers = ioremap(reg_addr, KB(64));
 187	if (!intel_private.registers)
 188		return -ENOMEM;
 189
 190	writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
 191	       intel_private.registers+I810_PGETBL_CTL);
 192
 193	intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
 194
 195	if ((readl(intel_private.registers+I810_DRAM_CTL)
 196		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
 197		dev_info(&intel_private.pcidev->dev,
 198			 "detected 4MB dedicated video ram\n");
 199		intel_private.num_dcache_entries = 1024;
 200	}
 201
 202	return 0;
 203}
 204
 205static void i810_cleanup(void)
 206{
 207	writel(0, intel_private.registers+I810_PGETBL_CTL);
 208	free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
 209}
 210
 211#if IS_ENABLED(CONFIG_AGP_INTEL)
 212static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
 213				      int type)
 214{
 215	int i;
 216
 217	if ((pg_start + mem->page_count)
 218			> intel_private.num_dcache_entries)
 219		return -EINVAL;
 220
 221	if (!mem->is_flushed)
 222		global_cache_flush();
 223
 224	for (i = pg_start; i < (pg_start + mem->page_count); i++) {
 225		dma_addr_t addr = i << PAGE_SHIFT;
 226		intel_private.driver->write_entry(addr,
 227						  i, type);
 228	}
 229	wmb();
 230
 231	return 0;
 232}
 233
 234/*
 235 * The i810/i830 requires a physical address to program its mouse
 236 * pointer into hardware.
 237 * However the Xserver still writes to it through the agp aperture.
 238 */
 239static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
 240{
 241	struct agp_memory *new;
 242	struct page *page;
 243
 244	switch (pg_count) {
 245	case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
 246		break;
 247	case 4:
 248		/* kludge to get 4 physical pages for ARGB cursor */
 249		page = i8xx_alloc_pages();
 250		break;
 251	default:
 252		return NULL;
 253	}
 254
 255	if (page == NULL)
 256		return NULL;
 257
 258	new = agp_create_memory(pg_count);
 259	if (new == NULL)
 260		return NULL;
 261
 262	new->pages[0] = page;
 263	if (pg_count == 4) {
 264		/* kludge to get 4 physical pages for ARGB cursor */
 265		new->pages[1] = new->pages[0] + 1;
 266		new->pages[2] = new->pages[1] + 1;
 267		new->pages[3] = new->pages[2] + 1;
 268	}
 269	new->page_count = pg_count;
 270	new->num_scratch_pages = pg_count;
 271	new->type = AGP_PHYS_MEMORY;
 272	new->physical = page_to_phys(new->pages[0]);
 273	return new;
 274}
 275
 276static void intel_i810_free_by_type(struct agp_memory *curr)
 277{
 278	agp_free_key(curr->key);
 279	if (curr->type == AGP_PHYS_MEMORY) {
 280		if (curr->page_count == 4)
 281			i8xx_destroy_pages(curr->pages[0]);
 282		else {
 283			agp_bridge->driver->agp_destroy_page(curr->pages[0],
 284							     AGP_PAGE_DESTROY_UNMAP);
 285			agp_bridge->driver->agp_destroy_page(curr->pages[0],
 286							     AGP_PAGE_DESTROY_FREE);
 287		}
 288		agp_free_page_array(curr);
 289	}
 290	kfree(curr);
 291}
 292#endif
 293
 294static int intel_gtt_setup_scratch_page(void)
 295{
 296	struct page *page;
 297	dma_addr_t dma_addr;
 298
 299	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
 300	if (page == NULL)
 301		return -ENOMEM;
 
 302	set_pages_uc(page, 1);
 303
 304	if (intel_private.needs_dmar) {
 305		dma_addr = pci_map_page(intel_private.pcidev, page, 0,
 306				    PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
 307		if (pci_dma_mapping_error(intel_private.pcidev, dma_addr)) {
 308			__free_page(page);
 309			return -EINVAL;
 310		}
 311
 312		intel_private.scratch_page_dma = dma_addr;
 313	} else
 314		intel_private.scratch_page_dma = page_to_phys(page);
 315
 316	intel_private.scratch_page = page;
 317
 318	return 0;
 319}
 320
 321static void i810_write_entry(dma_addr_t addr, unsigned int entry,
 322			     unsigned int flags)
 323{
 324	u32 pte_flags = I810_PTE_VALID;
 325
 326	switch (flags) {
 327	case AGP_DCACHE_MEMORY:
 328		pte_flags |= I810_PTE_LOCAL;
 329		break;
 330	case AGP_USER_CACHED_MEMORY:
 331		pte_flags |= I830_PTE_SYSTEM_CACHED;
 332		break;
 333	}
 334
 335	writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
 336}
 337
 338static resource_size_t intel_gtt_stolen_size(void)
 
 
 
 
 
 
 
 
 339{
 340	u16 gmch_ctrl;
 341	u8 rdct;
 342	int local = 0;
 343	static const int ddt[4] = { 0, 16, 32, 64 };
 344	resource_size_t stolen_size = 0;
 345
 346	if (INTEL_GTT_GEN == 1)
 347		return 0; /* no stolen mem on i81x */
 348
 349	pci_read_config_word(intel_private.bridge_dev,
 350			     I830_GMCH_CTRL, &gmch_ctrl);
 351
 352	if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
 353	    intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
 354		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
 355		case I830_GMCH_GMS_STOLEN_512:
 356			stolen_size = KB(512);
 357			break;
 358		case I830_GMCH_GMS_STOLEN_1024:
 359			stolen_size = MB(1);
 360			break;
 361		case I830_GMCH_GMS_STOLEN_8192:
 362			stolen_size = MB(8);
 363			break;
 364		case I830_GMCH_GMS_LOCAL:
 365			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
 366			stolen_size = (I830_RDRAM_ND(rdct) + 1) *
 367					MB(ddt[I830_RDRAM_DDT(rdct)]);
 368			local = 1;
 369			break;
 370		default:
 371			stolen_size = 0;
 372			break;
 373		}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 374	} else {
 375		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
 376		case I855_GMCH_GMS_STOLEN_1M:
 377			stolen_size = MB(1);
 378			break;
 379		case I855_GMCH_GMS_STOLEN_4M:
 380			stolen_size = MB(4);
 381			break;
 382		case I855_GMCH_GMS_STOLEN_8M:
 383			stolen_size = MB(8);
 384			break;
 385		case I855_GMCH_GMS_STOLEN_16M:
 386			stolen_size = MB(16);
 387			break;
 388		case I855_GMCH_GMS_STOLEN_32M:
 389			stolen_size = MB(32);
 390			break;
 391		case I915_GMCH_GMS_STOLEN_48M:
 392			stolen_size = MB(48);
 393			break;
 394		case I915_GMCH_GMS_STOLEN_64M:
 395			stolen_size = MB(64);
 396			break;
 397		case G33_GMCH_GMS_STOLEN_128M:
 398			stolen_size = MB(128);
 399			break;
 400		case G33_GMCH_GMS_STOLEN_256M:
 401			stolen_size = MB(256);
 402			break;
 403		case INTEL_GMCH_GMS_STOLEN_96M:
 404			stolen_size = MB(96);
 405			break;
 406		case INTEL_GMCH_GMS_STOLEN_160M:
 407			stolen_size = MB(160);
 408			break;
 409		case INTEL_GMCH_GMS_STOLEN_224M:
 410			stolen_size = MB(224);
 411			break;
 412		case INTEL_GMCH_GMS_STOLEN_352M:
 413			stolen_size = MB(352);
 414			break;
 415		default:
 416			stolen_size = 0;
 417			break;
 418		}
 419	}
 420
 421	if (stolen_size > 0) {
 422		dev_info(&intel_private.bridge_dev->dev, "detected %lluK %s memory\n",
 423		       (u64)stolen_size / KB(1), local ? "local" : "stolen");
 424	} else {
 425		dev_info(&intel_private.bridge_dev->dev,
 426		       "no pre-allocated video memory detected\n");
 427		stolen_size = 0;
 428	}
 429
 430	return stolen_size;
 431}
 432
 433static void i965_adjust_pgetbl_size(unsigned int size_flag)
 434{
 435	u32 pgetbl_ctl, pgetbl_ctl2;
 436
 437	/* ensure that ppgtt is disabled */
 438	pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
 439	pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
 440	writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
 441
 442	/* write the new ggtt size */
 443	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
 444	pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
 445	pgetbl_ctl |= size_flag;
 446	writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
 447}
 448
 449static unsigned int i965_gtt_total_entries(void)
 450{
 451	int size;
 452	u32 pgetbl_ctl;
 453	u16 gmch_ctl;
 454
 455	pci_read_config_word(intel_private.bridge_dev,
 456			     I830_GMCH_CTRL, &gmch_ctl);
 457
 458	if (INTEL_GTT_GEN == 5) {
 459		switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
 460		case G4x_GMCH_SIZE_1M:
 461		case G4x_GMCH_SIZE_VT_1M:
 462			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
 463			break;
 464		case G4x_GMCH_SIZE_VT_1_5M:
 465			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
 466			break;
 467		case G4x_GMCH_SIZE_2M:
 468		case G4x_GMCH_SIZE_VT_2M:
 469			i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
 470			break;
 471		}
 472	}
 473
 474	pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
 475
 476	switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
 477	case I965_PGETBL_SIZE_128KB:
 478		size = KB(128);
 479		break;
 480	case I965_PGETBL_SIZE_256KB:
 481		size = KB(256);
 482		break;
 483	case I965_PGETBL_SIZE_512KB:
 484		size = KB(512);
 485		break;
 486	/* GTT pagetable sizes bigger than 512KB are not possible on G33! */
 487	case I965_PGETBL_SIZE_1MB:
 488		size = KB(1024);
 489		break;
 490	case I965_PGETBL_SIZE_2MB:
 491		size = KB(2048);
 492		break;
 493	case I965_PGETBL_SIZE_1_5MB:
 494		size = KB(1024 + 512);
 495		break;
 496	default:
 497		dev_info(&intel_private.pcidev->dev,
 498			 "unknown page table size, assuming 512KB\n");
 499		size = KB(512);
 500	}
 501
 502	return size/4;
 503}
 504
 505static unsigned int intel_gtt_total_entries(void)
 506{
 
 
 507	if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
 508		return i965_gtt_total_entries();
 509	else {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 510		/* On previous hardware, the GTT size was just what was
 511		 * required to map the aperture.
 512		 */
 513		return intel_private.gtt_mappable_entries;
 514	}
 515}
 516
 517static unsigned int intel_gtt_mappable_entries(void)
 518{
 519	unsigned int aperture_size;
 520
 521	if (INTEL_GTT_GEN == 1) {
 522		u32 smram_miscc;
 523
 524		pci_read_config_dword(intel_private.bridge_dev,
 525				      I810_SMRAM_MISCC, &smram_miscc);
 526
 527		if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
 528				== I810_GFX_MEM_WIN_32M)
 529			aperture_size = MB(32);
 530		else
 531			aperture_size = MB(64);
 532	} else if (INTEL_GTT_GEN == 2) {
 533		u16 gmch_ctrl;
 534
 535		pci_read_config_word(intel_private.bridge_dev,
 536				     I830_GMCH_CTRL, &gmch_ctrl);
 537
 538		if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
 539			aperture_size = MB(64);
 540		else
 541			aperture_size = MB(128);
 542	} else {
 543		/* 9xx supports large sizes, just look at the length */
 544		aperture_size = pci_resource_len(intel_private.pcidev, 2);
 545	}
 546
 547	return aperture_size >> PAGE_SHIFT;
 548}
 549
 550static void intel_gtt_teardown_scratch_page(void)
 551{
 552	set_pages_wb(intel_private.scratch_page, 1);
 553	if (intel_private.needs_dmar)
 554		pci_unmap_page(intel_private.pcidev,
 555			       intel_private.scratch_page_dma,
 556			       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
 557	__free_page(intel_private.scratch_page);
 558}
 559
 560static void intel_gtt_cleanup(void)
 561{
 562	intel_private.driver->cleanup();
 563
 564	iounmap(intel_private.gtt);
 565	iounmap(intel_private.registers);
 566
 567	intel_gtt_teardown_scratch_page();
 568}
 569
 570/* Certain Gen5 chipsets require require idling the GPU before
 571 * unmapping anything from the GTT when VT-d is enabled.
 572 */
 573static inline int needs_ilk_vtd_wa(void)
 574{
 575#ifdef CONFIG_INTEL_IOMMU
 576	const unsigned short gpu_devid = intel_private.pcidev->device;
 577
 578	/* Query intel_iommu to see if we need the workaround. Presumably that
 579	 * was loaded first.
 580	 */
 581	if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG ||
 582	     gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
 583	     intel_iommu_gfx_mapped)
 584		return 1;
 585#endif
 586	return 0;
 587}
 588
 589static bool intel_gtt_can_wc(void)
 590{
 591	if (INTEL_GTT_GEN <= 2)
 592		return false;
 593
 594	if (INTEL_GTT_GEN >= 6)
 595		return false;
 596
 597	/* Reports of major corruption with ILK vt'd enabled */
 598	if (needs_ilk_vtd_wa())
 599		return false;
 600
 601	return true;
 602}
 603
 604static int intel_gtt_init(void)
 605{
 606	u32 gtt_map_size;
 607	int ret, bar;
 608
 609	ret = intel_private.driver->setup();
 610	if (ret != 0)
 611		return ret;
 612
 613	intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
 614	intel_private.gtt_total_entries = intel_gtt_total_entries();
 615
 616	/* save the PGETBL reg for resume */
 617	intel_private.PGETBL_save =
 618		readl(intel_private.registers+I810_PGETBL_CTL)
 619			& ~I810_PGETBL_ENABLED;
 620	/* we only ever restore the register when enabling the PGTBL... */
 621	if (HAS_PGTBL_EN)
 622		intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
 623
 624	dev_info(&intel_private.bridge_dev->dev,
 625			"detected gtt size: %dK total, %dK mappable\n",
 626			intel_private.gtt_total_entries * 4,
 627			intel_private.gtt_mappable_entries * 4);
 628
 629	gtt_map_size = intel_private.gtt_total_entries * 4;
 630
 631	intel_private.gtt = NULL;
 632	if (intel_gtt_can_wc())
 633		intel_private.gtt = ioremap_wc(intel_private.gtt_phys_addr,
 634					       gtt_map_size);
 635	if (intel_private.gtt == NULL)
 636		intel_private.gtt = ioremap(intel_private.gtt_phys_addr,
 637					    gtt_map_size);
 638	if (intel_private.gtt == NULL) {
 639		intel_private.driver->cleanup();
 640		iounmap(intel_private.registers);
 641		return -ENOMEM;
 642	}
 643
 644#if IS_ENABLED(CONFIG_AGP_INTEL)
 645	global_cache_flush();   /* FIXME: ? */
 646#endif
 647
 648	intel_private.stolen_size = intel_gtt_stolen_size();
 649
 650	intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
 651
 652	ret = intel_gtt_setup_scratch_page();
 653	if (ret != 0) {
 654		intel_gtt_cleanup();
 655		return ret;
 656	}
 657
 658	if (INTEL_GTT_GEN <= 2)
 659		bar = I810_GMADR_BAR;
 660	else
 661		bar = I915_GMADR_BAR;
 662
 663	intel_private.gma_bus_addr = pci_bus_address(intel_private.pcidev, bar);
 664	return 0;
 665}
 666
 667#if IS_ENABLED(CONFIG_AGP_INTEL)
 668static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
 669	{32, 8192, 3},
 670	{64, 16384, 4},
 671	{128, 32768, 5},
 672	{256, 65536, 6},
 673	{512, 131072, 7},
 674};
 675
 676static int intel_fake_agp_fetch_size(void)
 677{
 678	int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
 679	unsigned int aper_size;
 680	int i;
 681
 682	aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
 
 683
 684	for (i = 0; i < num_sizes; i++) {
 685		if (aper_size == intel_fake_agp_sizes[i].size) {
 686			agp_bridge->current_size =
 687				(void *) (intel_fake_agp_sizes + i);
 688			return aper_size;
 689		}
 690	}
 691
 692	return 0;
 693}
 694#endif
 695
 696static void i830_cleanup(void)
 697{
 698}
 699
 700/* The chipset_flush interface needs to get data that has already been
 701 * flushed out of the CPU all the way out to main memory, because the GPU
 702 * doesn't snoop those buffers.
 703 *
 704 * The 8xx series doesn't have the same lovely interface for flushing the
 705 * chipset write buffers that the later chips do. According to the 865
 706 * specs, it's 64 octwords, or 1KB.  So, to get those previous things in
 707 * that buffer out, we just fill 1KB and clflush it out, on the assumption
 708 * that it'll push whatever was in there out.  It appears to work.
 709 */
 710static void i830_chipset_flush(void)
 711{
 712	unsigned long timeout = jiffies + msecs_to_jiffies(1000);
 713
 714	/* Forcibly evict everything from the CPU write buffers.
 715	 * clflush appears to be insufficient.
 716	 */
 717	wbinvd_on_all_cpus();
 718
 719	/* Now we've only seen documents for this magic bit on 855GM,
 720	 * we hope it exists for the other gen2 chipsets...
 721	 *
 722	 * Also works as advertised on my 845G.
 723	 */
 724	writel(readl(intel_private.registers+I830_HIC) | (1<<31),
 725	       intel_private.registers+I830_HIC);
 726
 727	while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
 728		if (time_after(jiffies, timeout))
 729			break;
 730
 731		udelay(50);
 732	}
 733}
 734
 735static void i830_write_entry(dma_addr_t addr, unsigned int entry,
 736			     unsigned int flags)
 737{
 738	u32 pte_flags = I810_PTE_VALID;
 739
 740	if (flags ==  AGP_USER_CACHED_MEMORY)
 741		pte_flags |= I830_PTE_SYSTEM_CACHED;
 742
 743	writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
 744}
 745
 746bool intel_enable_gtt(void)
 747{
 
 748	u8 __iomem *reg;
 749
 
 
 
 
 
 
 
 
 
 
 
 
 750	if (INTEL_GTT_GEN == 2) {
 751		u16 gmch_ctrl;
 752
 753		pci_read_config_word(intel_private.bridge_dev,
 754				     I830_GMCH_CTRL, &gmch_ctrl);
 755		gmch_ctrl |= I830_GMCH_ENABLED;
 756		pci_write_config_word(intel_private.bridge_dev,
 757				      I830_GMCH_CTRL, gmch_ctrl);
 758
 759		pci_read_config_word(intel_private.bridge_dev,
 760				     I830_GMCH_CTRL, &gmch_ctrl);
 761		if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
 762			dev_err(&intel_private.pcidev->dev,
 763				"failed to enable the GTT: GMCH_CTRL=%x\n",
 764				gmch_ctrl);
 765			return false;
 766		}
 767	}
 768
 769	/* On the resume path we may be adjusting the PGTBL value, so
 770	 * be paranoid and flush all chipset write buffers...
 771	 */
 772	if (INTEL_GTT_GEN >= 3)
 773		writel(0, intel_private.registers+GFX_FLSH_CNTL);
 774
 775	reg = intel_private.registers+I810_PGETBL_CTL;
 776	writel(intel_private.PGETBL_save, reg);
 777	if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
 778		dev_err(&intel_private.pcidev->dev,
 779			"failed to enable the GTT: PGETBL=%x [expected %x]\n",
 780			readl(reg), intel_private.PGETBL_save);
 781		return false;
 782	}
 783
 784	if (INTEL_GTT_GEN >= 3)
 785		writel(0, intel_private.registers+GFX_FLSH_CNTL);
 786
 787	return true;
 788}
 789EXPORT_SYMBOL(intel_enable_gtt);
 790
 791static int i830_setup(void)
 792{
 793	phys_addr_t reg_addr;
 794
 795	reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
 
 796
 797	intel_private.registers = ioremap(reg_addr, KB(64));
 798	if (!intel_private.registers)
 799		return -ENOMEM;
 800
 801	intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
 802
 803	return 0;
 804}
 805
 806#if IS_ENABLED(CONFIG_AGP_INTEL)
 807static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
 808{
 809	agp_bridge->gatt_table_real = NULL;
 810	agp_bridge->gatt_table = NULL;
 811	agp_bridge->gatt_bus_addr = 0;
 812
 813	return 0;
 814}
 815
 816static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
 817{
 818	return 0;
 819}
 820
 821static int intel_fake_agp_configure(void)
 822{
 823	if (!intel_enable_gtt())
 824	    return -EIO;
 825
 826	intel_private.clear_fake_agp = true;
 827	agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
 828
 829	return 0;
 830}
 831#endif
 832
 833static bool i830_check_flags(unsigned int flags)
 834{
 835	switch (flags) {
 836	case 0:
 837	case AGP_PHYS_MEMORY:
 838	case AGP_USER_CACHED_MEMORY:
 839	case AGP_USER_MEMORY:
 840		return true;
 841	}
 842
 843	return false;
 844}
 845
 846void intel_gtt_insert_page(dma_addr_t addr,
 847			   unsigned int pg,
 848			   unsigned int flags)
 849{
 850	intel_private.driver->write_entry(addr, pg, flags);
 851	readl(intel_private.gtt + pg);
 852	if (intel_private.driver->chipset_flush)
 853		intel_private.driver->chipset_flush();
 854}
 855EXPORT_SYMBOL(intel_gtt_insert_page);
 856
 857void intel_gtt_insert_sg_entries(struct sg_table *st,
 858				 unsigned int pg_start,
 859				 unsigned int flags)
 860{
 861	struct scatterlist *sg;
 862	unsigned int len, m;
 863	int i, j;
 864
 865	j = pg_start;
 866
 867	/* sg may merge pages, but we have to separate
 868	 * per-page addr for GTT */
 869	for_each_sg(st->sgl, sg, st->nents, i) {
 870		len = sg_dma_len(sg) >> PAGE_SHIFT;
 871		for (m = 0; m < len; m++) {
 872			dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
 873			intel_private.driver->write_entry(addr, j, flags);
 
 874			j++;
 875		}
 876	}
 877	readl(intel_private.gtt + j - 1);
 878	if (intel_private.driver->chipset_flush)
 879		intel_private.driver->chipset_flush();
 880}
 881EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
 882
 883#if IS_ENABLED(CONFIG_AGP_INTEL)
 884static void intel_gtt_insert_pages(unsigned int first_entry,
 885				   unsigned int num_entries,
 886				   struct page **pages,
 887				   unsigned int flags)
 888{
 889	int i, j;
 890
 891	for (i = 0, j = first_entry; i < num_entries; i++, j++) {
 892		dma_addr_t addr = page_to_phys(pages[i]);
 893		intel_private.driver->write_entry(addr,
 894						  j, flags);
 895	}
 896	wmb();
 897}
 
 898
 899static int intel_fake_agp_insert_entries(struct agp_memory *mem,
 900					 off_t pg_start, int type)
 901{
 902	int ret = -EINVAL;
 903
 904	if (intel_private.clear_fake_agp) {
 905		int start = intel_private.stolen_size / PAGE_SIZE;
 906		int end = intel_private.gtt_mappable_entries;
 907		intel_gtt_clear_range(start, end - start);
 908		intel_private.clear_fake_agp = false;
 909	}
 910
 911	if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
 912		return i810_insert_dcache_entries(mem, pg_start, type);
 913
 914	if (mem->page_count == 0)
 915		goto out;
 916
 917	if (pg_start + mem->page_count > intel_private.gtt_total_entries)
 918		goto out_err;
 919
 920	if (type != mem->type)
 921		goto out_err;
 922
 923	if (!intel_private.driver->check_flags(type))
 924		goto out_err;
 925
 926	if (!mem->is_flushed)
 927		global_cache_flush();
 928
 929	if (intel_private.needs_dmar) {
 930		struct sg_table st;
 931
 932		ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
 933		if (ret != 0)
 934			return ret;
 935
 936		intel_gtt_insert_sg_entries(&st, pg_start, type);
 937		mem->sg_list = st.sgl;
 938		mem->num_sg = st.nents;
 939	} else
 940		intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
 941				       type);
 942
 943out:
 944	ret = 0;
 945out_err:
 946	mem->is_flushed = true;
 947	return ret;
 948}
 949#endif
 950
 951void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
 952{
 953	unsigned int i;
 954
 955	for (i = first_entry; i < (first_entry + num_entries); i++) {
 956		intel_private.driver->write_entry(intel_private.scratch_page_dma,
 957						  i, 0);
 958	}
 959	wmb();
 960}
 961EXPORT_SYMBOL(intel_gtt_clear_range);
 962
 963#if IS_ENABLED(CONFIG_AGP_INTEL)
 964static int intel_fake_agp_remove_entries(struct agp_memory *mem,
 965					 off_t pg_start, int type)
 966{
 967	if (mem->page_count == 0)
 968		return 0;
 969
 970	intel_gtt_clear_range(pg_start, mem->page_count);
 971
 972	if (intel_private.needs_dmar) {
 973		intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
 974		mem->sg_list = NULL;
 975		mem->num_sg = 0;
 976	}
 977
 978	return 0;
 979}
 980
 981static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
 982						       int type)
 983{
 984	struct agp_memory *new;
 985
 986	if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
 987		if (pg_count != intel_private.num_dcache_entries)
 988			return NULL;
 989
 990		new = agp_create_memory(1);
 991		if (new == NULL)
 992			return NULL;
 993
 994		new->type = AGP_DCACHE_MEMORY;
 995		new->page_count = pg_count;
 996		new->num_scratch_pages = 0;
 997		agp_free_page_array(new);
 998		return new;
 999	}
1000	if (type == AGP_PHYS_MEMORY)
1001		return alloc_agpphysmem_i8xx(pg_count, type);
1002	/* always return NULL for other allocation types for now */
1003	return NULL;
1004}
1005#endif
1006
1007static int intel_alloc_chipset_flush_resource(void)
1008{
1009	int ret;
1010	ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1011				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1012				     pcibios_align_resource, intel_private.bridge_dev);
1013
1014	return ret;
1015}
1016
1017static void intel_i915_setup_chipset_flush(void)
1018{
1019	int ret;
1020	u32 temp;
1021
1022	pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
1023	if (!(temp & 0x1)) {
1024		intel_alloc_chipset_flush_resource();
1025		intel_private.resource_valid = 1;
1026		pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1027	} else {
1028		temp &= ~1;
1029
1030		intel_private.resource_valid = 1;
1031		intel_private.ifp_resource.start = temp;
1032		intel_private.ifp_resource.end = temp + PAGE_SIZE;
1033		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1034		/* some BIOSes reserve this area in a pnp some don't */
1035		if (ret)
1036			intel_private.resource_valid = 0;
1037	}
1038}
1039
1040static void intel_i965_g33_setup_chipset_flush(void)
1041{
1042	u32 temp_hi, temp_lo;
1043	int ret;
1044
1045	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1046	pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
1047
1048	if (!(temp_lo & 0x1)) {
1049
1050		intel_alloc_chipset_flush_resource();
1051
1052		intel_private.resource_valid = 1;
1053		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
1054			upper_32_bits(intel_private.ifp_resource.start));
1055		pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1056	} else {
1057		u64 l64;
1058
1059		temp_lo &= ~0x1;
1060		l64 = ((u64)temp_hi << 32) | temp_lo;
1061
1062		intel_private.resource_valid = 1;
1063		intel_private.ifp_resource.start = l64;
1064		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1065		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1066		/* some BIOSes reserve this area in a pnp some don't */
1067		if (ret)
1068			intel_private.resource_valid = 0;
1069	}
1070}
1071
1072static void intel_i9xx_setup_flush(void)
1073{
1074	/* return if already configured */
1075	if (intel_private.ifp_resource.start)
1076		return;
1077
1078	if (INTEL_GTT_GEN == 6)
1079		return;
1080
1081	/* setup a resource for this object */
1082	intel_private.ifp_resource.name = "Intel Flush Page";
1083	intel_private.ifp_resource.flags = IORESOURCE_MEM;
1084
1085	/* Setup chipset flush for 915 */
1086	if (IS_G33 || INTEL_GTT_GEN >= 4) {
1087		intel_i965_g33_setup_chipset_flush();
1088	} else {
1089		intel_i915_setup_chipset_flush();
1090	}
1091
1092	if (intel_private.ifp_resource.start)
1093		intel_private.i9xx_flush_page = ioremap(intel_private.ifp_resource.start, PAGE_SIZE);
1094	if (!intel_private.i9xx_flush_page)
1095		dev_err(&intel_private.pcidev->dev,
1096			"can't ioremap flush page - no chipset flushing\n");
1097}
1098
1099static void i9xx_cleanup(void)
1100{
1101	if (intel_private.i9xx_flush_page)
1102		iounmap(intel_private.i9xx_flush_page);
1103	if (intel_private.resource_valid)
1104		release_resource(&intel_private.ifp_resource);
1105	intel_private.ifp_resource.start = 0;
1106	intel_private.resource_valid = 0;
1107}
1108
1109static void i9xx_chipset_flush(void)
1110{
1111	wmb();
1112	if (intel_private.i9xx_flush_page)
1113		writel(1, intel_private.i9xx_flush_page);
1114}
1115
1116static void i965_write_entry(dma_addr_t addr,
1117			     unsigned int entry,
1118			     unsigned int flags)
1119{
1120	u32 pte_flags;
1121
1122	pte_flags = I810_PTE_VALID;
1123	if (flags == AGP_USER_CACHED_MEMORY)
1124		pte_flags |= I830_PTE_SYSTEM_CACHED;
1125
1126	/* Shift high bits down */
1127	addr |= (addr >> 28) & 0xf0;
1128	writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1129}
1130
1131static int i9xx_setup(void)
1132{
1133	phys_addr_t reg_addr;
1134	int size = KB(512);
1135
1136	reg_addr = pci_resource_start(intel_private.pcidev, I915_MMADR_BAR);
1137
1138	intel_private.registers = ioremap(reg_addr, size);
 
 
1139	if (!intel_private.registers)
1140		return -ENOMEM;
1141
1142	switch (INTEL_GTT_GEN) {
1143	case 3:
1144		intel_private.gtt_phys_addr =
1145			pci_resource_start(intel_private.pcidev, I915_PTE_BAR);
1146		break;
1147	case 5:
1148		intel_private.gtt_phys_addr = reg_addr + MB(2);
1149		break;
1150	default:
1151		intel_private.gtt_phys_addr = reg_addr + KB(512);
1152		break;
 
 
 
 
 
 
 
 
 
1153	}
1154
1155	intel_i9xx_setup_flush();
1156
1157	return 0;
1158}
1159
1160#if IS_ENABLED(CONFIG_AGP_INTEL)
1161static const struct agp_bridge_driver intel_fake_agp_driver = {
1162	.owner			= THIS_MODULE,
1163	.size_type		= FIXED_APER_SIZE,
1164	.aperture_sizes		= intel_fake_agp_sizes,
1165	.num_aperture_sizes	= ARRAY_SIZE(intel_fake_agp_sizes),
1166	.configure		= intel_fake_agp_configure,
1167	.fetch_size		= intel_fake_agp_fetch_size,
1168	.cleanup		= intel_gtt_cleanup,
1169	.agp_enable		= intel_fake_agp_enable,
1170	.cache_flush		= global_cache_flush,
1171	.create_gatt_table	= intel_fake_agp_create_gatt_table,
1172	.free_gatt_table	= intel_fake_agp_free_gatt_table,
1173	.insert_memory		= intel_fake_agp_insert_entries,
1174	.remove_memory		= intel_fake_agp_remove_entries,
1175	.alloc_by_type		= intel_fake_agp_alloc_by_type,
1176	.free_by_type		= intel_i810_free_by_type,
1177	.agp_alloc_page		= agp_generic_alloc_page,
1178	.agp_alloc_pages        = agp_generic_alloc_pages,
1179	.agp_destroy_page	= agp_generic_destroy_page,
1180	.agp_destroy_pages      = agp_generic_destroy_pages,
1181};
1182#endif
1183
1184static const struct intel_gtt_driver i81x_gtt_driver = {
1185	.gen = 1,
1186	.has_pgtbl_enable = 1,
1187	.dma_mask_size = 32,
1188	.setup = i810_setup,
1189	.cleanup = i810_cleanup,
1190	.check_flags = i830_check_flags,
1191	.write_entry = i810_write_entry,
1192};
1193static const struct intel_gtt_driver i8xx_gtt_driver = {
1194	.gen = 2,
1195	.has_pgtbl_enable = 1,
1196	.setup = i830_setup,
1197	.cleanup = i830_cleanup,
1198	.write_entry = i830_write_entry,
1199	.dma_mask_size = 32,
1200	.check_flags = i830_check_flags,
1201	.chipset_flush = i830_chipset_flush,
1202};
1203static const struct intel_gtt_driver i915_gtt_driver = {
1204	.gen = 3,
1205	.has_pgtbl_enable = 1,
1206	.setup = i9xx_setup,
1207	.cleanup = i9xx_cleanup,
1208	/* i945 is the last gpu to need phys mem (for overlay and cursors). */
1209	.write_entry = i830_write_entry,
1210	.dma_mask_size = 32,
1211	.check_flags = i830_check_flags,
1212	.chipset_flush = i9xx_chipset_flush,
1213};
1214static const struct intel_gtt_driver g33_gtt_driver = {
1215	.gen = 3,
1216	.is_g33 = 1,
1217	.setup = i9xx_setup,
1218	.cleanup = i9xx_cleanup,
1219	.write_entry = i965_write_entry,
1220	.dma_mask_size = 36,
1221	.check_flags = i830_check_flags,
1222	.chipset_flush = i9xx_chipset_flush,
1223};
1224static const struct intel_gtt_driver pineview_gtt_driver = {
1225	.gen = 3,
1226	.is_pineview = 1, .is_g33 = 1,
1227	.setup = i9xx_setup,
1228	.cleanup = i9xx_cleanup,
1229	.write_entry = i965_write_entry,
1230	.dma_mask_size = 36,
1231	.check_flags = i830_check_flags,
1232	.chipset_flush = i9xx_chipset_flush,
1233};
1234static const struct intel_gtt_driver i965_gtt_driver = {
1235	.gen = 4,
1236	.has_pgtbl_enable = 1,
1237	.setup = i9xx_setup,
1238	.cleanup = i9xx_cleanup,
1239	.write_entry = i965_write_entry,
1240	.dma_mask_size = 36,
1241	.check_flags = i830_check_flags,
1242	.chipset_flush = i9xx_chipset_flush,
1243};
1244static const struct intel_gtt_driver g4x_gtt_driver = {
1245	.gen = 5,
1246	.setup = i9xx_setup,
1247	.cleanup = i9xx_cleanup,
1248	.write_entry = i965_write_entry,
1249	.dma_mask_size = 36,
1250	.check_flags = i830_check_flags,
1251	.chipset_flush = i9xx_chipset_flush,
1252};
1253static const struct intel_gtt_driver ironlake_gtt_driver = {
1254	.gen = 5,
1255	.is_ironlake = 1,
1256	.setup = i9xx_setup,
1257	.cleanup = i9xx_cleanup,
1258	.write_entry = i965_write_entry,
1259	.dma_mask_size = 36,
1260	.check_flags = i830_check_flags,
1261	.chipset_flush = i9xx_chipset_flush,
1262};
 
 
 
 
 
 
 
 
 
1263
1264/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
1265 * driver and gmch_driver must be non-null, and find_gmch will determine
1266 * which one should be used if a gmch_chip_id is present.
1267 */
1268static const struct intel_gtt_driver_description {
1269	unsigned int gmch_chip_id;
1270	char *name;
1271	const struct intel_gtt_driver *gtt_driver;
1272} intel_gtt_chipsets[] = {
1273	{ PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
1274		&i81x_gtt_driver},
1275	{ PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
1276		&i81x_gtt_driver},
1277	{ PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
1278		&i81x_gtt_driver},
1279	{ PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
1280		&i81x_gtt_driver},
1281	{ PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1282		&i8xx_gtt_driver},
1283	{ PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
1284		&i8xx_gtt_driver},
1285	{ PCI_DEVICE_ID_INTEL_82854_IG, "854",
1286		&i8xx_gtt_driver},
1287	{ PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1288		&i8xx_gtt_driver},
1289	{ PCI_DEVICE_ID_INTEL_82865_IG, "865",
1290		&i8xx_gtt_driver},
1291	{ PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1292		&i915_gtt_driver },
1293	{ PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1294		&i915_gtt_driver },
1295	{ PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1296		&i915_gtt_driver },
1297	{ PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1298		&i915_gtt_driver },
1299	{ PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1300		&i915_gtt_driver },
1301	{ PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1302		&i915_gtt_driver },
1303	{ PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1304		&i965_gtt_driver },
1305	{ PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1306		&i965_gtt_driver },
1307	{ PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1308		&i965_gtt_driver },
1309	{ PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1310		&i965_gtt_driver },
1311	{ PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1312		&i965_gtt_driver },
1313	{ PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1314		&i965_gtt_driver },
1315	{ PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1316		&g33_gtt_driver },
1317	{ PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1318		&g33_gtt_driver },
1319	{ PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1320		&g33_gtt_driver },
1321	{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1322		&pineview_gtt_driver },
1323	{ PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1324		&pineview_gtt_driver },
1325	{ PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1326		&g4x_gtt_driver },
1327	{ PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1328		&g4x_gtt_driver },
1329	{ PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1330		&g4x_gtt_driver },
1331	{ PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1332		&g4x_gtt_driver },
1333	{ PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1334		&g4x_gtt_driver },
1335	{ PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1336		&g4x_gtt_driver },
1337	{ PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1338		&g4x_gtt_driver },
1339	{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
1340	    "HD Graphics", &ironlake_gtt_driver },
1341	{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
1342	    "HD Graphics", &ironlake_gtt_driver },
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1343	{ 0, NULL, NULL }
1344};
1345
1346static int find_gmch(u16 device)
1347{
1348	struct pci_dev *gmch_device;
1349
1350	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1351	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1352		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1353					     device, gmch_device);
1354	}
1355
1356	if (!gmch_device)
1357		return 0;
1358
1359	intel_private.pcidev = gmch_device;
1360	return 1;
1361}
1362
1363int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
1364		     struct agp_bridge_data *bridge)
1365{
1366	int i, mask;
 
1367
1368	for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1369		if (gpu_pdev) {
1370			if (gpu_pdev->device ==
1371			    intel_gtt_chipsets[i].gmch_chip_id) {
1372				intel_private.pcidev = pci_dev_get(gpu_pdev);
1373				intel_private.driver =
1374					intel_gtt_chipsets[i].gtt_driver;
1375
1376				break;
1377			}
1378		} else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1379			intel_private.driver =
1380				intel_gtt_chipsets[i].gtt_driver;
1381			break;
1382		}
1383	}
1384
1385	if (!intel_private.driver)
1386		return 0;
1387
1388#if IS_ENABLED(CONFIG_AGP_INTEL)
1389	if (bridge) {
1390		if (INTEL_GTT_GEN > 1)
1391			return 0;
1392
1393		bridge->driver = &intel_fake_agp_driver;
1394		bridge->dev_private_data = &intel_private;
1395		bridge->dev = bridge_pdev;
1396	}
1397#endif
1398
 
1399
1400	/*
1401	 * Can be called from the fake agp driver but also directly from
1402	 * drm/i915.ko. Hence we need to check whether everything is set up
1403	 * already.
1404	 */
1405	if (intel_private.refcount++)
1406		return 1;
1407
1408	intel_private.bridge_dev = pci_dev_get(bridge_pdev);
1409
1410	dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
 
 
 
 
1411
1412	if (bridge) {
1413		mask = intel_private.driver->dma_mask_size;
1414		if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1415			dev_err(&intel_private.pcidev->dev,
1416				"set gfx device dma mask %d-bit failed!\n",
1417				mask);
1418		else
1419			pci_set_consistent_dma_mask(intel_private.pcidev,
1420						    DMA_BIT_MASK(mask));
1421	}
1422
1423	if (intel_gtt_init() != 0) {
1424		intel_gmch_remove();
1425
 
1426		return 0;
1427	}
1428
1429	return 1;
1430}
1431EXPORT_SYMBOL(intel_gmch_probe);
1432
1433void intel_gtt_get(u64 *gtt_total,
1434		   phys_addr_t *mappable_base,
1435		   resource_size_t *mappable_end)
1436{
1437	*gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
1438	*mappable_base = intel_private.gma_bus_addr;
1439	*mappable_end = intel_private.gtt_mappable_entries << PAGE_SHIFT;
1440}
1441EXPORT_SYMBOL(intel_gtt_get);
1442
1443void intel_gtt_chipset_flush(void)
1444{
1445	if (intel_private.driver->chipset_flush)
1446		intel_private.driver->chipset_flush();
1447}
1448EXPORT_SYMBOL(intel_gtt_chipset_flush);
1449
1450void intel_gmch_remove(void)
1451{
1452	if (--intel_private.refcount)
1453		return;
1454
1455	if (intel_private.scratch_page)
1456		intel_gtt_teardown_scratch_page();
1457	if (intel_private.pcidev)
1458		pci_dev_put(intel_private.pcidev);
1459	if (intel_private.bridge_dev)
1460		pci_dev_put(intel_private.bridge_dev);
1461	intel_private.driver = NULL;
1462}
1463EXPORT_SYMBOL(intel_gmch_remove);
1464
1465MODULE_AUTHOR("Dave Jones, Various @Intel");
1466MODULE_LICENSE("GPL and additional rights");