Loading...
1/*
2 * this file included by nicstar.c
3 */
4
5/*
6 * nicstarmac.c
7 * Read this ForeRunner's MAC address from eprom/eeprom
8 */
9
10#include <linux/kernel.h>
11
12typedef void __iomem *virt_addr_t;
13
14#define CYCLE_DELAY 5
15
16/*
17 This was the original definition
18#define osp_MicroDelay(microsec) \
19 do { int _i = 4*microsec; while (--_i > 0) { __SLOW_DOWN_IO; }} while (0)
20*/
21#define osp_MicroDelay(microsec) {unsigned long useconds = (microsec); \
22 udelay((useconds));}
23/*
24 * The following tables represent the timing diagrams found in
25 * the Data Sheet for the Xicor X25020 EEProm. The #defines below
26 * represent the bits in the NICStAR's General Purpose register
27 * that must be toggled for the corresponding actions on the EEProm
28 * to occur.
29 */
30
31/* Write Data To EEProm from SI line on rising edge of CLK */
32/* Read Data From EEProm on falling edge of CLK */
33
34#define CS_HIGH 0x0002 /* Chip select high */
35#define CS_LOW 0x0000 /* Chip select low (active low) */
36#define CLK_HIGH 0x0004 /* Clock high */
37#define CLK_LOW 0x0000 /* Clock low */
38#define SI_HIGH 0x0001 /* Serial input data high */
39#define SI_LOW 0x0000 /* Serial input data low */
40
41/* Read Status Register = 0000 0101b */
42#if 0
43static u_int32_t rdsrtab[] = {
44 CS_HIGH | CLK_HIGH,
45 CS_LOW | CLK_LOW,
46 CLK_HIGH, /* 0 */
47 CLK_LOW,
48 CLK_HIGH, /* 0 */
49 CLK_LOW,
50 CLK_HIGH, /* 0 */
51 CLK_LOW,
52 CLK_HIGH, /* 0 */
53 CLK_LOW,
54 CLK_HIGH, /* 0 */
55 CLK_LOW | SI_HIGH,
56 CLK_HIGH | SI_HIGH, /* 1 */
57 CLK_LOW | SI_LOW,
58 CLK_HIGH, /* 0 */
59 CLK_LOW | SI_HIGH,
60 CLK_HIGH | SI_HIGH /* 1 */
61};
62#endif /* 0 */
63
64/* Read from EEPROM = 0000 0011b */
65static u_int32_t readtab[] = {
66 /*
67 CS_HIGH | CLK_HIGH,
68 */
69 CS_LOW | CLK_LOW,
70 CLK_HIGH, /* 0 */
71 CLK_LOW,
72 CLK_HIGH, /* 0 */
73 CLK_LOW,
74 CLK_HIGH, /* 0 */
75 CLK_LOW,
76 CLK_HIGH, /* 0 */
77 CLK_LOW,
78 CLK_HIGH, /* 0 */
79 CLK_LOW,
80 CLK_HIGH, /* 0 */
81 CLK_LOW | SI_HIGH,
82 CLK_HIGH | SI_HIGH, /* 1 */
83 CLK_LOW | SI_HIGH,
84 CLK_HIGH | SI_HIGH /* 1 */
85};
86
87/* Clock to read from/write to the eeprom */
88static u_int32_t clocktab[] = {
89 CLK_LOW,
90 CLK_HIGH,
91 CLK_LOW,
92 CLK_HIGH,
93 CLK_LOW,
94 CLK_HIGH,
95 CLK_LOW,
96 CLK_HIGH,
97 CLK_LOW,
98 CLK_HIGH,
99 CLK_LOW,
100 CLK_HIGH,
101 CLK_LOW,
102 CLK_HIGH,
103 CLK_LOW,
104 CLK_HIGH,
105 CLK_LOW
106};
107
108#define NICSTAR_REG_WRITE(bs, reg, val) \
109 while ( readl(bs + STAT) & 0x0200 ) ; \
110 writel((val),(base)+(reg))
111#define NICSTAR_REG_READ(bs, reg) \
112 readl((base)+(reg))
113#define NICSTAR_REG_GENERAL_PURPOSE GP
114
115/*
116 * This routine will clock the Read_Status_reg function into the X2520
117 * eeprom, then pull the result from bit 16 of the NicSTaR's General Purpose
118 * register.
119 */
120#if 0
121u_int32_t nicstar_read_eprom_status(virt_addr_t base)
122{
123 u_int32_t val;
124 u_int32_t rbyte;
125 int32_t i, j;
126
127 /* Send read instruction */
128 val = NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) & 0xFFFFFFF0;
129
130 for (i = 0; i < ARRAY_SIZE(rdsrtab); i++) {
131 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
132 (val | rdsrtab[i]));
133 osp_MicroDelay(CYCLE_DELAY);
134 }
135
136 /* Done sending instruction - now pull data off of bit 16, MSB first */
137 /* Data clocked out of eeprom on falling edge of clock */
138
139 rbyte = 0;
140 for (i = 7, j = 0; i >= 0; i--) {
141 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
142 (val | clocktab[j++]));
143 rbyte |= (((NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE)
144 & 0x00010000) >> 16) << i);
145 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
146 (val | clocktab[j++]));
147 osp_MicroDelay(CYCLE_DELAY);
148 }
149 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, 2);
150 osp_MicroDelay(CYCLE_DELAY);
151 return rbyte;
152}
153#endif /* 0 */
154
155/*
156 * This routine will clock the Read_data function into the X2520
157 * eeprom, followed by the address to read from, through the NicSTaR's General
158 * Purpose register.
159 */
160
161static u_int8_t read_eprom_byte(virt_addr_t base, u_int8_t offset)
162{
163 u_int32_t val = 0;
164 int i, j = 0;
165 u_int8_t tempread = 0;
166
167 val = NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) & 0xFFFFFFF0;
168
169 /* Send READ instruction */
170 for (i = 0; i < ARRAY_SIZE(readtab); i++) {
171 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
172 (val | readtab[i]));
173 osp_MicroDelay(CYCLE_DELAY);
174 }
175
176 /* Next, we need to send the byte address to read from */
177 for (i = 7; i >= 0; i--) {
178 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
179 (val | clocktab[j++] | ((offset >> i) & 1)));
180 osp_MicroDelay(CYCLE_DELAY);
181 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
182 (val | clocktab[j++] | ((offset >> i) & 1)));
183 osp_MicroDelay(CYCLE_DELAY);
184 }
185
186 j = 0;
187
188 /* Now, we can read data from the eeprom by clocking it in */
189 for (i = 7; i >= 0; i--) {
190 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
191 (val | clocktab[j++]));
192 osp_MicroDelay(CYCLE_DELAY);
193 tempread |=
194 (((NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE)
195 & 0x00010000) >> 16) << i);
196 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
197 (val | clocktab[j++]));
198 osp_MicroDelay(CYCLE_DELAY);
199 }
200
201 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, 2);
202 osp_MicroDelay(CYCLE_DELAY);
203 return tempread;
204}
205
206static void nicstar_init_eprom(virt_addr_t base)
207{
208 u_int32_t val;
209
210 /*
211 * turn chip select off
212 */
213 val = NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) & 0xFFFFFFF0;
214
215 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
216 (val | CS_HIGH | CLK_HIGH));
217 osp_MicroDelay(CYCLE_DELAY);
218
219 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
220 (val | CS_HIGH | CLK_LOW));
221 osp_MicroDelay(CYCLE_DELAY);
222
223 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
224 (val | CS_HIGH | CLK_HIGH));
225 osp_MicroDelay(CYCLE_DELAY);
226
227 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
228 (val | CS_HIGH | CLK_LOW));
229 osp_MicroDelay(CYCLE_DELAY);
230}
231
232/*
233 * This routine will be the interface to the ReadPromByte function
234 * above.
235 */
236
237static void
238nicstar_read_eprom(virt_addr_t base,
239 u_int8_t prom_offset, u_int8_t * buffer, u_int32_t nbytes)
240{
241 u_int i;
242
243 for (i = 0; i < nbytes; i++) {
244 buffer[i] = read_eprom_byte(base, prom_offset);
245 ++prom_offset;
246 osp_MicroDelay(CYCLE_DELAY);
247 }
248}
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * this file included by nicstar.c
4 */
5
6/*
7 * nicstarmac.c
8 * Read this ForeRunner's MAC address from eprom/eeprom
9 */
10
11#include <linux/kernel.h>
12
13typedef void __iomem *virt_addr_t;
14
15#define CYCLE_DELAY 5
16
17/*
18 This was the original definition
19#define osp_MicroDelay(microsec) \
20 do { int _i = 4*microsec; while (--_i > 0) { __SLOW_DOWN_IO; }} while (0)
21*/
22#define osp_MicroDelay(microsec) {unsigned long useconds = (microsec); \
23 udelay((useconds));}
24/*
25 * The following tables represent the timing diagrams found in
26 * the Data Sheet for the Xicor X25020 EEProm. The #defines below
27 * represent the bits in the NICStAR's General Purpose register
28 * that must be toggled for the corresponding actions on the EEProm
29 * to occur.
30 */
31
32/* Write Data To EEProm from SI line on rising edge of CLK */
33/* Read Data From EEProm on falling edge of CLK */
34
35#define CS_HIGH 0x0002 /* Chip select high */
36#define CS_LOW 0x0000 /* Chip select low (active low) */
37#define CLK_HIGH 0x0004 /* Clock high */
38#define CLK_LOW 0x0000 /* Clock low */
39#define SI_HIGH 0x0001 /* Serial input data high */
40#define SI_LOW 0x0000 /* Serial input data low */
41
42/* Read Status Register = 0000 0101b */
43#if 0
44static u_int32_t rdsrtab[] = {
45 CS_HIGH | CLK_HIGH,
46 CS_LOW | CLK_LOW,
47 CLK_HIGH, /* 0 */
48 CLK_LOW,
49 CLK_HIGH, /* 0 */
50 CLK_LOW,
51 CLK_HIGH, /* 0 */
52 CLK_LOW,
53 CLK_HIGH, /* 0 */
54 CLK_LOW,
55 CLK_HIGH, /* 0 */
56 CLK_LOW | SI_HIGH,
57 CLK_HIGH | SI_HIGH, /* 1 */
58 CLK_LOW | SI_LOW,
59 CLK_HIGH, /* 0 */
60 CLK_LOW | SI_HIGH,
61 CLK_HIGH | SI_HIGH /* 1 */
62};
63#endif /* 0 */
64
65/* Read from EEPROM = 0000 0011b */
66static u_int32_t readtab[] = {
67 /*
68 CS_HIGH | CLK_HIGH,
69 */
70 CS_LOW | CLK_LOW,
71 CLK_HIGH, /* 0 */
72 CLK_LOW,
73 CLK_HIGH, /* 0 */
74 CLK_LOW,
75 CLK_HIGH, /* 0 */
76 CLK_LOW,
77 CLK_HIGH, /* 0 */
78 CLK_LOW,
79 CLK_HIGH, /* 0 */
80 CLK_LOW,
81 CLK_HIGH, /* 0 */
82 CLK_LOW | SI_HIGH,
83 CLK_HIGH | SI_HIGH, /* 1 */
84 CLK_LOW | SI_HIGH,
85 CLK_HIGH | SI_HIGH /* 1 */
86};
87
88/* Clock to read from/write to the eeprom */
89static u_int32_t clocktab[] = {
90 CLK_LOW,
91 CLK_HIGH,
92 CLK_LOW,
93 CLK_HIGH,
94 CLK_LOW,
95 CLK_HIGH,
96 CLK_LOW,
97 CLK_HIGH,
98 CLK_LOW,
99 CLK_HIGH,
100 CLK_LOW,
101 CLK_HIGH,
102 CLK_LOW,
103 CLK_HIGH,
104 CLK_LOW,
105 CLK_HIGH,
106 CLK_LOW
107};
108
109#define NICSTAR_REG_WRITE(bs, reg, val) \
110 while ( readl(bs + STAT) & 0x0200 ) ; \
111 writel((val),(base)+(reg))
112#define NICSTAR_REG_READ(bs, reg) \
113 readl((base)+(reg))
114#define NICSTAR_REG_GENERAL_PURPOSE GP
115
116/*
117 * This routine will clock the Read_Status_reg function into the X2520
118 * eeprom, then pull the result from bit 16 of the NicSTaR's General Purpose
119 * register.
120 */
121#if 0
122u_int32_t nicstar_read_eprom_status(virt_addr_t base)
123{
124 u_int32_t val;
125 u_int32_t rbyte;
126 int32_t i, j;
127
128 /* Send read instruction */
129 val = NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) & 0xFFFFFFF0;
130
131 for (i = 0; i < ARRAY_SIZE(rdsrtab); i++) {
132 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
133 (val | rdsrtab[i]));
134 osp_MicroDelay(CYCLE_DELAY);
135 }
136
137 /* Done sending instruction - now pull data off of bit 16, MSB first */
138 /* Data clocked out of eeprom on falling edge of clock */
139
140 rbyte = 0;
141 for (i = 7, j = 0; i >= 0; i--) {
142 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
143 (val | clocktab[j++]));
144 rbyte |= (((NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE)
145 & 0x00010000) >> 16) << i);
146 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
147 (val | clocktab[j++]));
148 osp_MicroDelay(CYCLE_DELAY);
149 }
150 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, 2);
151 osp_MicroDelay(CYCLE_DELAY);
152 return rbyte;
153}
154#endif /* 0 */
155
156/*
157 * This routine will clock the Read_data function into the X2520
158 * eeprom, followed by the address to read from, through the NicSTaR's General
159 * Purpose register.
160 */
161
162static u_int8_t read_eprom_byte(virt_addr_t base, u_int8_t offset)
163{
164 u_int32_t val = 0;
165 int i, j = 0;
166 u_int8_t tempread = 0;
167
168 val = NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) & 0xFFFFFFF0;
169
170 /* Send READ instruction */
171 for (i = 0; i < ARRAY_SIZE(readtab); i++) {
172 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
173 (val | readtab[i]));
174 osp_MicroDelay(CYCLE_DELAY);
175 }
176
177 /* Next, we need to send the byte address to read from */
178 for (i = 7; i >= 0; i--) {
179 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
180 (val | clocktab[j++] | ((offset >> i) & 1)));
181 osp_MicroDelay(CYCLE_DELAY);
182 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
183 (val | clocktab[j++] | ((offset >> i) & 1)));
184 osp_MicroDelay(CYCLE_DELAY);
185 }
186
187 j = 0;
188
189 /* Now, we can read data from the eeprom by clocking it in */
190 for (i = 7; i >= 0; i--) {
191 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
192 (val | clocktab[j++]));
193 osp_MicroDelay(CYCLE_DELAY);
194 tempread |=
195 (((NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE)
196 & 0x00010000) >> 16) << i);
197 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
198 (val | clocktab[j++]));
199 osp_MicroDelay(CYCLE_DELAY);
200 }
201
202 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, 2);
203 osp_MicroDelay(CYCLE_DELAY);
204 return tempread;
205}
206
207static void nicstar_init_eprom(virt_addr_t base)
208{
209 u_int32_t val;
210
211 /*
212 * turn chip select off
213 */
214 val = NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) & 0xFFFFFFF0;
215
216 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
217 (val | CS_HIGH | CLK_HIGH));
218 osp_MicroDelay(CYCLE_DELAY);
219
220 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
221 (val | CS_HIGH | CLK_LOW));
222 osp_MicroDelay(CYCLE_DELAY);
223
224 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
225 (val | CS_HIGH | CLK_HIGH));
226 osp_MicroDelay(CYCLE_DELAY);
227
228 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
229 (val | CS_HIGH | CLK_LOW));
230 osp_MicroDelay(CYCLE_DELAY);
231}
232
233/*
234 * This routine will be the interface to the ReadPromByte function
235 * above.
236 */
237
238static void
239nicstar_read_eprom(virt_addr_t base,
240 u_int8_t prom_offset, u_int8_t * buffer, u_int32_t nbytes)
241{
242 u_int i;
243
244 for (i = 0; i < nbytes; i++) {
245 buffer[i] = read_eprom_byte(base, prom_offset);
246 ++prom_offset;
247 osp_MicroDelay(CYCLE_DELAY);
248 }
249}