Linux Audio

Check our new training course

Loading...
v3.1
   1/* qlogicpti.c: Performance Technologies QlogicISP sbus card driver.
   2 *
   3 * Copyright (C) 1996, 2006, 2008 David S. Miller (davem@davemloft.net)
   4 *
   5 * A lot of this driver was directly stolen from Erik H. Moe's PCI
   6 * Qlogic ISP driver.  Mucho kudos to him for this code.
   7 *
   8 * An even bigger kudos to John Grana at Performance Technologies
   9 * for providing me with the hardware to write this driver, you rule
  10 * John you really do.
  11 *
  12 * May, 2, 1997: Added support for QLGC,isp --jj
  13 */
  14
  15#include <linux/kernel.h>
  16#include <linux/delay.h>
  17#include <linux/types.h>
  18#include <linux/string.h>
  19#include <linux/gfp.h>
  20#include <linux/blkdev.h>
  21#include <linux/proc_fs.h>
  22#include <linux/stat.h>
  23#include <linux/init.h>
  24#include <linux/spinlock.h>
  25#include <linux/interrupt.h>
  26#include <linux/module.h>
  27#include <linux/jiffies.h>
  28#include <linux/dma-mapping.h>
  29#include <linux/of.h>
  30#include <linux/of_device.h>
  31#include <linux/firmware.h>
  32
  33#include <asm/byteorder.h>
  34
  35#include "qlogicpti.h"
  36
  37#include <asm/dma.h>
  38#include <asm/system.h>
  39#include <asm/ptrace.h>
  40#include <asm/pgtable.h>
  41#include <asm/oplib.h>
  42#include <asm/io.h>
  43#include <asm/irq.h>
  44
  45#include <scsi/scsi.h>
  46#include <scsi/scsi_cmnd.h>
  47#include <scsi/scsi_device.h>
  48#include <scsi/scsi_eh.h>
  49#include <scsi/scsi_tcq.h>
  50#include <scsi/scsi_host.h>
  51
  52#define MAX_TARGETS	16
  53#define MAX_LUNS	8	/* 32 for 1.31 F/W */
  54
  55#define DEFAULT_LOOP_COUNT	10000
  56
  57static struct qlogicpti *qptichain = NULL;
  58static DEFINE_SPINLOCK(qptichain_lock);
  59
  60#define PACKB(a, b)			(((a)<<4)|(b))
  61
  62static const u_char mbox_param[] = {
  63	PACKB(1, 1),	/* MBOX_NO_OP */
  64	PACKB(5, 5),	/* MBOX_LOAD_RAM */
  65	PACKB(2, 0),	/* MBOX_EXEC_FIRMWARE */
  66	PACKB(5, 5),	/* MBOX_DUMP_RAM */
  67	PACKB(3, 3),	/* MBOX_WRITE_RAM_WORD */
  68	PACKB(2, 3),	/* MBOX_READ_RAM_WORD */
  69	PACKB(6, 6),	/* MBOX_MAILBOX_REG_TEST */
  70	PACKB(2, 3),	/* MBOX_VERIFY_CHECKSUM	*/
  71	PACKB(1, 3),	/* MBOX_ABOUT_FIRMWARE */
  72	PACKB(0, 0),	/* 0x0009 */
  73	PACKB(0, 0),	/* 0x000a */
  74	PACKB(0, 0),	/* 0x000b */
  75	PACKB(0, 0),	/* 0x000c */
  76	PACKB(0, 0),	/* 0x000d */
  77	PACKB(1, 2),	/* MBOX_CHECK_FIRMWARE */
  78	PACKB(0, 0),	/* 0x000f */
  79	PACKB(5, 5),	/* MBOX_INIT_REQ_QUEUE */
  80	PACKB(6, 6),	/* MBOX_INIT_RES_QUEUE */
  81	PACKB(4, 4),	/* MBOX_EXECUTE_IOCB */
  82	PACKB(2, 2),	/* MBOX_WAKE_UP	*/
  83	PACKB(1, 6),	/* MBOX_STOP_FIRMWARE */
  84	PACKB(4, 4),	/* MBOX_ABORT */
  85	PACKB(2, 2),	/* MBOX_ABORT_DEVICE */
  86	PACKB(3, 3),	/* MBOX_ABORT_TARGET */
  87	PACKB(2, 2),	/* MBOX_BUS_RESET */
  88	PACKB(2, 3),	/* MBOX_STOP_QUEUE */
  89	PACKB(2, 3),	/* MBOX_START_QUEUE */
  90	PACKB(2, 3),	/* MBOX_SINGLE_STEP_QUEUE */
  91	PACKB(2, 3),	/* MBOX_ABORT_QUEUE */
  92	PACKB(2, 4),	/* MBOX_GET_DEV_QUEUE_STATUS */
  93	PACKB(0, 0),	/* 0x001e */
  94	PACKB(1, 3),	/* MBOX_GET_FIRMWARE_STATUS */
  95	PACKB(1, 2),	/* MBOX_GET_INIT_SCSI_ID */
  96	PACKB(1, 2),	/* MBOX_GET_SELECT_TIMEOUT */
  97	PACKB(1, 3),	/* MBOX_GET_RETRY_COUNT	*/
  98	PACKB(1, 2),	/* MBOX_GET_TAG_AGE_LIMIT */
  99	PACKB(1, 2),	/* MBOX_GET_CLOCK_RATE */
 100	PACKB(1, 2),	/* MBOX_GET_ACT_NEG_STATE */
 101	PACKB(1, 2),	/* MBOX_GET_ASYNC_DATA_SETUP_TIME */
 102	PACKB(1, 3),	/* MBOX_GET_SBUS_PARAMS */
 103	PACKB(2, 4),	/* MBOX_GET_TARGET_PARAMS */
 104	PACKB(2, 4),	/* MBOX_GET_DEV_QUEUE_PARAMS */
 105	PACKB(0, 0),	/* 0x002a */
 106	PACKB(0, 0),	/* 0x002b */
 107	PACKB(0, 0),	/* 0x002c */
 108	PACKB(0, 0),	/* 0x002d */
 109	PACKB(0, 0),	/* 0x002e */
 110	PACKB(0, 0),	/* 0x002f */
 111	PACKB(2, 2),	/* MBOX_SET_INIT_SCSI_ID */
 112	PACKB(2, 2),	/* MBOX_SET_SELECT_TIMEOUT */
 113	PACKB(3, 3),	/* MBOX_SET_RETRY_COUNT	*/
 114	PACKB(2, 2),	/* MBOX_SET_TAG_AGE_LIMIT */
 115	PACKB(2, 2),	/* MBOX_SET_CLOCK_RATE */
 116	PACKB(2, 2),	/* MBOX_SET_ACTIVE_NEG_STATE */
 117	PACKB(2, 2),	/* MBOX_SET_ASYNC_DATA_SETUP_TIME */
 118	PACKB(3, 3),	/* MBOX_SET_SBUS_CONTROL_PARAMS */
 119	PACKB(4, 4),	/* MBOX_SET_TARGET_PARAMS */
 120	PACKB(4, 4),	/* MBOX_SET_DEV_QUEUE_PARAMS */
 121	PACKB(0, 0),	/* 0x003a */
 122	PACKB(0, 0),	/* 0x003b */
 123	PACKB(0, 0),	/* 0x003c */
 124	PACKB(0, 0),	/* 0x003d */
 125	PACKB(0, 0),	/* 0x003e */
 126	PACKB(0, 0),	/* 0x003f */
 127	PACKB(0, 0),	/* 0x0040 */
 128	PACKB(0, 0),	/* 0x0041 */
 129	PACKB(0, 0)	/* 0x0042 */
 130};
 131
 132#define MAX_MBOX_COMMAND	ARRAY_SIZE(mbox_param)
 133
 134/* queue length's _must_ be power of two: */
 135#define QUEUE_DEPTH(in, out, ql)	((in - out) & (ql))
 136#define REQ_QUEUE_DEPTH(in, out)	QUEUE_DEPTH(in, out, 		     \
 137						    QLOGICPTI_REQ_QUEUE_LEN)
 138#define RES_QUEUE_DEPTH(in, out)	QUEUE_DEPTH(in, out, RES_QUEUE_LEN)
 139
 140static inline void qlogicpti_enable_irqs(struct qlogicpti *qpti)
 141{
 142	sbus_writew(SBUS_CTRL_ERIRQ | SBUS_CTRL_GENAB,
 143		    qpti->qregs + SBUS_CTRL);
 144}
 145
 146static inline void qlogicpti_disable_irqs(struct qlogicpti *qpti)
 147{
 148	sbus_writew(0, qpti->qregs + SBUS_CTRL);
 149}
 150
 151static inline void set_sbus_cfg1(struct qlogicpti *qpti)
 152{
 153	u16 val;
 154	u8 bursts = qpti->bursts;
 155
 156#if 0	/* It appears that at least PTI cards do not support
 157	 * 64-byte bursts and that setting the B64 bit actually
 158	 * is a nop and the chip ends up using the smallest burst
 159	 * size. -DaveM
 160	 */
 161	if (sbus_can_burst64() && (bursts & DMA_BURST64)) {
 162		val = (SBUS_CFG1_BENAB | SBUS_CFG1_B64);
 163	} else
 164#endif
 165	if (bursts & DMA_BURST32) {
 166		val = (SBUS_CFG1_BENAB | SBUS_CFG1_B32);
 167	} else if (bursts & DMA_BURST16) {
 168		val = (SBUS_CFG1_BENAB | SBUS_CFG1_B16);
 169	} else if (bursts & DMA_BURST8) {
 170		val = (SBUS_CFG1_BENAB | SBUS_CFG1_B8);
 171	} else {
 172		val = 0; /* No sbus bursts for you... */
 173	}
 174	sbus_writew(val, qpti->qregs + SBUS_CFG1);
 175}
 176
 177static int qlogicpti_mbox_command(struct qlogicpti *qpti, u_short param[], int force)
 178{
 179	int loop_count;
 180	u16 tmp;
 181
 182	if (mbox_param[param[0]] == 0)
 183		return 1;
 184
 185	/* Set SBUS semaphore. */
 186	tmp = sbus_readw(qpti->qregs + SBUS_SEMAPHORE);
 187	tmp |= SBUS_SEMAPHORE_LCK;
 188	sbus_writew(tmp, qpti->qregs + SBUS_SEMAPHORE);
 189
 190	/* Wait for host IRQ bit to clear. */
 191	loop_count = DEFAULT_LOOP_COUNT;
 192	while (--loop_count && (sbus_readw(qpti->qregs + HCCTRL) & HCCTRL_HIRQ)) {
 193		barrier();
 194		cpu_relax();
 195	}
 196	if (!loop_count)
 197		printk(KERN_EMERG "qlogicpti%d: mbox_command loop timeout #1\n",
 198		       qpti->qpti_id);
 199
 200	/* Write mailbox command registers. */
 201	switch (mbox_param[param[0]] >> 4) {
 202	case 6: sbus_writew(param[5], qpti->qregs + MBOX5);
 203	case 5: sbus_writew(param[4], qpti->qregs + MBOX4);
 204	case 4: sbus_writew(param[3], qpti->qregs + MBOX3);
 205	case 3: sbus_writew(param[2], qpti->qregs + MBOX2);
 206	case 2: sbus_writew(param[1], qpti->qregs + MBOX1);
 207	case 1: sbus_writew(param[0], qpti->qregs + MBOX0);
 208	}
 209
 210	/* Clear RISC interrupt. */
 211	tmp = sbus_readw(qpti->qregs + HCCTRL);
 212	tmp |= HCCTRL_CRIRQ;
 213	sbus_writew(tmp, qpti->qregs + HCCTRL);
 214
 215	/* Clear SBUS semaphore. */
 216	sbus_writew(0, qpti->qregs + SBUS_SEMAPHORE);
 217
 218	/* Set HOST interrupt. */
 219	tmp = sbus_readw(qpti->qregs + HCCTRL);
 220	tmp |= HCCTRL_SHIRQ;
 221	sbus_writew(tmp, qpti->qregs + HCCTRL);
 222
 223	/* Wait for HOST interrupt clears. */
 224	loop_count = DEFAULT_LOOP_COUNT;
 225	while (--loop_count &&
 226	       (sbus_readw(qpti->qregs + HCCTRL) & HCCTRL_CRIRQ))
 227		udelay(20);
 228	if (!loop_count)
 229		printk(KERN_EMERG "qlogicpti%d: mbox_command[%04x] loop timeout #2\n",
 230		       qpti->qpti_id, param[0]);
 231
 232	/* Wait for SBUS semaphore to get set. */
 233	loop_count = DEFAULT_LOOP_COUNT;
 234	while (--loop_count &&
 235	       !(sbus_readw(qpti->qregs + SBUS_SEMAPHORE) & SBUS_SEMAPHORE_LCK)) {
 236		udelay(20);
 237
 238		/* Workaround for some buggy chips. */
 239		if (sbus_readw(qpti->qregs + MBOX0) & 0x4000)
 240			break;
 241	}
 242	if (!loop_count)
 243		printk(KERN_EMERG "qlogicpti%d: mbox_command[%04x] loop timeout #3\n",
 244		       qpti->qpti_id, param[0]);
 245
 246	/* Wait for MBOX busy condition to go away. */
 247	loop_count = DEFAULT_LOOP_COUNT;
 248	while (--loop_count && (sbus_readw(qpti->qregs + MBOX0) == 0x04))
 249		udelay(20);
 250	if (!loop_count)
 251		printk(KERN_EMERG "qlogicpti%d: mbox_command[%04x] loop timeout #4\n",
 252		       qpti->qpti_id, param[0]);
 253
 254	/* Read back output parameters. */
 255	switch (mbox_param[param[0]] & 0xf) {
 256	case 6: param[5] = sbus_readw(qpti->qregs + MBOX5);
 257	case 5: param[4] = sbus_readw(qpti->qregs + MBOX4);
 258	case 4: param[3] = sbus_readw(qpti->qregs + MBOX3);
 259	case 3: param[2] = sbus_readw(qpti->qregs + MBOX2);
 260	case 2: param[1] = sbus_readw(qpti->qregs + MBOX1);
 261	case 1: param[0] = sbus_readw(qpti->qregs + MBOX0);
 262	}
 263
 264	/* Clear RISC interrupt. */
 265	tmp = sbus_readw(qpti->qregs + HCCTRL);
 266	tmp |= HCCTRL_CRIRQ;
 267	sbus_writew(tmp, qpti->qregs + HCCTRL);
 268
 269	/* Release SBUS semaphore. */
 270	tmp = sbus_readw(qpti->qregs + SBUS_SEMAPHORE);
 271	tmp &= ~(SBUS_SEMAPHORE_LCK);
 272	sbus_writew(tmp, qpti->qregs + SBUS_SEMAPHORE);
 273
 274	/* We're done. */
 275	return 0;
 276}
 277
 278static inline void qlogicpti_set_hostdev_defaults(struct qlogicpti *qpti)
 279{
 280	int i;
 281
 282	qpti->host_param.initiator_scsi_id = qpti->scsi_id;
 283	qpti->host_param.bus_reset_delay = 3;
 284	qpti->host_param.retry_count = 0;
 285	qpti->host_param.retry_delay = 5;
 286	qpti->host_param.async_data_setup_time = 3;
 287	qpti->host_param.req_ack_active_negation = 1;
 288	qpti->host_param.data_line_active_negation = 1;
 289	qpti->host_param.data_dma_burst_enable = 1;
 290	qpti->host_param.command_dma_burst_enable = 1;
 291	qpti->host_param.tag_aging = 8;
 292	qpti->host_param.selection_timeout = 250;
 293	qpti->host_param.max_queue_depth = 256;
 294
 295	for(i = 0; i < MAX_TARGETS; i++) {
 296		/*
 297		 * disconnect, parity, arq, reneg on reset, and, oddly enough
 298		 * tags...the midlayer's notion of tagged support has to match
 299		 * our device settings, and since we base whether we enable a
 300		 * tag on a  per-cmnd basis upon what the midlayer sez, we
 301		 * actually enable the capability here.
 302		 */
 303		qpti->dev_param[i].device_flags = 0xcd;
 304		qpti->dev_param[i].execution_throttle = 16;
 305		if (qpti->ultra) {
 306			qpti->dev_param[i].synchronous_period = 12;
 307			qpti->dev_param[i].synchronous_offset = 8;
 308		} else {
 309			qpti->dev_param[i].synchronous_period = 25;
 310			qpti->dev_param[i].synchronous_offset = 12;
 311		}
 312		qpti->dev_param[i].device_enable = 1;
 313	}
 314}
 315
 316static int qlogicpti_reset_hardware(struct Scsi_Host *host)
 317{
 318	struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
 319	u_short param[6];
 320	unsigned short risc_code_addr;
 321	int loop_count, i;
 322	unsigned long flags;
 323
 324	risc_code_addr = 0x1000;	/* all load addresses are at 0x1000 */
 325
 326	spin_lock_irqsave(host->host_lock, flags);
 327
 328	sbus_writew(HCCTRL_PAUSE, qpti->qregs + HCCTRL);
 329
 330	/* Only reset the scsi bus if it is not free. */
 331	if (sbus_readw(qpti->qregs + CPU_PCTRL) & CPU_PCTRL_BSY) {
 332		sbus_writew(CPU_ORIDE_RMOD, qpti->qregs + CPU_ORIDE);
 333		sbus_writew(CPU_CMD_BRESET, qpti->qregs + CPU_CMD);
 334		udelay(400);
 335	}
 336
 337	sbus_writew(SBUS_CTRL_RESET, qpti->qregs + SBUS_CTRL);
 338	sbus_writew((DMA_CTRL_CCLEAR | DMA_CTRL_CIRQ), qpti->qregs + CMD_DMA_CTRL);
 339	sbus_writew((DMA_CTRL_CCLEAR | DMA_CTRL_CIRQ), qpti->qregs + DATA_DMA_CTRL);
 340
 341	loop_count = DEFAULT_LOOP_COUNT;
 342	while (--loop_count && ((sbus_readw(qpti->qregs + MBOX0) & 0xff) == 0x04))
 343		udelay(20);
 344	if (!loop_count)
 345		printk(KERN_EMERG "qlogicpti%d: reset_hardware loop timeout\n",
 346		       qpti->qpti_id);
 347
 348	sbus_writew(HCCTRL_PAUSE, qpti->qregs + HCCTRL);
 349	set_sbus_cfg1(qpti);
 350	qlogicpti_enable_irqs(qpti);
 351
 352	if (sbus_readw(qpti->qregs + RISC_PSR) & RISC_PSR_ULTRA) {
 353		qpti->ultra = 1;
 354		sbus_writew((RISC_MTREG_P0ULTRA | RISC_MTREG_P1ULTRA),
 355			    qpti->qregs + RISC_MTREG);
 356	} else {
 357		qpti->ultra = 0;
 358		sbus_writew((RISC_MTREG_P0DFLT | RISC_MTREG_P1DFLT),
 359			    qpti->qregs + RISC_MTREG);
 360	}
 361
 362	/* reset adapter and per-device default values. */
 363	/* do it after finding out whether we're ultra mode capable */
 364	qlogicpti_set_hostdev_defaults(qpti);
 365
 366	/* Release the RISC processor. */
 367	sbus_writew(HCCTRL_REL, qpti->qregs + HCCTRL);
 368
 369	/* Get RISC to start executing the firmware code. */
 370	param[0] = MBOX_EXEC_FIRMWARE;
 371	param[1] = risc_code_addr;
 372	if (qlogicpti_mbox_command(qpti, param, 1)) {
 373		printk(KERN_EMERG "qlogicpti%d: Cannot execute ISP firmware.\n",
 374		       qpti->qpti_id);
 375		spin_unlock_irqrestore(host->host_lock, flags);
 376		return 1;
 377	}
 378
 379	/* Set initiator scsi ID. */
 380	param[0] = MBOX_SET_INIT_SCSI_ID;
 381	param[1] = qpti->host_param.initiator_scsi_id;
 382	if (qlogicpti_mbox_command(qpti, param, 1) ||
 383	   (param[0] != MBOX_COMMAND_COMPLETE)) {
 384		printk(KERN_EMERG "qlogicpti%d: Cannot set initiator SCSI ID.\n",
 385		       qpti->qpti_id);
 386		spin_unlock_irqrestore(host->host_lock, flags);
 387		return 1;
 388	}
 389
 390	/* Initialize state of the queues, both hw and sw. */
 391	qpti->req_in_ptr = qpti->res_out_ptr = 0;
 392
 393	param[0] = MBOX_INIT_RES_QUEUE;
 394	param[1] = RES_QUEUE_LEN + 1;
 395	param[2] = (u_short) (qpti->res_dvma >> 16);
 396	param[3] = (u_short) (qpti->res_dvma & 0xffff);
 397	param[4] = param[5] = 0;
 398	if (qlogicpti_mbox_command(qpti, param, 1)) {
 399		printk(KERN_EMERG "qlogicpti%d: Cannot init response queue.\n",
 400		       qpti->qpti_id);
 401		spin_unlock_irqrestore(host->host_lock, flags);
 402		return 1;
 403	}
 404
 405	param[0] = MBOX_INIT_REQ_QUEUE;
 406	param[1] = QLOGICPTI_REQ_QUEUE_LEN + 1;
 407	param[2] = (u_short) (qpti->req_dvma >> 16);
 408	param[3] = (u_short) (qpti->req_dvma & 0xffff);
 409	param[4] = param[5] = 0;
 410	if (qlogicpti_mbox_command(qpti, param, 1)) {
 411		printk(KERN_EMERG "qlogicpti%d: Cannot init request queue.\n",
 412		       qpti->qpti_id);
 413		spin_unlock_irqrestore(host->host_lock, flags);
 414		return 1;
 415	}
 416
 417	param[0] = MBOX_SET_RETRY_COUNT;
 418	param[1] = qpti->host_param.retry_count;
 419	param[2] = qpti->host_param.retry_delay;
 420	qlogicpti_mbox_command(qpti, param, 0);
 421
 422	param[0] = MBOX_SET_TAG_AGE_LIMIT;
 423	param[1] = qpti->host_param.tag_aging;
 424	qlogicpti_mbox_command(qpti, param, 0);
 425
 426	for (i = 0; i < MAX_TARGETS; i++) {
 427		param[0] = MBOX_GET_DEV_QUEUE_PARAMS;
 428		param[1] = (i << 8);
 429		qlogicpti_mbox_command(qpti, param, 0);
 430	}
 431
 432	param[0] = MBOX_GET_FIRMWARE_STATUS;
 433	qlogicpti_mbox_command(qpti, param, 0);
 434
 435	param[0] = MBOX_SET_SELECT_TIMEOUT;
 436	param[1] = qpti->host_param.selection_timeout;
 437	qlogicpti_mbox_command(qpti, param, 0);
 438
 439	for (i = 0; i < MAX_TARGETS; i++) {
 440		param[0] = MBOX_SET_TARGET_PARAMS;
 441		param[1] = (i << 8);
 442		param[2] = (qpti->dev_param[i].device_flags << 8);
 443		/*
 444		 * Since we're now loading 1.31 f/w, force narrow/async.
 445		 */
 446		param[2] |= 0xc0;
 447		param[3] = 0;	/* no offset, we do not have sync mode yet */
 448		qlogicpti_mbox_command(qpti, param, 0);
 449	}
 450
 451	/*
 452	 * Always (sigh) do an initial bus reset (kicks f/w).
 453	 */
 454	param[0] = MBOX_BUS_RESET;
 455	param[1] = qpti->host_param.bus_reset_delay;
 456	qlogicpti_mbox_command(qpti, param, 0);
 457	qpti->send_marker = 1;
 458
 459	spin_unlock_irqrestore(host->host_lock, flags);
 460	return 0;
 461}
 462
 463#define PTI_RESET_LIMIT 400
 464
 465static int __devinit qlogicpti_load_firmware(struct qlogicpti *qpti)
 466{
 467	const struct firmware *fw;
 468	const char fwname[] = "qlogic/isp1000.bin";
 469	const __le16 *fw_data;
 470	struct Scsi_Host *host = qpti->qhost;
 471	unsigned short csum = 0;
 472	unsigned short param[6];
 473	unsigned short risc_code_addr, risc_code_length;
 474	int err;
 475	unsigned long flags;
 476	int i, timeout;
 477
 478	err = request_firmware(&fw, fwname, &qpti->op->dev);
 479	if (err) {
 480		printk(KERN_ERR "Failed to load image \"%s\" err %d\n",
 481		       fwname, err);
 482		return err;
 483	}
 484	if (fw->size % 2) {
 485		printk(KERN_ERR "Bogus length %zu in image \"%s\"\n",
 486		       fw->size, fwname);
 487		err = -EINVAL;
 488		goto outfirm;
 489	}
 490	fw_data = (const __le16 *)&fw->data[0];
 491	risc_code_addr = 0x1000;	/* all f/w modules load at 0x1000 */
 492	risc_code_length = fw->size / 2;
 493
 494	spin_lock_irqsave(host->host_lock, flags);
 495
 496	/* Verify the checksum twice, one before loading it, and once
 497	 * afterwards via the mailbox commands.
 498	 */
 499	for (i = 0; i < risc_code_length; i++)
 500		csum += __le16_to_cpu(fw_data[i]);
 501	if (csum) {
 502		printk(KERN_EMERG "qlogicpti%d: Aieee, firmware checksum failed!",
 503		       qpti->qpti_id);
 504		err = 1;
 505		goto out;
 506	}		
 507	sbus_writew(SBUS_CTRL_RESET, qpti->qregs + SBUS_CTRL);
 508	sbus_writew((DMA_CTRL_CCLEAR | DMA_CTRL_CIRQ), qpti->qregs + CMD_DMA_CTRL);
 509	sbus_writew((DMA_CTRL_CCLEAR | DMA_CTRL_CIRQ), qpti->qregs + DATA_DMA_CTRL);
 510	timeout = PTI_RESET_LIMIT;
 511	while (--timeout && (sbus_readw(qpti->qregs + SBUS_CTRL) & SBUS_CTRL_RESET))
 512		udelay(20);
 513	if (!timeout) {
 514		printk(KERN_EMERG "qlogicpti%d: Cannot reset the ISP.", qpti->qpti_id);
 515		err = 1;
 516		goto out;
 517	}
 518
 519	sbus_writew(HCCTRL_RESET, qpti->qregs + HCCTRL);
 520	mdelay(1);
 521
 522	sbus_writew((SBUS_CTRL_GENAB | SBUS_CTRL_ERIRQ), qpti->qregs + SBUS_CTRL);
 523	set_sbus_cfg1(qpti);
 524	sbus_writew(0, qpti->qregs + SBUS_SEMAPHORE);
 525
 526	if (sbus_readw(qpti->qregs + RISC_PSR) & RISC_PSR_ULTRA) {
 527		qpti->ultra = 1;
 528		sbus_writew((RISC_MTREG_P0ULTRA | RISC_MTREG_P1ULTRA),
 529			    qpti->qregs + RISC_MTREG);
 530	} else {
 531		qpti->ultra = 0;
 532		sbus_writew((RISC_MTREG_P0DFLT | RISC_MTREG_P1DFLT),
 533			    qpti->qregs + RISC_MTREG);
 534	}
 535
 536	sbus_writew(HCCTRL_REL, qpti->qregs + HCCTRL);
 537
 538	/* Pin lines are only stable while RISC is paused. */
 539	sbus_writew(HCCTRL_PAUSE, qpti->qregs + HCCTRL);
 540	if (sbus_readw(qpti->qregs + CPU_PDIFF) & CPU_PDIFF_MODE)
 541		qpti->differential = 1;
 542	else
 543		qpti->differential = 0;
 544	sbus_writew(HCCTRL_REL, qpti->qregs + HCCTRL);
 545
 546	/* This shouldn't be necessary- we've reset things so we should be
 547	   running from the ROM now.. */
 548
 549	param[0] = MBOX_STOP_FIRMWARE;
 550	param[1] = param[2] = param[3] = param[4] = param[5] = 0;
 551	if (qlogicpti_mbox_command(qpti, param, 1)) {
 552		printk(KERN_EMERG "qlogicpti%d: Cannot stop firmware for reload.\n",
 553		       qpti->qpti_id);
 554		err = 1;
 555		goto out;
 556	}		
 557
 558	/* Load it up.. */
 559	for (i = 0; i < risc_code_length; i++) {
 560		param[0] = MBOX_WRITE_RAM_WORD;
 561		param[1] = risc_code_addr + i;
 562		param[2] = __le16_to_cpu(fw_data[i]);
 563		if (qlogicpti_mbox_command(qpti, param, 1) ||
 564		    param[0] != MBOX_COMMAND_COMPLETE) {
 565			printk("qlogicpti%d: Firmware dload failed, I'm bolixed!\n",
 566			       qpti->qpti_id);
 567			err = 1;
 568			goto out;
 569		}
 570	}
 571
 572	/* Reset the ISP again. */
 573	sbus_writew(HCCTRL_RESET, qpti->qregs + HCCTRL);
 574	mdelay(1);
 575
 576	qlogicpti_enable_irqs(qpti);
 577	sbus_writew(0, qpti->qregs + SBUS_SEMAPHORE);
 578	sbus_writew(HCCTRL_REL, qpti->qregs + HCCTRL);
 579
 580	/* Ask ISP to verify the checksum of the new code. */
 581	param[0] = MBOX_VERIFY_CHECKSUM;
 582	param[1] = risc_code_addr;
 583	if (qlogicpti_mbox_command(qpti, param, 1) ||
 584	    (param[0] != MBOX_COMMAND_COMPLETE)) {
 585		printk(KERN_EMERG "qlogicpti%d: New firmware csum failure!\n",
 586		       qpti->qpti_id);
 587		err = 1;
 588		goto out;
 589	}
 590
 591	/* Start using newly downloaded firmware. */
 592	param[0] = MBOX_EXEC_FIRMWARE;
 593	param[1] = risc_code_addr;
 594	qlogicpti_mbox_command(qpti, param, 1);
 595
 596	param[0] = MBOX_ABOUT_FIRMWARE;
 597	if (qlogicpti_mbox_command(qpti, param, 1) ||
 598	    (param[0] != MBOX_COMMAND_COMPLETE)) {
 599		printk(KERN_EMERG "qlogicpti%d: AboutFirmware cmd fails.\n",
 600		       qpti->qpti_id);
 601		err = 1;
 602		goto out;
 603	}
 604
 605	/* Snag the major and minor revisions from the result. */
 606	qpti->fware_majrev = param[1];
 607	qpti->fware_minrev = param[2];
 608	qpti->fware_micrev = param[3];
 609
 610	/* Set the clock rate */
 611	param[0] = MBOX_SET_CLOCK_RATE;
 612	param[1] = qpti->clock;
 613	if (qlogicpti_mbox_command(qpti, param, 1) ||
 614	    (param[0] != MBOX_COMMAND_COMPLETE)) {
 615		printk(KERN_EMERG "qlogicpti%d: could not set clock rate.\n",
 616		       qpti->qpti_id);
 617		err = 1;
 618		goto out;
 619	}
 620
 621	if (qpti->is_pti != 0) {
 622		/* Load scsi initiator ID and interrupt level into sbus static ram. */
 623		param[0] = MBOX_WRITE_RAM_WORD;
 624		param[1] = 0xff80;
 625		param[2] = (unsigned short) qpti->scsi_id;
 626		qlogicpti_mbox_command(qpti, param, 1);
 627
 628		param[0] = MBOX_WRITE_RAM_WORD;
 629		param[1] = 0xff00;
 630		param[2] = (unsigned short) 3;
 631		qlogicpti_mbox_command(qpti, param, 1);
 632	}
 633
 634out:
 635	spin_unlock_irqrestore(host->host_lock, flags);
 636outfirm:
 637	release_firmware(fw);
 638	return err;
 639}
 640
 641static int qlogicpti_verify_tmon(struct qlogicpti *qpti)
 642{
 643	int curstat = sbus_readb(qpti->sreg);
 644
 645	curstat &= 0xf0;
 646	if (!(curstat & SREG_FUSE) && (qpti->swsreg & SREG_FUSE))
 647		printk("qlogicpti%d: Fuse returned to normal state.\n", qpti->qpti_id);
 648	if (!(curstat & SREG_TPOWER) && (qpti->swsreg & SREG_TPOWER))
 649		printk("qlogicpti%d: termpwr back to normal state.\n", qpti->qpti_id);
 650	if (curstat != qpti->swsreg) {
 651		int error = 0;
 652		if (curstat & SREG_FUSE) {
 653			error++;
 654			printk("qlogicpti%d: Fuse is open!\n", qpti->qpti_id);
 655		}
 656		if (curstat & SREG_TPOWER) {
 657			error++;
 658			printk("qlogicpti%d: termpwr failure\n", qpti->qpti_id);
 659		}
 660		if (qpti->differential &&
 661		    (curstat & SREG_DSENSE) != SREG_DSENSE) {
 662			error++;
 663			printk("qlogicpti%d: You have a single ended device on a "
 664			       "differential bus!  Please fix!\n", qpti->qpti_id);
 665		}
 666		qpti->swsreg = curstat;
 667		return error;
 668	}
 669	return 0;
 670}
 671
 672static irqreturn_t qpti_intr(int irq, void *dev_id);
 673
 674static void __devinit qpti_chain_add(struct qlogicpti *qpti)
 675{
 676	spin_lock_irq(&qptichain_lock);
 677	if (qptichain != NULL) {
 678		struct qlogicpti *qlink = qptichain;
 679
 680		while(qlink->next)
 681			qlink = qlink->next;
 682		qlink->next = qpti;
 683	} else {
 684		qptichain = qpti;
 685	}
 686	qpti->next = NULL;
 687	spin_unlock_irq(&qptichain_lock);
 688}
 689
 690static void __devexit qpti_chain_del(struct qlogicpti *qpti)
 691{
 692	spin_lock_irq(&qptichain_lock);
 693	if (qptichain == qpti) {
 694		qptichain = qpti->next;
 695	} else {
 696		struct qlogicpti *qlink = qptichain;
 697		while(qlink->next != qpti)
 698			qlink = qlink->next;
 699		qlink->next = qpti->next;
 700	}
 701	qpti->next = NULL;
 702	spin_unlock_irq(&qptichain_lock);
 703}
 704
 705static int __devinit qpti_map_regs(struct qlogicpti *qpti)
 706{
 707	struct platform_device *op = qpti->op;
 708
 709	qpti->qregs = of_ioremap(&op->resource[0], 0,
 710				 resource_size(&op->resource[0]),
 711				 "PTI Qlogic/ISP");
 712	if (!qpti->qregs) {
 713		printk("PTI: Qlogic/ISP registers are unmappable\n");
 714		return -1;
 715	}
 716	if (qpti->is_pti) {
 717		qpti->sreg = of_ioremap(&op->resource[0], (16 * 4096),
 718					sizeof(unsigned char),
 719					"PTI Qlogic/ISP statreg");
 720		if (!qpti->sreg) {
 721			printk("PTI: Qlogic/ISP status register is unmappable\n");
 722			return -1;
 723		}
 724	}
 725	return 0;
 726}
 727
 728static int __devinit qpti_register_irq(struct qlogicpti *qpti)
 729{
 730	struct platform_device *op = qpti->op;
 731
 732	qpti->qhost->irq = qpti->irq = op->archdata.irqs[0];
 733
 734	/* We used to try various overly-clever things to
 735	 * reduce the interrupt processing overhead on
 736	 * sun4c/sun4m when multiple PTI's shared the
 737	 * same IRQ.  It was too complex and messy to
 738	 * sanely maintain.
 739	 */
 740	if (request_irq(qpti->irq, qpti_intr,
 741			IRQF_SHARED, "QlogicPTI", qpti))
 742		goto fail;
 743
 744	printk("qlogicpti%d: IRQ %d ", qpti->qpti_id, qpti->irq);
 745
 746	return 0;
 747
 748fail:
 749	printk("qlogicpti%d: Cannot acquire irq line\n", qpti->qpti_id);
 750	return -1;
 751}
 752
 753static void __devinit qpti_get_scsi_id(struct qlogicpti *qpti)
 754{
 755	struct platform_device *op = qpti->op;
 756	struct device_node *dp;
 757
 758	dp = op->dev.of_node;
 759
 760	qpti->scsi_id = of_getintprop_default(dp, "initiator-id", -1);
 761	if (qpti->scsi_id == -1)
 762		qpti->scsi_id = of_getintprop_default(dp, "scsi-initiator-id",
 763						      -1);
 764	if (qpti->scsi_id == -1)
 765		qpti->scsi_id =
 766			of_getintprop_default(dp->parent,
 767					      "scsi-initiator-id", 7);
 768	qpti->qhost->this_id = qpti->scsi_id;
 769	qpti->qhost->max_sectors = 64;
 770
 771	printk("SCSI ID %d ", qpti->scsi_id);
 772}
 773
 774static void qpti_get_bursts(struct qlogicpti *qpti)
 775{
 776	struct platform_device *op = qpti->op;
 777	u8 bursts, bmask;
 778
 779	bursts = of_getintprop_default(op->dev.of_node, "burst-sizes", 0xff);
 780	bmask = of_getintprop_default(op->dev.of_node->parent, "burst-sizes", 0xff);
 781	if (bmask != 0xff)
 782		bursts &= bmask;
 783	if (bursts == 0xff ||
 784	    (bursts & DMA_BURST16) == 0 ||
 785	    (bursts & DMA_BURST32) == 0)
 786		bursts = (DMA_BURST32 - 1);
 787
 788	qpti->bursts = bursts;
 789}
 790
 791static void qpti_get_clock(struct qlogicpti *qpti)
 792{
 793	unsigned int cfreq;
 794
 795	/* Check for what the clock input to this card is.
 796	 * Default to 40Mhz.
 797	 */
 798	cfreq = prom_getintdefault(qpti->prom_node,"clock-frequency",40000000);
 799	qpti->clock = (cfreq + 500000)/1000000;
 800	if (qpti->clock == 0) /* bullshit */
 801		qpti->clock = 40;
 802}
 803
 804/* The request and response queues must each be aligned
 805 * on a page boundary.
 806 */
 807static int __devinit qpti_map_queues(struct qlogicpti *qpti)
 808{
 809	struct platform_device *op = qpti->op;
 810
 811#define QSIZE(entries)	(((entries) + 1) * QUEUE_ENTRY_LEN)
 812	qpti->res_cpu = dma_alloc_coherent(&op->dev,
 813					   QSIZE(RES_QUEUE_LEN),
 814					   &qpti->res_dvma, GFP_ATOMIC);
 815	if (qpti->res_cpu == NULL ||
 816	    qpti->res_dvma == 0) {
 817		printk("QPTI: Cannot map response queue.\n");
 818		return -1;
 819	}
 820
 821	qpti->req_cpu = dma_alloc_coherent(&op->dev,
 822					   QSIZE(QLOGICPTI_REQ_QUEUE_LEN),
 823					   &qpti->req_dvma, GFP_ATOMIC);
 824	if (qpti->req_cpu == NULL ||
 825	    qpti->req_dvma == 0) {
 826		dma_free_coherent(&op->dev, QSIZE(RES_QUEUE_LEN),
 827				  qpti->res_cpu, qpti->res_dvma);
 828		printk("QPTI: Cannot map request queue.\n");
 829		return -1;
 830	}
 831	memset(qpti->res_cpu, 0, QSIZE(RES_QUEUE_LEN));
 832	memset(qpti->req_cpu, 0, QSIZE(QLOGICPTI_REQ_QUEUE_LEN));
 833	return 0;
 834}
 835
 836const char *qlogicpti_info(struct Scsi_Host *host)
 837{
 838	static char buf[80];
 839	struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
 840
 841	sprintf(buf, "PTI Qlogic,ISP SBUS SCSI irq %d regs at %p",
 842		qpti->qhost->irq, qpti->qregs);
 843	return buf;
 844}
 845
 846/* I am a certified frobtronicist. */
 847static inline void marker_frob(struct Command_Entry *cmd)
 848{
 849	struct Marker_Entry *marker = (struct Marker_Entry *) cmd;
 850
 851	memset(marker, 0, sizeof(struct Marker_Entry));
 852	marker->hdr.entry_cnt = 1;
 853	marker->hdr.entry_type = ENTRY_MARKER;
 854	marker->modifier = SYNC_ALL;
 855	marker->rsvd = 0;
 856}
 857
 858static inline void cmd_frob(struct Command_Entry *cmd, struct scsi_cmnd *Cmnd,
 859			    struct qlogicpti *qpti)
 860{
 861	memset(cmd, 0, sizeof(struct Command_Entry));
 862	cmd->hdr.entry_cnt = 1;
 863	cmd->hdr.entry_type = ENTRY_COMMAND;
 864	cmd->target_id = Cmnd->device->id;
 865	cmd->target_lun = Cmnd->device->lun;
 866	cmd->cdb_length = Cmnd->cmd_len;
 867	cmd->control_flags = 0;
 868	if (Cmnd->device->tagged_supported) {
 869		if (qpti->cmd_count[Cmnd->device->id] == 0)
 870			qpti->tag_ages[Cmnd->device->id] = jiffies;
 871		if (time_after(jiffies, qpti->tag_ages[Cmnd->device->id] + (5*HZ))) {
 872			cmd->control_flags = CFLAG_ORDERED_TAG;
 873			qpti->tag_ages[Cmnd->device->id] = jiffies;
 874		} else
 875			cmd->control_flags = CFLAG_SIMPLE_TAG;
 876	}
 877	if ((Cmnd->cmnd[0] == WRITE_6) ||
 878	    (Cmnd->cmnd[0] == WRITE_10) ||
 879	    (Cmnd->cmnd[0] == WRITE_12))
 880		cmd->control_flags |= CFLAG_WRITE;
 881	else
 882		cmd->control_flags |= CFLAG_READ;
 883	cmd->time_out = 30;
 884	memcpy(cmd->cdb, Cmnd->cmnd, Cmnd->cmd_len);
 885}
 886
 887/* Do it to it baby. */
 888static inline int load_cmd(struct scsi_cmnd *Cmnd, struct Command_Entry *cmd,
 889			   struct qlogicpti *qpti, u_int in_ptr, u_int out_ptr)
 890{
 891	struct dataseg *ds;
 892	struct scatterlist *sg, *s;
 893	int i, n;
 894
 895	if (scsi_bufflen(Cmnd)) {
 896		int sg_count;
 897
 898		sg = scsi_sglist(Cmnd);
 899		sg_count = dma_map_sg(&qpti->op->dev, sg,
 900				      scsi_sg_count(Cmnd),
 901				      Cmnd->sc_data_direction);
 902
 903		ds = cmd->dataseg;
 904		cmd->segment_cnt = sg_count;
 905
 906		/* Fill in first four sg entries: */
 907		n = sg_count;
 908		if (n > 4)
 909			n = 4;
 910		for_each_sg(sg, s, n, i) {
 911			ds[i].d_base = sg_dma_address(s);
 912			ds[i].d_count = sg_dma_len(s);
 913		}
 914		sg_count -= 4;
 915		sg = s;
 916		while (sg_count > 0) {
 917			struct Continuation_Entry *cont;
 918
 919			++cmd->hdr.entry_cnt;
 920			cont = (struct Continuation_Entry *) &qpti->req_cpu[in_ptr];
 921			in_ptr = NEXT_REQ_PTR(in_ptr);
 922			if (in_ptr == out_ptr)
 923				return -1;
 924
 925			cont->hdr.entry_type = ENTRY_CONTINUATION;
 926			cont->hdr.entry_cnt = 0;
 927			cont->hdr.sys_def_1 = 0;
 928			cont->hdr.flags = 0;
 929			cont->reserved = 0;
 930			ds = cont->dataseg;
 931			n = sg_count;
 932			if (n > 7)
 933				n = 7;
 934			for_each_sg(sg, s, n, i) {
 935				ds[i].d_base = sg_dma_address(s);
 936				ds[i].d_count = sg_dma_len(s);
 937			}
 938			sg_count -= n;
 939			sg = s;
 940		}
 941	} else {
 942		cmd->dataseg[0].d_base = 0;
 943		cmd->dataseg[0].d_count = 0;
 944		cmd->segment_cnt = 1; /* Shouldn't this be 0? */
 945	}
 946
 947	/* Committed, record Scsi_Cmd so we can find it later. */
 948	cmd->handle = in_ptr;
 949	qpti->cmd_slots[in_ptr] = Cmnd;
 950
 951	qpti->cmd_count[Cmnd->device->id]++;
 952	sbus_writew(in_ptr, qpti->qregs + MBOX4);
 953	qpti->req_in_ptr = in_ptr;
 954
 955	return in_ptr;
 956}
 957
 958static inline void update_can_queue(struct Scsi_Host *host, u_int in_ptr, u_int out_ptr)
 959{
 960	/* Temporary workaround until bug is found and fixed (one bug has been found
 961	   already, but fixing it makes things even worse) -jj */
 962	int num_free = QLOGICPTI_REQ_QUEUE_LEN - REQ_QUEUE_DEPTH(in_ptr, out_ptr) - 64;
 963	host->can_queue = host->host_busy + num_free;
 964	host->sg_tablesize = QLOGICPTI_MAX_SG(num_free);
 965}
 966
 967static int qlogicpti_slave_configure(struct scsi_device *sdev)
 968{
 969	struct qlogicpti *qpti = shost_priv(sdev->host);
 970	int tgt = sdev->id;
 971	u_short param[6];
 972
 973	/* tags handled in midlayer */
 974	/* enable sync mode? */
 975	if (sdev->sdtr) {
 976		qpti->dev_param[tgt].device_flags |= 0x10;
 977	} else {
 978		qpti->dev_param[tgt].synchronous_offset = 0;
 979		qpti->dev_param[tgt].synchronous_period = 0;
 980	}
 981	/* are we wide capable? */
 982	if (sdev->wdtr)
 983		qpti->dev_param[tgt].device_flags |= 0x20;
 984
 985	param[0] = MBOX_SET_TARGET_PARAMS;
 986	param[1] = (tgt << 8);
 987	param[2] = (qpti->dev_param[tgt].device_flags << 8);
 988	if (qpti->dev_param[tgt].device_flags & 0x10) {
 989		param[3] = (qpti->dev_param[tgt].synchronous_offset << 8) |
 990			qpti->dev_param[tgt].synchronous_period;
 991	} else {
 992		param[3] = 0;
 993	}
 994	qlogicpti_mbox_command(qpti, param, 0);
 995	return 0;
 996}
 997
 998/*
 999 * The middle SCSI layer ensures that queuecommand never gets invoked
1000 * concurrently with itself or the interrupt handler (though the
1001 * interrupt handler may call this routine as part of
1002 * request-completion handling).
1003 *
1004 * "This code must fly." -davem
1005 */
1006static int qlogicpti_queuecommand_lck(struct scsi_cmnd *Cmnd, void (*done)(struct scsi_cmnd *))
1007{
1008	struct Scsi_Host *host = Cmnd->device->host;
1009	struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
1010	struct Command_Entry *cmd;
1011	u_int out_ptr;
1012	int in_ptr;
1013
1014	Cmnd->scsi_done = done;
1015
1016	in_ptr = qpti->req_in_ptr;
1017	cmd = (struct Command_Entry *) &qpti->req_cpu[in_ptr];
1018	out_ptr = sbus_readw(qpti->qregs + MBOX4);
1019	in_ptr = NEXT_REQ_PTR(in_ptr);
1020	if (in_ptr == out_ptr)
1021		goto toss_command;
1022
1023	if (qpti->send_marker) {
1024		marker_frob(cmd);
1025		qpti->send_marker = 0;
1026		if (NEXT_REQ_PTR(in_ptr) == out_ptr) {
1027			sbus_writew(in_ptr, qpti->qregs + MBOX4);
1028			qpti->req_in_ptr = in_ptr;
1029			goto toss_command;
1030		}
1031		cmd = (struct Command_Entry *) &qpti->req_cpu[in_ptr];
1032		in_ptr = NEXT_REQ_PTR(in_ptr);
1033	}
1034	cmd_frob(cmd, Cmnd, qpti);
1035	if ((in_ptr = load_cmd(Cmnd, cmd, qpti, in_ptr, out_ptr)) == -1)
1036		goto toss_command;
1037
1038	update_can_queue(host, in_ptr, out_ptr);
1039
1040	return 0;
1041
1042toss_command:
1043	printk(KERN_EMERG "qlogicpti%d: request queue overflow\n",
1044	       qpti->qpti_id);
1045
1046	/* Unfortunately, unless you use the new EH code, which
1047	 * we don't, the midlayer will ignore the return value,
1048	 * which is insane.  We pick up the pieces like this.
1049	 */
1050	Cmnd->result = DID_BUS_BUSY;
1051	done(Cmnd);
1052	return 1;
1053}
1054
1055static DEF_SCSI_QCMD(qlogicpti_queuecommand)
1056
1057static int qlogicpti_return_status(struct Status_Entry *sts, int id)
1058{
1059	int host_status = DID_ERROR;
1060
1061	switch (sts->completion_status) {
1062	      case CS_COMPLETE:
1063		host_status = DID_OK;
1064		break;
1065	      case CS_INCOMPLETE:
1066		if (!(sts->state_flags & SF_GOT_BUS))
1067			host_status = DID_NO_CONNECT;
1068		else if (!(sts->state_flags & SF_GOT_TARGET))
1069			host_status = DID_BAD_TARGET;
1070		else if (!(sts->state_flags & SF_SENT_CDB))
1071			host_status = DID_ERROR;
1072		else if (!(sts->state_flags & SF_TRANSFERRED_DATA))
1073			host_status = DID_ERROR;
1074		else if (!(sts->state_flags & SF_GOT_STATUS))
1075			host_status = DID_ERROR;
1076		else if (!(sts->state_flags & SF_GOT_SENSE))
1077			host_status = DID_ERROR;
1078		break;
1079	      case CS_DMA_ERROR:
1080	      case CS_TRANSPORT_ERROR:
1081		host_status = DID_ERROR;
1082		break;
1083	      case CS_RESET_OCCURRED:
1084	      case CS_BUS_RESET:
1085		host_status = DID_RESET;
1086		break;
1087	      case CS_ABORTED:
1088		host_status = DID_ABORT;
1089		break;
1090	      case CS_TIMEOUT:
1091		host_status = DID_TIME_OUT;
1092		break;
1093	      case CS_DATA_OVERRUN:
1094	      case CS_COMMAND_OVERRUN:
1095	      case CS_STATUS_OVERRUN:
1096	      case CS_BAD_MESSAGE:
1097	      case CS_NO_MESSAGE_OUT:
1098	      case CS_EXT_ID_FAILED:
1099	      case CS_IDE_MSG_FAILED:
1100	      case CS_ABORT_MSG_FAILED:
1101	      case CS_NOP_MSG_FAILED:
1102	      case CS_PARITY_ERROR_MSG_FAILED:
1103	      case CS_DEVICE_RESET_MSG_FAILED:
1104	      case CS_ID_MSG_FAILED:
1105	      case CS_UNEXP_BUS_FREE:
1106		host_status = DID_ERROR;
1107		break;
1108	      case CS_DATA_UNDERRUN:
1109		host_status = DID_OK;
1110		break;
1111	      default:
1112		printk(KERN_EMERG "qlogicpti%d: unknown completion status 0x%04x\n",
1113		       id, sts->completion_status);
1114		host_status = DID_ERROR;
1115		break;
1116	}
1117
1118	return (sts->scsi_status & STATUS_MASK) | (host_status << 16);
1119}
1120
1121static struct scsi_cmnd *qlogicpti_intr_handler(struct qlogicpti *qpti)
1122{
1123	struct scsi_cmnd *Cmnd, *done_queue = NULL;
1124	struct Status_Entry *sts;
1125	u_int in_ptr, out_ptr;
1126
1127	if (!(sbus_readw(qpti->qregs + SBUS_STAT) & SBUS_STAT_RINT))
1128		return NULL;
1129		
1130	in_ptr = sbus_readw(qpti->qregs + MBOX5);
1131	sbus_writew(HCCTRL_CRIRQ, qpti->qregs + HCCTRL);
1132	if (sbus_readw(qpti->qregs + SBUS_SEMAPHORE) & SBUS_SEMAPHORE_LCK) {
1133		switch (sbus_readw(qpti->qregs + MBOX0)) {
1134		case ASYNC_SCSI_BUS_RESET:
1135		case EXECUTION_TIMEOUT_RESET:
1136			qpti->send_marker = 1;
1137			break;
1138		case INVALID_COMMAND:
1139		case HOST_INTERFACE_ERROR:
1140		case COMMAND_ERROR:
1141		case COMMAND_PARAM_ERROR:
1142			break;
1143		};
1144		sbus_writew(0, qpti->qregs + SBUS_SEMAPHORE);
1145	}
1146
1147	/* This looks like a network driver! */
1148	out_ptr = qpti->res_out_ptr;
1149	while (out_ptr != in_ptr) {
1150		u_int cmd_slot;
1151
1152		sts = (struct Status_Entry *) &qpti->res_cpu[out_ptr];
1153		out_ptr = NEXT_RES_PTR(out_ptr);
1154
1155		/* We store an index in the handle, not the pointer in
1156		 * some form.  This avoids problems due to the fact
1157		 * that the handle provided is only 32-bits. -DaveM
1158		 */
1159		cmd_slot = sts->handle;
1160		Cmnd = qpti->cmd_slots[cmd_slot];
1161		qpti->cmd_slots[cmd_slot] = NULL;
1162
1163		if (sts->completion_status == CS_RESET_OCCURRED ||
1164		    sts->completion_status == CS_ABORTED ||
1165		    (sts->status_flags & STF_BUS_RESET))
1166			qpti->send_marker = 1;
1167
1168		if (sts->state_flags & SF_GOT_SENSE)
1169			memcpy(Cmnd->sense_buffer, sts->req_sense_data,
1170			       SCSI_SENSE_BUFFERSIZE);
1171
1172		if (sts->hdr.entry_type == ENTRY_STATUS)
1173			Cmnd->result =
1174			    qlogicpti_return_status(sts, qpti->qpti_id);
1175		else
1176			Cmnd->result = DID_ERROR << 16;
1177
1178		if (scsi_bufflen(Cmnd))
1179			dma_unmap_sg(&qpti->op->dev,
1180				     scsi_sglist(Cmnd), scsi_sg_count(Cmnd),
1181				     Cmnd->sc_data_direction);
1182
1183		qpti->cmd_count[Cmnd->device->id]--;
1184		sbus_writew(out_ptr, qpti->qregs + MBOX5);
1185		Cmnd->host_scribble = (unsigned char *) done_queue;
1186		done_queue = Cmnd;
1187	}
1188	qpti->res_out_ptr = out_ptr;
1189
1190	return done_queue;
1191}
1192
1193static irqreturn_t qpti_intr(int irq, void *dev_id)
1194{
1195	struct qlogicpti *qpti = dev_id;
1196	unsigned long flags;
1197	struct scsi_cmnd *dq;
1198
1199	spin_lock_irqsave(qpti->qhost->host_lock, flags);
1200	dq = qlogicpti_intr_handler(qpti);
1201
1202	if (dq != NULL) {
1203		do {
1204			struct scsi_cmnd *next;
1205
1206			next = (struct scsi_cmnd *) dq->host_scribble;
1207			dq->scsi_done(dq);
1208			dq = next;
1209		} while (dq != NULL);
1210	}
1211	spin_unlock_irqrestore(qpti->qhost->host_lock, flags);
1212
1213	return IRQ_HANDLED;
1214}
1215
1216static int qlogicpti_abort(struct scsi_cmnd *Cmnd)
1217{
1218	u_short param[6];
1219	struct Scsi_Host *host = Cmnd->device->host;
1220	struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
1221	int return_status = SUCCESS;
1222	u32 cmd_cookie;
1223	int i;
1224
1225	printk(KERN_WARNING "qlogicpti%d: Aborting cmd for tgt[%d] lun[%d]\n",
1226	       qpti->qpti_id, (int)Cmnd->device->id, (int)Cmnd->device->lun);
1227
1228	qlogicpti_disable_irqs(qpti);
1229
1230	/* Find the 32-bit cookie we gave to the firmware for
1231	 * this command.
1232	 */
1233	for (i = 0; i < QLOGICPTI_REQ_QUEUE_LEN + 1; i++)
1234		if (qpti->cmd_slots[i] == Cmnd)
1235			break;
1236	cmd_cookie = i;
1237
1238	param[0] = MBOX_ABORT;
1239	param[1] = (((u_short) Cmnd->device->id) << 8) | Cmnd->device->lun;
1240	param[2] = cmd_cookie >> 16;
1241	param[3] = cmd_cookie & 0xffff;
1242	if (qlogicpti_mbox_command(qpti, param, 0) ||
1243	    (param[0] != MBOX_COMMAND_COMPLETE)) {
1244		printk(KERN_EMERG "qlogicpti%d: scsi abort failure: %x\n",
1245		       qpti->qpti_id, param[0]);
1246		return_status = FAILED;
1247	}
1248
1249	qlogicpti_enable_irqs(qpti);
1250
1251	return return_status;
1252}
1253
1254static int qlogicpti_reset(struct scsi_cmnd *Cmnd)
1255{
1256	u_short param[6];
1257	struct Scsi_Host *host = Cmnd->device->host;
1258	struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
1259	int return_status = SUCCESS;
1260
1261	printk(KERN_WARNING "qlogicpti%d: Resetting SCSI bus!\n",
1262	       qpti->qpti_id);
1263
1264	qlogicpti_disable_irqs(qpti);
1265
1266	param[0] = MBOX_BUS_RESET;
1267	param[1] = qpti->host_param.bus_reset_delay;
1268	if (qlogicpti_mbox_command(qpti, param, 0) ||
1269	   (param[0] != MBOX_COMMAND_COMPLETE)) {
1270		printk(KERN_EMERG "qlogicisp%d: scsi bus reset failure: %x\n",
1271		       qpti->qpti_id, param[0]);
1272		return_status = FAILED;
1273	}
1274
1275	qlogicpti_enable_irqs(qpti);
1276
1277	return return_status;
1278}
1279
1280static struct scsi_host_template qpti_template = {
1281	.module			= THIS_MODULE,
1282	.name			= "qlogicpti",
1283	.info			= qlogicpti_info,
1284	.queuecommand		= qlogicpti_queuecommand,
1285	.slave_configure	= qlogicpti_slave_configure,
1286	.eh_abort_handler	= qlogicpti_abort,
1287	.eh_bus_reset_handler	= qlogicpti_reset,
1288	.can_queue		= QLOGICPTI_REQ_QUEUE_LEN,
1289	.this_id		= 7,
1290	.sg_tablesize		= QLOGICPTI_MAX_SG(QLOGICPTI_REQ_QUEUE_LEN),
1291	.cmd_per_lun		= 1,
1292	.use_clustering		= ENABLE_CLUSTERING,
1293};
1294
1295static const struct of_device_id qpti_match[];
1296static int __devinit qpti_sbus_probe(struct platform_device *op)
1297{
1298	const struct of_device_id *match;
1299	struct scsi_host_template *tpnt;
1300	struct device_node *dp = op->dev.of_node;
1301	struct Scsi_Host *host;
1302	struct qlogicpti *qpti;
1303	static int nqptis;
1304	const char *fcode;
1305
1306	match = of_match_device(qpti_match, &op->dev);
1307	if (!match)
1308		return -EINVAL;
1309	tpnt = match->data;
1310
1311	/* Sometimes Antares cards come up not completely
1312	 * setup, and we get a report of a zero IRQ.
1313	 */
1314	if (op->archdata.irqs[0] == 0)
1315		return -ENODEV;
1316
1317	host = scsi_host_alloc(tpnt, sizeof(struct qlogicpti));
1318	if (!host)
1319		return -ENOMEM;
1320
1321	qpti = shost_priv(host);
1322
1323	host->max_id = MAX_TARGETS;
1324	qpti->qhost = host;
1325	qpti->op = op;
1326	qpti->qpti_id = nqptis;
1327	strcpy(qpti->prom_name, op->dev.of_node->name);
1328	qpti->is_pti = strcmp(qpti->prom_name, "QLGC,isp");
1329
1330	if (qpti_map_regs(qpti) < 0)
1331		goto fail_unlink;
1332
1333	if (qpti_register_irq(qpti) < 0)
1334		goto fail_unmap_regs;
1335
1336	qpti_get_scsi_id(qpti);
1337	qpti_get_bursts(qpti);
1338	qpti_get_clock(qpti);
1339
1340	/* Clear out scsi_cmnd array. */
1341	memset(qpti->cmd_slots, 0, sizeof(qpti->cmd_slots));
1342
1343	if (qpti_map_queues(qpti) < 0)
1344		goto fail_free_irq;
1345
1346	/* Load the firmware. */
1347	if (qlogicpti_load_firmware(qpti))
1348		goto fail_unmap_queues;
1349	if (qpti->is_pti) {
1350		/* Check the PTI status reg. */
1351		if (qlogicpti_verify_tmon(qpti))
1352			goto fail_unmap_queues;
1353	}
1354
1355	/* Reset the ISP and init res/req queues. */
1356	if (qlogicpti_reset_hardware(host))
1357		goto fail_unmap_queues;
1358
1359	printk("(Firmware v%d.%d.%d)", qpti->fware_majrev,
1360	       qpti->fware_minrev, qpti->fware_micrev);
1361
1362	fcode = of_get_property(dp, "isp-fcode", NULL);
1363	if (fcode && fcode[0])
1364		printk("(FCode %s)", fcode);
1365	if (of_find_property(dp, "differential", NULL) != NULL)
1366		qpti->differential = 1;
1367			
1368	printk("\nqlogicpti%d: [%s Wide, using %s interface]\n",
1369		qpti->qpti_id,
1370		(qpti->ultra ? "Ultra" : "Fast"),
1371		(qpti->differential ? "differential" : "single ended"));
1372
1373	if (scsi_add_host(host, &op->dev)) {
1374		printk("qlogicpti%d: Failed scsi_add_host\n", qpti->qpti_id);
1375		goto fail_unmap_queues;
1376	}
1377
1378	dev_set_drvdata(&op->dev, qpti);
1379
1380	qpti_chain_add(qpti);
1381
1382	scsi_scan_host(host);
1383	nqptis++;
1384
1385	return 0;
1386
1387fail_unmap_queues:
1388#define QSIZE(entries)	(((entries) + 1) * QUEUE_ENTRY_LEN)
1389	dma_free_coherent(&op->dev,
1390			  QSIZE(RES_QUEUE_LEN),
1391			  qpti->res_cpu, qpti->res_dvma);
1392	dma_free_coherent(&op->dev,
1393			  QSIZE(QLOGICPTI_REQ_QUEUE_LEN),
1394			  qpti->req_cpu, qpti->req_dvma);
1395#undef QSIZE
1396
1397fail_unmap_regs:
1398	of_iounmap(&op->resource[0], qpti->qregs,
1399		   resource_size(&op->resource[0]));
1400	if (qpti->is_pti)
1401		of_iounmap(&op->resource[0], qpti->sreg,
1402			   sizeof(unsigned char));
1403
1404fail_free_irq:
1405	free_irq(qpti->irq, qpti);
1406
1407fail_unlink:
1408	scsi_host_put(host);
1409
1410	return -ENODEV;
1411}
1412
1413static int __devexit qpti_sbus_remove(struct platform_device *op)
1414{
1415	struct qlogicpti *qpti = dev_get_drvdata(&op->dev);
1416
1417	qpti_chain_del(qpti);
1418
1419	scsi_remove_host(qpti->qhost);
1420
1421	/* Shut up the card. */
1422	sbus_writew(0, qpti->qregs + SBUS_CTRL);
1423
1424	/* Free IRQ handler and unmap Qlogic,ISP and PTI status regs. */
1425	free_irq(qpti->irq, qpti);
1426
1427#define QSIZE(entries)	(((entries) + 1) * QUEUE_ENTRY_LEN)
1428	dma_free_coherent(&op->dev,
1429			  QSIZE(RES_QUEUE_LEN),
1430			  qpti->res_cpu, qpti->res_dvma);
1431	dma_free_coherent(&op->dev,
1432			  QSIZE(QLOGICPTI_REQ_QUEUE_LEN),
1433			  qpti->req_cpu, qpti->req_dvma);
1434#undef QSIZE
1435
1436	of_iounmap(&op->resource[0], qpti->qregs,
1437		   resource_size(&op->resource[0]));
1438	if (qpti->is_pti)
1439		of_iounmap(&op->resource[0], qpti->sreg, sizeof(unsigned char));
1440
1441	scsi_host_put(qpti->qhost);
1442
1443	return 0;
1444}
1445
1446static const struct of_device_id qpti_match[] = {
1447	{
1448		.name = "ptisp",
1449		.data = &qpti_template,
1450	},
1451	{
1452		.name = "PTI,ptisp",
1453		.data = &qpti_template,
1454	},
1455	{
1456		.name = "QLGC,isp",
1457		.data = &qpti_template,
1458	},
1459	{
1460		.name = "SUNW,isp",
1461		.data = &qpti_template,
1462	},
1463	{},
1464};
1465MODULE_DEVICE_TABLE(of, qpti_match);
1466
1467static struct platform_driver qpti_sbus_driver = {
1468	.driver = {
1469		.name = "qpti",
1470		.owner = THIS_MODULE,
1471		.of_match_table = qpti_match,
1472	},
1473	.probe		= qpti_sbus_probe,
1474	.remove		= __devexit_p(qpti_sbus_remove),
1475};
1476
1477static int __init qpti_init(void)
1478{
1479	return platform_driver_register(&qpti_sbus_driver);
1480}
1481
1482static void __exit qpti_exit(void)
1483{
1484	platform_driver_unregister(&qpti_sbus_driver);
1485}
1486
1487MODULE_DESCRIPTION("QlogicISP SBUS driver");
1488MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
1489MODULE_LICENSE("GPL");
1490MODULE_VERSION("2.1");
1491MODULE_FIRMWARE("qlogic/isp1000.bin");
1492
1493module_init(qpti_init);
1494module_exit(qpti_exit);
v4.6
   1/* qlogicpti.c: Performance Technologies QlogicISP sbus card driver.
   2 *
   3 * Copyright (C) 1996, 2006, 2008 David S. Miller (davem@davemloft.net)
   4 *
   5 * A lot of this driver was directly stolen from Erik H. Moe's PCI
   6 * Qlogic ISP driver.  Mucho kudos to him for this code.
   7 *
   8 * An even bigger kudos to John Grana at Performance Technologies
   9 * for providing me with the hardware to write this driver, you rule
  10 * John you really do.
  11 *
  12 * May, 2, 1997: Added support for QLGC,isp --jj
  13 */
  14
  15#include <linux/kernel.h>
  16#include <linux/delay.h>
  17#include <linux/types.h>
  18#include <linux/string.h>
  19#include <linux/gfp.h>
  20#include <linux/blkdev.h>
  21#include <linux/proc_fs.h>
  22#include <linux/stat.h>
  23#include <linux/init.h>
  24#include <linux/spinlock.h>
  25#include <linux/interrupt.h>
  26#include <linux/module.h>
  27#include <linux/jiffies.h>
  28#include <linux/dma-mapping.h>
  29#include <linux/of.h>
  30#include <linux/of_device.h>
  31#include <linux/firmware.h>
  32
  33#include <asm/byteorder.h>
  34
  35#include "qlogicpti.h"
  36
  37#include <asm/dma.h>
 
  38#include <asm/ptrace.h>
  39#include <asm/pgtable.h>
  40#include <asm/oplib.h>
  41#include <asm/io.h>
  42#include <asm/irq.h>
  43
  44#include <scsi/scsi.h>
  45#include <scsi/scsi_cmnd.h>
  46#include <scsi/scsi_device.h>
  47#include <scsi/scsi_eh.h>
  48#include <scsi/scsi_tcq.h>
  49#include <scsi/scsi_host.h>
  50
  51#define MAX_TARGETS	16
  52#define MAX_LUNS	8	/* 32 for 1.31 F/W */
  53
  54#define DEFAULT_LOOP_COUNT	10000
  55
  56static struct qlogicpti *qptichain = NULL;
  57static DEFINE_SPINLOCK(qptichain_lock);
  58
  59#define PACKB(a, b)			(((a)<<4)|(b))
  60
  61static const u_char mbox_param[] = {
  62	PACKB(1, 1),	/* MBOX_NO_OP */
  63	PACKB(5, 5),	/* MBOX_LOAD_RAM */
  64	PACKB(2, 0),	/* MBOX_EXEC_FIRMWARE */
  65	PACKB(5, 5),	/* MBOX_DUMP_RAM */
  66	PACKB(3, 3),	/* MBOX_WRITE_RAM_WORD */
  67	PACKB(2, 3),	/* MBOX_READ_RAM_WORD */
  68	PACKB(6, 6),	/* MBOX_MAILBOX_REG_TEST */
  69	PACKB(2, 3),	/* MBOX_VERIFY_CHECKSUM	*/
  70	PACKB(1, 3),	/* MBOX_ABOUT_FIRMWARE */
  71	PACKB(0, 0),	/* 0x0009 */
  72	PACKB(0, 0),	/* 0x000a */
  73	PACKB(0, 0),	/* 0x000b */
  74	PACKB(0, 0),	/* 0x000c */
  75	PACKB(0, 0),	/* 0x000d */
  76	PACKB(1, 2),	/* MBOX_CHECK_FIRMWARE */
  77	PACKB(0, 0),	/* 0x000f */
  78	PACKB(5, 5),	/* MBOX_INIT_REQ_QUEUE */
  79	PACKB(6, 6),	/* MBOX_INIT_RES_QUEUE */
  80	PACKB(4, 4),	/* MBOX_EXECUTE_IOCB */
  81	PACKB(2, 2),	/* MBOX_WAKE_UP	*/
  82	PACKB(1, 6),	/* MBOX_STOP_FIRMWARE */
  83	PACKB(4, 4),	/* MBOX_ABORT */
  84	PACKB(2, 2),	/* MBOX_ABORT_DEVICE */
  85	PACKB(3, 3),	/* MBOX_ABORT_TARGET */
  86	PACKB(2, 2),	/* MBOX_BUS_RESET */
  87	PACKB(2, 3),	/* MBOX_STOP_QUEUE */
  88	PACKB(2, 3),	/* MBOX_START_QUEUE */
  89	PACKB(2, 3),	/* MBOX_SINGLE_STEP_QUEUE */
  90	PACKB(2, 3),	/* MBOX_ABORT_QUEUE */
  91	PACKB(2, 4),	/* MBOX_GET_DEV_QUEUE_STATUS */
  92	PACKB(0, 0),	/* 0x001e */
  93	PACKB(1, 3),	/* MBOX_GET_FIRMWARE_STATUS */
  94	PACKB(1, 2),	/* MBOX_GET_INIT_SCSI_ID */
  95	PACKB(1, 2),	/* MBOX_GET_SELECT_TIMEOUT */
  96	PACKB(1, 3),	/* MBOX_GET_RETRY_COUNT	*/
  97	PACKB(1, 2),	/* MBOX_GET_TAG_AGE_LIMIT */
  98	PACKB(1, 2),	/* MBOX_GET_CLOCK_RATE */
  99	PACKB(1, 2),	/* MBOX_GET_ACT_NEG_STATE */
 100	PACKB(1, 2),	/* MBOX_GET_ASYNC_DATA_SETUP_TIME */
 101	PACKB(1, 3),	/* MBOX_GET_SBUS_PARAMS */
 102	PACKB(2, 4),	/* MBOX_GET_TARGET_PARAMS */
 103	PACKB(2, 4),	/* MBOX_GET_DEV_QUEUE_PARAMS */
 104	PACKB(0, 0),	/* 0x002a */
 105	PACKB(0, 0),	/* 0x002b */
 106	PACKB(0, 0),	/* 0x002c */
 107	PACKB(0, 0),	/* 0x002d */
 108	PACKB(0, 0),	/* 0x002e */
 109	PACKB(0, 0),	/* 0x002f */
 110	PACKB(2, 2),	/* MBOX_SET_INIT_SCSI_ID */
 111	PACKB(2, 2),	/* MBOX_SET_SELECT_TIMEOUT */
 112	PACKB(3, 3),	/* MBOX_SET_RETRY_COUNT	*/
 113	PACKB(2, 2),	/* MBOX_SET_TAG_AGE_LIMIT */
 114	PACKB(2, 2),	/* MBOX_SET_CLOCK_RATE */
 115	PACKB(2, 2),	/* MBOX_SET_ACTIVE_NEG_STATE */
 116	PACKB(2, 2),	/* MBOX_SET_ASYNC_DATA_SETUP_TIME */
 117	PACKB(3, 3),	/* MBOX_SET_SBUS_CONTROL_PARAMS */
 118	PACKB(4, 4),	/* MBOX_SET_TARGET_PARAMS */
 119	PACKB(4, 4),	/* MBOX_SET_DEV_QUEUE_PARAMS */
 120	PACKB(0, 0),	/* 0x003a */
 121	PACKB(0, 0),	/* 0x003b */
 122	PACKB(0, 0),	/* 0x003c */
 123	PACKB(0, 0),	/* 0x003d */
 124	PACKB(0, 0),	/* 0x003e */
 125	PACKB(0, 0),	/* 0x003f */
 126	PACKB(0, 0),	/* 0x0040 */
 127	PACKB(0, 0),	/* 0x0041 */
 128	PACKB(0, 0)	/* 0x0042 */
 129};
 130
 131#define MAX_MBOX_COMMAND	ARRAY_SIZE(mbox_param)
 132
 133/* queue length's _must_ be power of two: */
 134#define QUEUE_DEPTH(in, out, ql)	((in - out) & (ql))
 135#define REQ_QUEUE_DEPTH(in, out)	QUEUE_DEPTH(in, out, 		     \
 136						    QLOGICPTI_REQ_QUEUE_LEN)
 137#define RES_QUEUE_DEPTH(in, out)	QUEUE_DEPTH(in, out, RES_QUEUE_LEN)
 138
 139static inline void qlogicpti_enable_irqs(struct qlogicpti *qpti)
 140{
 141	sbus_writew(SBUS_CTRL_ERIRQ | SBUS_CTRL_GENAB,
 142		    qpti->qregs + SBUS_CTRL);
 143}
 144
 145static inline void qlogicpti_disable_irqs(struct qlogicpti *qpti)
 146{
 147	sbus_writew(0, qpti->qregs + SBUS_CTRL);
 148}
 149
 150static inline void set_sbus_cfg1(struct qlogicpti *qpti)
 151{
 152	u16 val;
 153	u8 bursts = qpti->bursts;
 154
 155#if 0	/* It appears that at least PTI cards do not support
 156	 * 64-byte bursts and that setting the B64 bit actually
 157	 * is a nop and the chip ends up using the smallest burst
 158	 * size. -DaveM
 159	 */
 160	if (sbus_can_burst64() && (bursts & DMA_BURST64)) {
 161		val = (SBUS_CFG1_BENAB | SBUS_CFG1_B64);
 162	} else
 163#endif
 164	if (bursts & DMA_BURST32) {
 165		val = (SBUS_CFG1_BENAB | SBUS_CFG1_B32);
 166	} else if (bursts & DMA_BURST16) {
 167		val = (SBUS_CFG1_BENAB | SBUS_CFG1_B16);
 168	} else if (bursts & DMA_BURST8) {
 169		val = (SBUS_CFG1_BENAB | SBUS_CFG1_B8);
 170	} else {
 171		val = 0; /* No sbus bursts for you... */
 172	}
 173	sbus_writew(val, qpti->qregs + SBUS_CFG1);
 174}
 175
 176static int qlogicpti_mbox_command(struct qlogicpti *qpti, u_short param[], int force)
 177{
 178	int loop_count;
 179	u16 tmp;
 180
 181	if (mbox_param[param[0]] == 0)
 182		return 1;
 183
 184	/* Set SBUS semaphore. */
 185	tmp = sbus_readw(qpti->qregs + SBUS_SEMAPHORE);
 186	tmp |= SBUS_SEMAPHORE_LCK;
 187	sbus_writew(tmp, qpti->qregs + SBUS_SEMAPHORE);
 188
 189	/* Wait for host IRQ bit to clear. */
 190	loop_count = DEFAULT_LOOP_COUNT;
 191	while (--loop_count && (sbus_readw(qpti->qregs + HCCTRL) & HCCTRL_HIRQ)) {
 192		barrier();
 193		cpu_relax();
 194	}
 195	if (!loop_count)
 196		printk(KERN_EMERG "qlogicpti%d: mbox_command loop timeout #1\n",
 197		       qpti->qpti_id);
 198
 199	/* Write mailbox command registers. */
 200	switch (mbox_param[param[0]] >> 4) {
 201	case 6: sbus_writew(param[5], qpti->qregs + MBOX5);
 202	case 5: sbus_writew(param[4], qpti->qregs + MBOX4);
 203	case 4: sbus_writew(param[3], qpti->qregs + MBOX3);
 204	case 3: sbus_writew(param[2], qpti->qregs + MBOX2);
 205	case 2: sbus_writew(param[1], qpti->qregs + MBOX1);
 206	case 1: sbus_writew(param[0], qpti->qregs + MBOX0);
 207	}
 208
 209	/* Clear RISC interrupt. */
 210	tmp = sbus_readw(qpti->qregs + HCCTRL);
 211	tmp |= HCCTRL_CRIRQ;
 212	sbus_writew(tmp, qpti->qregs + HCCTRL);
 213
 214	/* Clear SBUS semaphore. */
 215	sbus_writew(0, qpti->qregs + SBUS_SEMAPHORE);
 216
 217	/* Set HOST interrupt. */
 218	tmp = sbus_readw(qpti->qregs + HCCTRL);
 219	tmp |= HCCTRL_SHIRQ;
 220	sbus_writew(tmp, qpti->qregs + HCCTRL);
 221
 222	/* Wait for HOST interrupt clears. */
 223	loop_count = DEFAULT_LOOP_COUNT;
 224	while (--loop_count &&
 225	       (sbus_readw(qpti->qregs + HCCTRL) & HCCTRL_CRIRQ))
 226		udelay(20);
 227	if (!loop_count)
 228		printk(KERN_EMERG "qlogicpti%d: mbox_command[%04x] loop timeout #2\n",
 229		       qpti->qpti_id, param[0]);
 230
 231	/* Wait for SBUS semaphore to get set. */
 232	loop_count = DEFAULT_LOOP_COUNT;
 233	while (--loop_count &&
 234	       !(sbus_readw(qpti->qregs + SBUS_SEMAPHORE) & SBUS_SEMAPHORE_LCK)) {
 235		udelay(20);
 236
 237		/* Workaround for some buggy chips. */
 238		if (sbus_readw(qpti->qregs + MBOX0) & 0x4000)
 239			break;
 240	}
 241	if (!loop_count)
 242		printk(KERN_EMERG "qlogicpti%d: mbox_command[%04x] loop timeout #3\n",
 243		       qpti->qpti_id, param[0]);
 244
 245	/* Wait for MBOX busy condition to go away. */
 246	loop_count = DEFAULT_LOOP_COUNT;
 247	while (--loop_count && (sbus_readw(qpti->qregs + MBOX0) == 0x04))
 248		udelay(20);
 249	if (!loop_count)
 250		printk(KERN_EMERG "qlogicpti%d: mbox_command[%04x] loop timeout #4\n",
 251		       qpti->qpti_id, param[0]);
 252
 253	/* Read back output parameters. */
 254	switch (mbox_param[param[0]] & 0xf) {
 255	case 6: param[5] = sbus_readw(qpti->qregs + MBOX5);
 256	case 5: param[4] = sbus_readw(qpti->qregs + MBOX4);
 257	case 4: param[3] = sbus_readw(qpti->qregs + MBOX3);
 258	case 3: param[2] = sbus_readw(qpti->qregs + MBOX2);
 259	case 2: param[1] = sbus_readw(qpti->qregs + MBOX1);
 260	case 1: param[0] = sbus_readw(qpti->qregs + MBOX0);
 261	}
 262
 263	/* Clear RISC interrupt. */
 264	tmp = sbus_readw(qpti->qregs + HCCTRL);
 265	tmp |= HCCTRL_CRIRQ;
 266	sbus_writew(tmp, qpti->qregs + HCCTRL);
 267
 268	/* Release SBUS semaphore. */
 269	tmp = sbus_readw(qpti->qregs + SBUS_SEMAPHORE);
 270	tmp &= ~(SBUS_SEMAPHORE_LCK);
 271	sbus_writew(tmp, qpti->qregs + SBUS_SEMAPHORE);
 272
 273	/* We're done. */
 274	return 0;
 275}
 276
 277static inline void qlogicpti_set_hostdev_defaults(struct qlogicpti *qpti)
 278{
 279	int i;
 280
 281	qpti->host_param.initiator_scsi_id = qpti->scsi_id;
 282	qpti->host_param.bus_reset_delay = 3;
 283	qpti->host_param.retry_count = 0;
 284	qpti->host_param.retry_delay = 5;
 285	qpti->host_param.async_data_setup_time = 3;
 286	qpti->host_param.req_ack_active_negation = 1;
 287	qpti->host_param.data_line_active_negation = 1;
 288	qpti->host_param.data_dma_burst_enable = 1;
 289	qpti->host_param.command_dma_burst_enable = 1;
 290	qpti->host_param.tag_aging = 8;
 291	qpti->host_param.selection_timeout = 250;
 292	qpti->host_param.max_queue_depth = 256;
 293
 294	for(i = 0; i < MAX_TARGETS; i++) {
 295		/*
 296		 * disconnect, parity, arq, reneg on reset, and, oddly enough
 297		 * tags...the midlayer's notion of tagged support has to match
 298		 * our device settings, and since we base whether we enable a
 299		 * tag on a  per-cmnd basis upon what the midlayer sez, we
 300		 * actually enable the capability here.
 301		 */
 302		qpti->dev_param[i].device_flags = 0xcd;
 303		qpti->dev_param[i].execution_throttle = 16;
 304		if (qpti->ultra) {
 305			qpti->dev_param[i].synchronous_period = 12;
 306			qpti->dev_param[i].synchronous_offset = 8;
 307		} else {
 308			qpti->dev_param[i].synchronous_period = 25;
 309			qpti->dev_param[i].synchronous_offset = 12;
 310		}
 311		qpti->dev_param[i].device_enable = 1;
 312	}
 313}
 314
 315static int qlogicpti_reset_hardware(struct Scsi_Host *host)
 316{
 317	struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
 318	u_short param[6];
 319	unsigned short risc_code_addr;
 320	int loop_count, i;
 321	unsigned long flags;
 322
 323	risc_code_addr = 0x1000;	/* all load addresses are at 0x1000 */
 324
 325	spin_lock_irqsave(host->host_lock, flags);
 326
 327	sbus_writew(HCCTRL_PAUSE, qpti->qregs + HCCTRL);
 328
 329	/* Only reset the scsi bus if it is not free. */
 330	if (sbus_readw(qpti->qregs + CPU_PCTRL) & CPU_PCTRL_BSY) {
 331		sbus_writew(CPU_ORIDE_RMOD, qpti->qregs + CPU_ORIDE);
 332		sbus_writew(CPU_CMD_BRESET, qpti->qregs + CPU_CMD);
 333		udelay(400);
 334	}
 335
 336	sbus_writew(SBUS_CTRL_RESET, qpti->qregs + SBUS_CTRL);
 337	sbus_writew((DMA_CTRL_CCLEAR | DMA_CTRL_CIRQ), qpti->qregs + CMD_DMA_CTRL);
 338	sbus_writew((DMA_CTRL_CCLEAR | DMA_CTRL_CIRQ), qpti->qregs + DATA_DMA_CTRL);
 339
 340	loop_count = DEFAULT_LOOP_COUNT;
 341	while (--loop_count && ((sbus_readw(qpti->qregs + MBOX0) & 0xff) == 0x04))
 342		udelay(20);
 343	if (!loop_count)
 344		printk(KERN_EMERG "qlogicpti%d: reset_hardware loop timeout\n",
 345		       qpti->qpti_id);
 346
 347	sbus_writew(HCCTRL_PAUSE, qpti->qregs + HCCTRL);
 348	set_sbus_cfg1(qpti);
 349	qlogicpti_enable_irqs(qpti);
 350
 351	if (sbus_readw(qpti->qregs + RISC_PSR) & RISC_PSR_ULTRA) {
 352		qpti->ultra = 1;
 353		sbus_writew((RISC_MTREG_P0ULTRA | RISC_MTREG_P1ULTRA),
 354			    qpti->qregs + RISC_MTREG);
 355	} else {
 356		qpti->ultra = 0;
 357		sbus_writew((RISC_MTREG_P0DFLT | RISC_MTREG_P1DFLT),
 358			    qpti->qregs + RISC_MTREG);
 359	}
 360
 361	/* reset adapter and per-device default values. */
 362	/* do it after finding out whether we're ultra mode capable */
 363	qlogicpti_set_hostdev_defaults(qpti);
 364
 365	/* Release the RISC processor. */
 366	sbus_writew(HCCTRL_REL, qpti->qregs + HCCTRL);
 367
 368	/* Get RISC to start executing the firmware code. */
 369	param[0] = MBOX_EXEC_FIRMWARE;
 370	param[1] = risc_code_addr;
 371	if (qlogicpti_mbox_command(qpti, param, 1)) {
 372		printk(KERN_EMERG "qlogicpti%d: Cannot execute ISP firmware.\n",
 373		       qpti->qpti_id);
 374		spin_unlock_irqrestore(host->host_lock, flags);
 375		return 1;
 376	}
 377
 378	/* Set initiator scsi ID. */
 379	param[0] = MBOX_SET_INIT_SCSI_ID;
 380	param[1] = qpti->host_param.initiator_scsi_id;
 381	if (qlogicpti_mbox_command(qpti, param, 1) ||
 382	   (param[0] != MBOX_COMMAND_COMPLETE)) {
 383		printk(KERN_EMERG "qlogicpti%d: Cannot set initiator SCSI ID.\n",
 384		       qpti->qpti_id);
 385		spin_unlock_irqrestore(host->host_lock, flags);
 386		return 1;
 387	}
 388
 389	/* Initialize state of the queues, both hw and sw. */
 390	qpti->req_in_ptr = qpti->res_out_ptr = 0;
 391
 392	param[0] = MBOX_INIT_RES_QUEUE;
 393	param[1] = RES_QUEUE_LEN + 1;
 394	param[2] = (u_short) (qpti->res_dvma >> 16);
 395	param[3] = (u_short) (qpti->res_dvma & 0xffff);
 396	param[4] = param[5] = 0;
 397	if (qlogicpti_mbox_command(qpti, param, 1)) {
 398		printk(KERN_EMERG "qlogicpti%d: Cannot init response queue.\n",
 399		       qpti->qpti_id);
 400		spin_unlock_irqrestore(host->host_lock, flags);
 401		return 1;
 402	}
 403
 404	param[0] = MBOX_INIT_REQ_QUEUE;
 405	param[1] = QLOGICPTI_REQ_QUEUE_LEN + 1;
 406	param[2] = (u_short) (qpti->req_dvma >> 16);
 407	param[3] = (u_short) (qpti->req_dvma & 0xffff);
 408	param[4] = param[5] = 0;
 409	if (qlogicpti_mbox_command(qpti, param, 1)) {
 410		printk(KERN_EMERG "qlogicpti%d: Cannot init request queue.\n",
 411		       qpti->qpti_id);
 412		spin_unlock_irqrestore(host->host_lock, flags);
 413		return 1;
 414	}
 415
 416	param[0] = MBOX_SET_RETRY_COUNT;
 417	param[1] = qpti->host_param.retry_count;
 418	param[2] = qpti->host_param.retry_delay;
 419	qlogicpti_mbox_command(qpti, param, 0);
 420
 421	param[0] = MBOX_SET_TAG_AGE_LIMIT;
 422	param[1] = qpti->host_param.tag_aging;
 423	qlogicpti_mbox_command(qpti, param, 0);
 424
 425	for (i = 0; i < MAX_TARGETS; i++) {
 426		param[0] = MBOX_GET_DEV_QUEUE_PARAMS;
 427		param[1] = (i << 8);
 428		qlogicpti_mbox_command(qpti, param, 0);
 429	}
 430
 431	param[0] = MBOX_GET_FIRMWARE_STATUS;
 432	qlogicpti_mbox_command(qpti, param, 0);
 433
 434	param[0] = MBOX_SET_SELECT_TIMEOUT;
 435	param[1] = qpti->host_param.selection_timeout;
 436	qlogicpti_mbox_command(qpti, param, 0);
 437
 438	for (i = 0; i < MAX_TARGETS; i++) {
 439		param[0] = MBOX_SET_TARGET_PARAMS;
 440		param[1] = (i << 8);
 441		param[2] = (qpti->dev_param[i].device_flags << 8);
 442		/*
 443		 * Since we're now loading 1.31 f/w, force narrow/async.
 444		 */
 445		param[2] |= 0xc0;
 446		param[3] = 0;	/* no offset, we do not have sync mode yet */
 447		qlogicpti_mbox_command(qpti, param, 0);
 448	}
 449
 450	/*
 451	 * Always (sigh) do an initial bus reset (kicks f/w).
 452	 */
 453	param[0] = MBOX_BUS_RESET;
 454	param[1] = qpti->host_param.bus_reset_delay;
 455	qlogicpti_mbox_command(qpti, param, 0);
 456	qpti->send_marker = 1;
 457
 458	spin_unlock_irqrestore(host->host_lock, flags);
 459	return 0;
 460}
 461
 462#define PTI_RESET_LIMIT 400
 463
 464static int qlogicpti_load_firmware(struct qlogicpti *qpti)
 465{
 466	const struct firmware *fw;
 467	const char fwname[] = "qlogic/isp1000.bin";
 468	const __le16 *fw_data;
 469	struct Scsi_Host *host = qpti->qhost;
 470	unsigned short csum = 0;
 471	unsigned short param[6];
 472	unsigned short risc_code_addr, risc_code_length;
 473	int err;
 474	unsigned long flags;
 475	int i, timeout;
 476
 477	err = request_firmware(&fw, fwname, &qpti->op->dev);
 478	if (err) {
 479		printk(KERN_ERR "Failed to load image \"%s\" err %d\n",
 480		       fwname, err);
 481		return err;
 482	}
 483	if (fw->size % 2) {
 484		printk(KERN_ERR "Bogus length %zu in image \"%s\"\n",
 485		       fw->size, fwname);
 486		err = -EINVAL;
 487		goto outfirm;
 488	}
 489	fw_data = (const __le16 *)&fw->data[0];
 490	risc_code_addr = 0x1000;	/* all f/w modules load at 0x1000 */
 491	risc_code_length = fw->size / 2;
 492
 493	spin_lock_irqsave(host->host_lock, flags);
 494
 495	/* Verify the checksum twice, one before loading it, and once
 496	 * afterwards via the mailbox commands.
 497	 */
 498	for (i = 0; i < risc_code_length; i++)
 499		csum += __le16_to_cpu(fw_data[i]);
 500	if (csum) {
 501		printk(KERN_EMERG "qlogicpti%d: Aieee, firmware checksum failed!",
 502		       qpti->qpti_id);
 503		err = 1;
 504		goto out;
 505	}		
 506	sbus_writew(SBUS_CTRL_RESET, qpti->qregs + SBUS_CTRL);
 507	sbus_writew((DMA_CTRL_CCLEAR | DMA_CTRL_CIRQ), qpti->qregs + CMD_DMA_CTRL);
 508	sbus_writew((DMA_CTRL_CCLEAR | DMA_CTRL_CIRQ), qpti->qregs + DATA_DMA_CTRL);
 509	timeout = PTI_RESET_LIMIT;
 510	while (--timeout && (sbus_readw(qpti->qregs + SBUS_CTRL) & SBUS_CTRL_RESET))
 511		udelay(20);
 512	if (!timeout) {
 513		printk(KERN_EMERG "qlogicpti%d: Cannot reset the ISP.", qpti->qpti_id);
 514		err = 1;
 515		goto out;
 516	}
 517
 518	sbus_writew(HCCTRL_RESET, qpti->qregs + HCCTRL);
 519	mdelay(1);
 520
 521	sbus_writew((SBUS_CTRL_GENAB | SBUS_CTRL_ERIRQ), qpti->qregs + SBUS_CTRL);
 522	set_sbus_cfg1(qpti);
 523	sbus_writew(0, qpti->qregs + SBUS_SEMAPHORE);
 524
 525	if (sbus_readw(qpti->qregs + RISC_PSR) & RISC_PSR_ULTRA) {
 526		qpti->ultra = 1;
 527		sbus_writew((RISC_MTREG_P0ULTRA | RISC_MTREG_P1ULTRA),
 528			    qpti->qregs + RISC_MTREG);
 529	} else {
 530		qpti->ultra = 0;
 531		sbus_writew((RISC_MTREG_P0DFLT | RISC_MTREG_P1DFLT),
 532			    qpti->qregs + RISC_MTREG);
 533	}
 534
 535	sbus_writew(HCCTRL_REL, qpti->qregs + HCCTRL);
 536
 537	/* Pin lines are only stable while RISC is paused. */
 538	sbus_writew(HCCTRL_PAUSE, qpti->qregs + HCCTRL);
 539	if (sbus_readw(qpti->qregs + CPU_PDIFF) & CPU_PDIFF_MODE)
 540		qpti->differential = 1;
 541	else
 542		qpti->differential = 0;
 543	sbus_writew(HCCTRL_REL, qpti->qregs + HCCTRL);
 544
 545	/* This shouldn't be necessary- we've reset things so we should be
 546	   running from the ROM now.. */
 547
 548	param[0] = MBOX_STOP_FIRMWARE;
 549	param[1] = param[2] = param[3] = param[4] = param[5] = 0;
 550	if (qlogicpti_mbox_command(qpti, param, 1)) {
 551		printk(KERN_EMERG "qlogicpti%d: Cannot stop firmware for reload.\n",
 552		       qpti->qpti_id);
 553		err = 1;
 554		goto out;
 555	}		
 556
 557	/* Load it up.. */
 558	for (i = 0; i < risc_code_length; i++) {
 559		param[0] = MBOX_WRITE_RAM_WORD;
 560		param[1] = risc_code_addr + i;
 561		param[2] = __le16_to_cpu(fw_data[i]);
 562		if (qlogicpti_mbox_command(qpti, param, 1) ||
 563		    param[0] != MBOX_COMMAND_COMPLETE) {
 564			printk("qlogicpti%d: Firmware dload failed, I'm bolixed!\n",
 565			       qpti->qpti_id);
 566			err = 1;
 567			goto out;
 568		}
 569	}
 570
 571	/* Reset the ISP again. */
 572	sbus_writew(HCCTRL_RESET, qpti->qregs + HCCTRL);
 573	mdelay(1);
 574
 575	qlogicpti_enable_irqs(qpti);
 576	sbus_writew(0, qpti->qregs + SBUS_SEMAPHORE);
 577	sbus_writew(HCCTRL_REL, qpti->qregs + HCCTRL);
 578
 579	/* Ask ISP to verify the checksum of the new code. */
 580	param[0] = MBOX_VERIFY_CHECKSUM;
 581	param[1] = risc_code_addr;
 582	if (qlogicpti_mbox_command(qpti, param, 1) ||
 583	    (param[0] != MBOX_COMMAND_COMPLETE)) {
 584		printk(KERN_EMERG "qlogicpti%d: New firmware csum failure!\n",
 585		       qpti->qpti_id);
 586		err = 1;
 587		goto out;
 588	}
 589
 590	/* Start using newly downloaded firmware. */
 591	param[0] = MBOX_EXEC_FIRMWARE;
 592	param[1] = risc_code_addr;
 593	qlogicpti_mbox_command(qpti, param, 1);
 594
 595	param[0] = MBOX_ABOUT_FIRMWARE;
 596	if (qlogicpti_mbox_command(qpti, param, 1) ||
 597	    (param[0] != MBOX_COMMAND_COMPLETE)) {
 598		printk(KERN_EMERG "qlogicpti%d: AboutFirmware cmd fails.\n",
 599		       qpti->qpti_id);
 600		err = 1;
 601		goto out;
 602	}
 603
 604	/* Snag the major and minor revisions from the result. */
 605	qpti->fware_majrev = param[1];
 606	qpti->fware_minrev = param[2];
 607	qpti->fware_micrev = param[3];
 608
 609	/* Set the clock rate */
 610	param[0] = MBOX_SET_CLOCK_RATE;
 611	param[1] = qpti->clock;
 612	if (qlogicpti_mbox_command(qpti, param, 1) ||
 613	    (param[0] != MBOX_COMMAND_COMPLETE)) {
 614		printk(KERN_EMERG "qlogicpti%d: could not set clock rate.\n",
 615		       qpti->qpti_id);
 616		err = 1;
 617		goto out;
 618	}
 619
 620	if (qpti->is_pti != 0) {
 621		/* Load scsi initiator ID and interrupt level into sbus static ram. */
 622		param[0] = MBOX_WRITE_RAM_WORD;
 623		param[1] = 0xff80;
 624		param[2] = (unsigned short) qpti->scsi_id;
 625		qlogicpti_mbox_command(qpti, param, 1);
 626
 627		param[0] = MBOX_WRITE_RAM_WORD;
 628		param[1] = 0xff00;
 629		param[2] = (unsigned short) 3;
 630		qlogicpti_mbox_command(qpti, param, 1);
 631	}
 632
 633out:
 634	spin_unlock_irqrestore(host->host_lock, flags);
 635outfirm:
 636	release_firmware(fw);
 637	return err;
 638}
 639
 640static int qlogicpti_verify_tmon(struct qlogicpti *qpti)
 641{
 642	int curstat = sbus_readb(qpti->sreg);
 643
 644	curstat &= 0xf0;
 645	if (!(curstat & SREG_FUSE) && (qpti->swsreg & SREG_FUSE))
 646		printk("qlogicpti%d: Fuse returned to normal state.\n", qpti->qpti_id);
 647	if (!(curstat & SREG_TPOWER) && (qpti->swsreg & SREG_TPOWER))
 648		printk("qlogicpti%d: termpwr back to normal state.\n", qpti->qpti_id);
 649	if (curstat != qpti->swsreg) {
 650		int error = 0;
 651		if (curstat & SREG_FUSE) {
 652			error++;
 653			printk("qlogicpti%d: Fuse is open!\n", qpti->qpti_id);
 654		}
 655		if (curstat & SREG_TPOWER) {
 656			error++;
 657			printk("qlogicpti%d: termpwr failure\n", qpti->qpti_id);
 658		}
 659		if (qpti->differential &&
 660		    (curstat & SREG_DSENSE) != SREG_DSENSE) {
 661			error++;
 662			printk("qlogicpti%d: You have a single ended device on a "
 663			       "differential bus!  Please fix!\n", qpti->qpti_id);
 664		}
 665		qpti->swsreg = curstat;
 666		return error;
 667	}
 668	return 0;
 669}
 670
 671static irqreturn_t qpti_intr(int irq, void *dev_id);
 672
 673static void qpti_chain_add(struct qlogicpti *qpti)
 674{
 675	spin_lock_irq(&qptichain_lock);
 676	if (qptichain != NULL) {
 677		struct qlogicpti *qlink = qptichain;
 678
 679		while(qlink->next)
 680			qlink = qlink->next;
 681		qlink->next = qpti;
 682	} else {
 683		qptichain = qpti;
 684	}
 685	qpti->next = NULL;
 686	spin_unlock_irq(&qptichain_lock);
 687}
 688
 689static void qpti_chain_del(struct qlogicpti *qpti)
 690{
 691	spin_lock_irq(&qptichain_lock);
 692	if (qptichain == qpti) {
 693		qptichain = qpti->next;
 694	} else {
 695		struct qlogicpti *qlink = qptichain;
 696		while(qlink->next != qpti)
 697			qlink = qlink->next;
 698		qlink->next = qpti->next;
 699	}
 700	qpti->next = NULL;
 701	spin_unlock_irq(&qptichain_lock);
 702}
 703
 704static int qpti_map_regs(struct qlogicpti *qpti)
 705{
 706	struct platform_device *op = qpti->op;
 707
 708	qpti->qregs = of_ioremap(&op->resource[0], 0,
 709				 resource_size(&op->resource[0]),
 710				 "PTI Qlogic/ISP");
 711	if (!qpti->qregs) {
 712		printk("PTI: Qlogic/ISP registers are unmappable\n");
 713		return -ENODEV;
 714	}
 715	if (qpti->is_pti) {
 716		qpti->sreg = of_ioremap(&op->resource[0], (16 * 4096),
 717					sizeof(unsigned char),
 718					"PTI Qlogic/ISP statreg");
 719		if (!qpti->sreg) {
 720			printk("PTI: Qlogic/ISP status register is unmappable\n");
 721			return -ENODEV;
 722		}
 723	}
 724	return 0;
 725}
 726
 727static int qpti_register_irq(struct qlogicpti *qpti)
 728{
 729	struct platform_device *op = qpti->op;
 730
 731	qpti->qhost->irq = qpti->irq = op->archdata.irqs[0];
 732
 733	/* We used to try various overly-clever things to
 734	 * reduce the interrupt processing overhead on
 735	 * sun4c/sun4m when multiple PTI's shared the
 736	 * same IRQ.  It was too complex and messy to
 737	 * sanely maintain.
 738	 */
 739	if (request_irq(qpti->irq, qpti_intr,
 740			IRQF_SHARED, "QlogicPTI", qpti))
 741		goto fail;
 742
 743	printk("qlogicpti%d: IRQ %d ", qpti->qpti_id, qpti->irq);
 744
 745	return 0;
 746
 747fail:
 748	printk("qlogicpti%d: Cannot acquire irq line\n", qpti->qpti_id);
 749	return -1;
 750}
 751
 752static void qpti_get_scsi_id(struct qlogicpti *qpti)
 753{
 754	struct platform_device *op = qpti->op;
 755	struct device_node *dp;
 756
 757	dp = op->dev.of_node;
 758
 759	qpti->scsi_id = of_getintprop_default(dp, "initiator-id", -1);
 760	if (qpti->scsi_id == -1)
 761		qpti->scsi_id = of_getintprop_default(dp, "scsi-initiator-id",
 762						      -1);
 763	if (qpti->scsi_id == -1)
 764		qpti->scsi_id =
 765			of_getintprop_default(dp->parent,
 766					      "scsi-initiator-id", 7);
 767	qpti->qhost->this_id = qpti->scsi_id;
 768	qpti->qhost->max_sectors = 64;
 769
 770	printk("SCSI ID %d ", qpti->scsi_id);
 771}
 772
 773static void qpti_get_bursts(struct qlogicpti *qpti)
 774{
 775	struct platform_device *op = qpti->op;
 776	u8 bursts, bmask;
 777
 778	bursts = of_getintprop_default(op->dev.of_node, "burst-sizes", 0xff);
 779	bmask = of_getintprop_default(op->dev.of_node->parent, "burst-sizes", 0xff);
 780	if (bmask != 0xff)
 781		bursts &= bmask;
 782	if (bursts == 0xff ||
 783	    (bursts & DMA_BURST16) == 0 ||
 784	    (bursts & DMA_BURST32) == 0)
 785		bursts = (DMA_BURST32 - 1);
 786
 787	qpti->bursts = bursts;
 788}
 789
 790static void qpti_get_clock(struct qlogicpti *qpti)
 791{
 792	unsigned int cfreq;
 793
 794	/* Check for what the clock input to this card is.
 795	 * Default to 40Mhz.
 796	 */
 797	cfreq = prom_getintdefault(qpti->prom_node,"clock-frequency",40000000);
 798	qpti->clock = (cfreq + 500000)/1000000;
 799	if (qpti->clock == 0) /* bullshit */
 800		qpti->clock = 40;
 801}
 802
 803/* The request and response queues must each be aligned
 804 * on a page boundary.
 805 */
 806static int qpti_map_queues(struct qlogicpti *qpti)
 807{
 808	struct platform_device *op = qpti->op;
 809
 810#define QSIZE(entries)	(((entries) + 1) * QUEUE_ENTRY_LEN)
 811	qpti->res_cpu = dma_alloc_coherent(&op->dev,
 812					   QSIZE(RES_QUEUE_LEN),
 813					   &qpti->res_dvma, GFP_ATOMIC);
 814	if (qpti->res_cpu == NULL ||
 815	    qpti->res_dvma == 0) {
 816		printk("QPTI: Cannot map response queue.\n");
 817		return -1;
 818	}
 819
 820	qpti->req_cpu = dma_alloc_coherent(&op->dev,
 821					   QSIZE(QLOGICPTI_REQ_QUEUE_LEN),
 822					   &qpti->req_dvma, GFP_ATOMIC);
 823	if (qpti->req_cpu == NULL ||
 824	    qpti->req_dvma == 0) {
 825		dma_free_coherent(&op->dev, QSIZE(RES_QUEUE_LEN),
 826				  qpti->res_cpu, qpti->res_dvma);
 827		printk("QPTI: Cannot map request queue.\n");
 828		return -1;
 829	}
 830	memset(qpti->res_cpu, 0, QSIZE(RES_QUEUE_LEN));
 831	memset(qpti->req_cpu, 0, QSIZE(QLOGICPTI_REQ_QUEUE_LEN));
 832	return 0;
 833}
 834
 835const char *qlogicpti_info(struct Scsi_Host *host)
 836{
 837	static char buf[80];
 838	struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
 839
 840	sprintf(buf, "PTI Qlogic,ISP SBUS SCSI irq %d regs at %p",
 841		qpti->qhost->irq, qpti->qregs);
 842	return buf;
 843}
 844
 845/* I am a certified frobtronicist. */
 846static inline void marker_frob(struct Command_Entry *cmd)
 847{
 848	struct Marker_Entry *marker = (struct Marker_Entry *) cmd;
 849
 850	memset(marker, 0, sizeof(struct Marker_Entry));
 851	marker->hdr.entry_cnt = 1;
 852	marker->hdr.entry_type = ENTRY_MARKER;
 853	marker->modifier = SYNC_ALL;
 854	marker->rsvd = 0;
 855}
 856
 857static inline void cmd_frob(struct Command_Entry *cmd, struct scsi_cmnd *Cmnd,
 858			    struct qlogicpti *qpti)
 859{
 860	memset(cmd, 0, sizeof(struct Command_Entry));
 861	cmd->hdr.entry_cnt = 1;
 862	cmd->hdr.entry_type = ENTRY_COMMAND;
 863	cmd->target_id = Cmnd->device->id;
 864	cmd->target_lun = Cmnd->device->lun;
 865	cmd->cdb_length = Cmnd->cmd_len;
 866	cmd->control_flags = 0;
 867	if (Cmnd->device->tagged_supported) {
 868		if (qpti->cmd_count[Cmnd->device->id] == 0)
 869			qpti->tag_ages[Cmnd->device->id] = jiffies;
 870		if (time_after(jiffies, qpti->tag_ages[Cmnd->device->id] + (5*HZ))) {
 871			cmd->control_flags = CFLAG_ORDERED_TAG;
 872			qpti->tag_ages[Cmnd->device->id] = jiffies;
 873		} else
 874			cmd->control_flags = CFLAG_SIMPLE_TAG;
 875	}
 876	if ((Cmnd->cmnd[0] == WRITE_6) ||
 877	    (Cmnd->cmnd[0] == WRITE_10) ||
 878	    (Cmnd->cmnd[0] == WRITE_12))
 879		cmd->control_flags |= CFLAG_WRITE;
 880	else
 881		cmd->control_flags |= CFLAG_READ;
 882	cmd->time_out = Cmnd->request->timeout/HZ;
 883	memcpy(cmd->cdb, Cmnd->cmnd, Cmnd->cmd_len);
 884}
 885
 886/* Do it to it baby. */
 887static inline int load_cmd(struct scsi_cmnd *Cmnd, struct Command_Entry *cmd,
 888			   struct qlogicpti *qpti, u_int in_ptr, u_int out_ptr)
 889{
 890	struct dataseg *ds;
 891	struct scatterlist *sg, *s;
 892	int i, n;
 893
 894	if (scsi_bufflen(Cmnd)) {
 895		int sg_count;
 896
 897		sg = scsi_sglist(Cmnd);
 898		sg_count = dma_map_sg(&qpti->op->dev, sg,
 899				      scsi_sg_count(Cmnd),
 900				      Cmnd->sc_data_direction);
 901
 902		ds = cmd->dataseg;
 903		cmd->segment_cnt = sg_count;
 904
 905		/* Fill in first four sg entries: */
 906		n = sg_count;
 907		if (n > 4)
 908			n = 4;
 909		for_each_sg(sg, s, n, i) {
 910			ds[i].d_base = sg_dma_address(s);
 911			ds[i].d_count = sg_dma_len(s);
 912		}
 913		sg_count -= 4;
 914		sg = s;
 915		while (sg_count > 0) {
 916			struct Continuation_Entry *cont;
 917
 918			++cmd->hdr.entry_cnt;
 919			cont = (struct Continuation_Entry *) &qpti->req_cpu[in_ptr];
 920			in_ptr = NEXT_REQ_PTR(in_ptr);
 921			if (in_ptr == out_ptr)
 922				return -1;
 923
 924			cont->hdr.entry_type = ENTRY_CONTINUATION;
 925			cont->hdr.entry_cnt = 0;
 926			cont->hdr.sys_def_1 = 0;
 927			cont->hdr.flags = 0;
 928			cont->reserved = 0;
 929			ds = cont->dataseg;
 930			n = sg_count;
 931			if (n > 7)
 932				n = 7;
 933			for_each_sg(sg, s, n, i) {
 934				ds[i].d_base = sg_dma_address(s);
 935				ds[i].d_count = sg_dma_len(s);
 936			}
 937			sg_count -= n;
 938			sg = s;
 939		}
 940	} else {
 941		cmd->dataseg[0].d_base = 0;
 942		cmd->dataseg[0].d_count = 0;
 943		cmd->segment_cnt = 1; /* Shouldn't this be 0? */
 944	}
 945
 946	/* Committed, record Scsi_Cmd so we can find it later. */
 947	cmd->handle = in_ptr;
 948	qpti->cmd_slots[in_ptr] = Cmnd;
 949
 950	qpti->cmd_count[Cmnd->device->id]++;
 951	sbus_writew(in_ptr, qpti->qregs + MBOX4);
 952	qpti->req_in_ptr = in_ptr;
 953
 954	return in_ptr;
 955}
 956
 957static inline void update_can_queue(struct Scsi_Host *host, u_int in_ptr, u_int out_ptr)
 958{
 959	/* Temporary workaround until bug is found and fixed (one bug has been found
 960	   already, but fixing it makes things even worse) -jj */
 961	int num_free = QLOGICPTI_REQ_QUEUE_LEN - REQ_QUEUE_DEPTH(in_ptr, out_ptr) - 64;
 962	host->can_queue = atomic_read(&host->host_busy) + num_free;
 963	host->sg_tablesize = QLOGICPTI_MAX_SG(num_free);
 964}
 965
 966static int qlogicpti_slave_configure(struct scsi_device *sdev)
 967{
 968	struct qlogicpti *qpti = shost_priv(sdev->host);
 969	int tgt = sdev->id;
 970	u_short param[6];
 971
 972	/* tags handled in midlayer */
 973	/* enable sync mode? */
 974	if (sdev->sdtr) {
 975		qpti->dev_param[tgt].device_flags |= 0x10;
 976	} else {
 977		qpti->dev_param[tgt].synchronous_offset = 0;
 978		qpti->dev_param[tgt].synchronous_period = 0;
 979	}
 980	/* are we wide capable? */
 981	if (sdev->wdtr)
 982		qpti->dev_param[tgt].device_flags |= 0x20;
 983
 984	param[0] = MBOX_SET_TARGET_PARAMS;
 985	param[1] = (tgt << 8);
 986	param[2] = (qpti->dev_param[tgt].device_flags << 8);
 987	if (qpti->dev_param[tgt].device_flags & 0x10) {
 988		param[3] = (qpti->dev_param[tgt].synchronous_offset << 8) |
 989			qpti->dev_param[tgt].synchronous_period;
 990	} else {
 991		param[3] = 0;
 992	}
 993	qlogicpti_mbox_command(qpti, param, 0);
 994	return 0;
 995}
 996
 997/*
 998 * The middle SCSI layer ensures that queuecommand never gets invoked
 999 * concurrently with itself or the interrupt handler (though the
1000 * interrupt handler may call this routine as part of
1001 * request-completion handling).
1002 *
1003 * "This code must fly." -davem
1004 */
1005static int qlogicpti_queuecommand_lck(struct scsi_cmnd *Cmnd, void (*done)(struct scsi_cmnd *))
1006{
1007	struct Scsi_Host *host = Cmnd->device->host;
1008	struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
1009	struct Command_Entry *cmd;
1010	u_int out_ptr;
1011	int in_ptr;
1012
1013	Cmnd->scsi_done = done;
1014
1015	in_ptr = qpti->req_in_ptr;
1016	cmd = (struct Command_Entry *) &qpti->req_cpu[in_ptr];
1017	out_ptr = sbus_readw(qpti->qregs + MBOX4);
1018	in_ptr = NEXT_REQ_PTR(in_ptr);
1019	if (in_ptr == out_ptr)
1020		goto toss_command;
1021
1022	if (qpti->send_marker) {
1023		marker_frob(cmd);
1024		qpti->send_marker = 0;
1025		if (NEXT_REQ_PTR(in_ptr) == out_ptr) {
1026			sbus_writew(in_ptr, qpti->qregs + MBOX4);
1027			qpti->req_in_ptr = in_ptr;
1028			goto toss_command;
1029		}
1030		cmd = (struct Command_Entry *) &qpti->req_cpu[in_ptr];
1031		in_ptr = NEXT_REQ_PTR(in_ptr);
1032	}
1033	cmd_frob(cmd, Cmnd, qpti);
1034	if ((in_ptr = load_cmd(Cmnd, cmd, qpti, in_ptr, out_ptr)) == -1)
1035		goto toss_command;
1036
1037	update_can_queue(host, in_ptr, out_ptr);
1038
1039	return 0;
1040
1041toss_command:
1042	printk(KERN_EMERG "qlogicpti%d: request queue overflow\n",
1043	       qpti->qpti_id);
1044
1045	/* Unfortunately, unless you use the new EH code, which
1046	 * we don't, the midlayer will ignore the return value,
1047	 * which is insane.  We pick up the pieces like this.
1048	 */
1049	Cmnd->result = DID_BUS_BUSY;
1050	done(Cmnd);
1051	return 1;
1052}
1053
1054static DEF_SCSI_QCMD(qlogicpti_queuecommand)
1055
1056static int qlogicpti_return_status(struct Status_Entry *sts, int id)
1057{
1058	int host_status = DID_ERROR;
1059
1060	switch (sts->completion_status) {
1061	      case CS_COMPLETE:
1062		host_status = DID_OK;
1063		break;
1064	      case CS_INCOMPLETE:
1065		if (!(sts->state_flags & SF_GOT_BUS))
1066			host_status = DID_NO_CONNECT;
1067		else if (!(sts->state_flags & SF_GOT_TARGET))
1068			host_status = DID_BAD_TARGET;
1069		else if (!(sts->state_flags & SF_SENT_CDB))
1070			host_status = DID_ERROR;
1071		else if (!(sts->state_flags & SF_TRANSFERRED_DATA))
1072			host_status = DID_ERROR;
1073		else if (!(sts->state_flags & SF_GOT_STATUS))
1074			host_status = DID_ERROR;
1075		else if (!(sts->state_flags & SF_GOT_SENSE))
1076			host_status = DID_ERROR;
1077		break;
1078	      case CS_DMA_ERROR:
1079	      case CS_TRANSPORT_ERROR:
1080		host_status = DID_ERROR;
1081		break;
1082	      case CS_RESET_OCCURRED:
1083	      case CS_BUS_RESET:
1084		host_status = DID_RESET;
1085		break;
1086	      case CS_ABORTED:
1087		host_status = DID_ABORT;
1088		break;
1089	      case CS_TIMEOUT:
1090		host_status = DID_TIME_OUT;
1091		break;
1092	      case CS_DATA_OVERRUN:
1093	      case CS_COMMAND_OVERRUN:
1094	      case CS_STATUS_OVERRUN:
1095	      case CS_BAD_MESSAGE:
1096	      case CS_NO_MESSAGE_OUT:
1097	      case CS_EXT_ID_FAILED:
1098	      case CS_IDE_MSG_FAILED:
1099	      case CS_ABORT_MSG_FAILED:
1100	      case CS_NOP_MSG_FAILED:
1101	      case CS_PARITY_ERROR_MSG_FAILED:
1102	      case CS_DEVICE_RESET_MSG_FAILED:
1103	      case CS_ID_MSG_FAILED:
1104	      case CS_UNEXP_BUS_FREE:
1105		host_status = DID_ERROR;
1106		break;
1107	      case CS_DATA_UNDERRUN:
1108		host_status = DID_OK;
1109		break;
1110	      default:
1111		printk(KERN_EMERG "qlogicpti%d: unknown completion status 0x%04x\n",
1112		       id, sts->completion_status);
1113		host_status = DID_ERROR;
1114		break;
1115	}
1116
1117	return (sts->scsi_status & STATUS_MASK) | (host_status << 16);
1118}
1119
1120static struct scsi_cmnd *qlogicpti_intr_handler(struct qlogicpti *qpti)
1121{
1122	struct scsi_cmnd *Cmnd, *done_queue = NULL;
1123	struct Status_Entry *sts;
1124	u_int in_ptr, out_ptr;
1125
1126	if (!(sbus_readw(qpti->qregs + SBUS_STAT) & SBUS_STAT_RINT))
1127		return NULL;
1128		
1129	in_ptr = sbus_readw(qpti->qregs + MBOX5);
1130	sbus_writew(HCCTRL_CRIRQ, qpti->qregs + HCCTRL);
1131	if (sbus_readw(qpti->qregs + SBUS_SEMAPHORE) & SBUS_SEMAPHORE_LCK) {
1132		switch (sbus_readw(qpti->qregs + MBOX0)) {
1133		case ASYNC_SCSI_BUS_RESET:
1134		case EXECUTION_TIMEOUT_RESET:
1135			qpti->send_marker = 1;
1136			break;
1137		case INVALID_COMMAND:
1138		case HOST_INTERFACE_ERROR:
1139		case COMMAND_ERROR:
1140		case COMMAND_PARAM_ERROR:
1141			break;
1142		};
1143		sbus_writew(0, qpti->qregs + SBUS_SEMAPHORE);
1144	}
1145
1146	/* This looks like a network driver! */
1147	out_ptr = qpti->res_out_ptr;
1148	while (out_ptr != in_ptr) {
1149		u_int cmd_slot;
1150
1151		sts = (struct Status_Entry *) &qpti->res_cpu[out_ptr];
1152		out_ptr = NEXT_RES_PTR(out_ptr);
1153
1154		/* We store an index in the handle, not the pointer in
1155		 * some form.  This avoids problems due to the fact
1156		 * that the handle provided is only 32-bits. -DaveM
1157		 */
1158		cmd_slot = sts->handle;
1159		Cmnd = qpti->cmd_slots[cmd_slot];
1160		qpti->cmd_slots[cmd_slot] = NULL;
1161
1162		if (sts->completion_status == CS_RESET_OCCURRED ||
1163		    sts->completion_status == CS_ABORTED ||
1164		    (sts->status_flags & STF_BUS_RESET))
1165			qpti->send_marker = 1;
1166
1167		if (sts->state_flags & SF_GOT_SENSE)
1168			memcpy(Cmnd->sense_buffer, sts->req_sense_data,
1169			       SCSI_SENSE_BUFFERSIZE);
1170
1171		if (sts->hdr.entry_type == ENTRY_STATUS)
1172			Cmnd->result =
1173			    qlogicpti_return_status(sts, qpti->qpti_id);
1174		else
1175			Cmnd->result = DID_ERROR << 16;
1176
1177		if (scsi_bufflen(Cmnd))
1178			dma_unmap_sg(&qpti->op->dev,
1179				     scsi_sglist(Cmnd), scsi_sg_count(Cmnd),
1180				     Cmnd->sc_data_direction);
1181
1182		qpti->cmd_count[Cmnd->device->id]--;
1183		sbus_writew(out_ptr, qpti->qregs + MBOX5);
1184		Cmnd->host_scribble = (unsigned char *) done_queue;
1185		done_queue = Cmnd;
1186	}
1187	qpti->res_out_ptr = out_ptr;
1188
1189	return done_queue;
1190}
1191
1192static irqreturn_t qpti_intr(int irq, void *dev_id)
1193{
1194	struct qlogicpti *qpti = dev_id;
1195	unsigned long flags;
1196	struct scsi_cmnd *dq;
1197
1198	spin_lock_irqsave(qpti->qhost->host_lock, flags);
1199	dq = qlogicpti_intr_handler(qpti);
1200
1201	if (dq != NULL) {
1202		do {
1203			struct scsi_cmnd *next;
1204
1205			next = (struct scsi_cmnd *) dq->host_scribble;
1206			dq->scsi_done(dq);
1207			dq = next;
1208		} while (dq != NULL);
1209	}
1210	spin_unlock_irqrestore(qpti->qhost->host_lock, flags);
1211
1212	return IRQ_HANDLED;
1213}
1214
1215static int qlogicpti_abort(struct scsi_cmnd *Cmnd)
1216{
1217	u_short param[6];
1218	struct Scsi_Host *host = Cmnd->device->host;
1219	struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
1220	int return_status = SUCCESS;
1221	u32 cmd_cookie;
1222	int i;
1223
1224	printk(KERN_WARNING "qlogicpti%d: Aborting cmd for tgt[%d] lun[%d]\n",
1225	       qpti->qpti_id, (int)Cmnd->device->id, (int)Cmnd->device->lun);
1226
1227	qlogicpti_disable_irqs(qpti);
1228
1229	/* Find the 32-bit cookie we gave to the firmware for
1230	 * this command.
1231	 */
1232	for (i = 0; i < QLOGICPTI_REQ_QUEUE_LEN + 1; i++)
1233		if (qpti->cmd_slots[i] == Cmnd)
1234			break;
1235	cmd_cookie = i;
1236
1237	param[0] = MBOX_ABORT;
1238	param[1] = (((u_short) Cmnd->device->id) << 8) | Cmnd->device->lun;
1239	param[2] = cmd_cookie >> 16;
1240	param[3] = cmd_cookie & 0xffff;
1241	if (qlogicpti_mbox_command(qpti, param, 0) ||
1242	    (param[0] != MBOX_COMMAND_COMPLETE)) {
1243		printk(KERN_EMERG "qlogicpti%d: scsi abort failure: %x\n",
1244		       qpti->qpti_id, param[0]);
1245		return_status = FAILED;
1246	}
1247
1248	qlogicpti_enable_irqs(qpti);
1249
1250	return return_status;
1251}
1252
1253static int qlogicpti_reset(struct scsi_cmnd *Cmnd)
1254{
1255	u_short param[6];
1256	struct Scsi_Host *host = Cmnd->device->host;
1257	struct qlogicpti *qpti = (struct qlogicpti *) host->hostdata;
1258	int return_status = SUCCESS;
1259
1260	printk(KERN_WARNING "qlogicpti%d: Resetting SCSI bus!\n",
1261	       qpti->qpti_id);
1262
1263	qlogicpti_disable_irqs(qpti);
1264
1265	param[0] = MBOX_BUS_RESET;
1266	param[1] = qpti->host_param.bus_reset_delay;
1267	if (qlogicpti_mbox_command(qpti, param, 0) ||
1268	   (param[0] != MBOX_COMMAND_COMPLETE)) {
1269		printk(KERN_EMERG "qlogicisp%d: scsi bus reset failure: %x\n",
1270		       qpti->qpti_id, param[0]);
1271		return_status = FAILED;
1272	}
1273
1274	qlogicpti_enable_irqs(qpti);
1275
1276	return return_status;
1277}
1278
1279static struct scsi_host_template qpti_template = {
1280	.module			= THIS_MODULE,
1281	.name			= "qlogicpti",
1282	.info			= qlogicpti_info,
1283	.queuecommand		= qlogicpti_queuecommand,
1284	.slave_configure	= qlogicpti_slave_configure,
1285	.eh_abort_handler	= qlogicpti_abort,
1286	.eh_bus_reset_handler	= qlogicpti_reset,
1287	.can_queue		= QLOGICPTI_REQ_QUEUE_LEN,
1288	.this_id		= 7,
1289	.sg_tablesize		= QLOGICPTI_MAX_SG(QLOGICPTI_REQ_QUEUE_LEN),
 
1290	.use_clustering		= ENABLE_CLUSTERING,
1291};
1292
1293static const struct of_device_id qpti_match[];
1294static int qpti_sbus_probe(struct platform_device *op)
1295{
 
 
1296	struct device_node *dp = op->dev.of_node;
1297	struct Scsi_Host *host;
1298	struct qlogicpti *qpti;
1299	static int nqptis;
1300	const char *fcode;
1301
 
 
 
 
 
1302	/* Sometimes Antares cards come up not completely
1303	 * setup, and we get a report of a zero IRQ.
1304	 */
1305	if (op->archdata.irqs[0] == 0)
1306		return -ENODEV;
1307
1308	host = scsi_host_alloc(&qpti_template, sizeof(struct qlogicpti));
1309	if (!host)
1310		return -ENOMEM;
1311
1312	qpti = shost_priv(host);
1313
1314	host->max_id = MAX_TARGETS;
1315	qpti->qhost = host;
1316	qpti->op = op;
1317	qpti->qpti_id = nqptis;
1318	strcpy(qpti->prom_name, op->dev.of_node->name);
1319	qpti->is_pti = strcmp(qpti->prom_name, "QLGC,isp");
1320
1321	if (qpti_map_regs(qpti) < 0)
1322		goto fail_unlink;
1323
1324	if (qpti_register_irq(qpti) < 0)
1325		goto fail_unmap_regs;
1326
1327	qpti_get_scsi_id(qpti);
1328	qpti_get_bursts(qpti);
1329	qpti_get_clock(qpti);
1330
1331	/* Clear out scsi_cmnd array. */
1332	memset(qpti->cmd_slots, 0, sizeof(qpti->cmd_slots));
1333
1334	if (qpti_map_queues(qpti) < 0)
1335		goto fail_free_irq;
1336
1337	/* Load the firmware. */
1338	if (qlogicpti_load_firmware(qpti))
1339		goto fail_unmap_queues;
1340	if (qpti->is_pti) {
1341		/* Check the PTI status reg. */
1342		if (qlogicpti_verify_tmon(qpti))
1343			goto fail_unmap_queues;
1344	}
1345
1346	/* Reset the ISP and init res/req queues. */
1347	if (qlogicpti_reset_hardware(host))
1348		goto fail_unmap_queues;
1349
1350	printk("(Firmware v%d.%d.%d)", qpti->fware_majrev,
1351	       qpti->fware_minrev, qpti->fware_micrev);
1352
1353	fcode = of_get_property(dp, "isp-fcode", NULL);
1354	if (fcode && fcode[0])
1355		printk("(FCode %s)", fcode);
1356	if (of_find_property(dp, "differential", NULL) != NULL)
1357		qpti->differential = 1;
1358			
1359	printk("\nqlogicpti%d: [%s Wide, using %s interface]\n",
1360		qpti->qpti_id,
1361		(qpti->ultra ? "Ultra" : "Fast"),
1362		(qpti->differential ? "differential" : "single ended"));
1363
1364	if (scsi_add_host(host, &op->dev)) {
1365		printk("qlogicpti%d: Failed scsi_add_host\n", qpti->qpti_id);
1366		goto fail_unmap_queues;
1367	}
1368
1369	dev_set_drvdata(&op->dev, qpti);
1370
1371	qpti_chain_add(qpti);
1372
1373	scsi_scan_host(host);
1374	nqptis++;
1375
1376	return 0;
1377
1378fail_unmap_queues:
1379#define QSIZE(entries)	(((entries) + 1) * QUEUE_ENTRY_LEN)
1380	dma_free_coherent(&op->dev,
1381			  QSIZE(RES_QUEUE_LEN),
1382			  qpti->res_cpu, qpti->res_dvma);
1383	dma_free_coherent(&op->dev,
1384			  QSIZE(QLOGICPTI_REQ_QUEUE_LEN),
1385			  qpti->req_cpu, qpti->req_dvma);
1386#undef QSIZE
1387
1388fail_unmap_regs:
1389	of_iounmap(&op->resource[0], qpti->qregs,
1390		   resource_size(&op->resource[0]));
1391	if (qpti->is_pti)
1392		of_iounmap(&op->resource[0], qpti->sreg,
1393			   sizeof(unsigned char));
1394
1395fail_free_irq:
1396	free_irq(qpti->irq, qpti);
1397
1398fail_unlink:
1399	scsi_host_put(host);
1400
1401	return -ENODEV;
1402}
1403
1404static int qpti_sbus_remove(struct platform_device *op)
1405{
1406	struct qlogicpti *qpti = dev_get_drvdata(&op->dev);
1407
1408	qpti_chain_del(qpti);
1409
1410	scsi_remove_host(qpti->qhost);
1411
1412	/* Shut up the card. */
1413	sbus_writew(0, qpti->qregs + SBUS_CTRL);
1414
1415	/* Free IRQ handler and unmap Qlogic,ISP and PTI status regs. */
1416	free_irq(qpti->irq, qpti);
1417
1418#define QSIZE(entries)	(((entries) + 1) * QUEUE_ENTRY_LEN)
1419	dma_free_coherent(&op->dev,
1420			  QSIZE(RES_QUEUE_LEN),
1421			  qpti->res_cpu, qpti->res_dvma);
1422	dma_free_coherent(&op->dev,
1423			  QSIZE(QLOGICPTI_REQ_QUEUE_LEN),
1424			  qpti->req_cpu, qpti->req_dvma);
1425#undef QSIZE
1426
1427	of_iounmap(&op->resource[0], qpti->qregs,
1428		   resource_size(&op->resource[0]));
1429	if (qpti->is_pti)
1430		of_iounmap(&op->resource[0], qpti->sreg, sizeof(unsigned char));
1431
1432	scsi_host_put(qpti->qhost);
1433
1434	return 0;
1435}
1436
1437static const struct of_device_id qpti_match[] = {
1438	{
1439		.name = "ptisp",
 
1440	},
1441	{
1442		.name = "PTI,ptisp",
 
1443	},
1444	{
1445		.name = "QLGC,isp",
 
1446	},
1447	{
1448		.name = "SUNW,isp",
 
1449	},
1450	{},
1451};
1452MODULE_DEVICE_TABLE(of, qpti_match);
1453
1454static struct platform_driver qpti_sbus_driver = {
1455	.driver = {
1456		.name = "qpti",
 
1457		.of_match_table = qpti_match,
1458	},
1459	.probe		= qpti_sbus_probe,
1460	.remove		= qpti_sbus_remove,
1461};
1462
1463static int __init qpti_init(void)
1464{
1465	return platform_driver_register(&qpti_sbus_driver);
1466}
1467
1468static void __exit qpti_exit(void)
1469{
1470	platform_driver_unregister(&qpti_sbus_driver);
1471}
1472
1473MODULE_DESCRIPTION("QlogicISP SBUS driver");
1474MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
1475MODULE_LICENSE("GPL");
1476MODULE_VERSION("2.1");
1477MODULE_FIRMWARE("qlogic/isp1000.bin");
1478
1479module_init(qpti_init);
1480module_exit(qpti_exit);