Loading...
1/**************************************************************************
2 *
3 * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28#include "vmwgfx_drv.h"
29#include "drmP.h"
30#include "ttm/ttm_placement.h"
31
32bool vmw_fifo_have_3d(struct vmw_private *dev_priv)
33{
34 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
35 uint32_t fifo_min, hwversion;
36
37 if (!(dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO))
38 return false;
39
40 fifo_min = ioread32(fifo_mem + SVGA_FIFO_MIN);
41 if (fifo_min <= SVGA_FIFO_3D_HWVERSION * sizeof(unsigned int))
42 return false;
43
44 hwversion = ioread32(fifo_mem + SVGA_FIFO_3D_HWVERSION);
45 if (hwversion == 0)
46 return false;
47
48 if (hwversion < SVGA3D_HWVERSION_WS65_B1)
49 return false;
50
51 return true;
52}
53
54bool vmw_fifo_have_pitchlock(struct vmw_private *dev_priv)
55{
56 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
57 uint32_t caps;
58
59 if (!(dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO))
60 return false;
61
62 caps = ioread32(fifo_mem + SVGA_FIFO_CAPABILITIES);
63 if (caps & SVGA_FIFO_CAP_PITCHLOCK)
64 return true;
65
66 return false;
67}
68
69int vmw_fifo_init(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
70{
71 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
72 uint32_t max;
73 uint32_t min;
74 uint32_t dummy;
75 int ret;
76
77 fifo->static_buffer_size = VMWGFX_FIFO_STATIC_SIZE;
78 fifo->static_buffer = vmalloc(fifo->static_buffer_size);
79 if (unlikely(fifo->static_buffer == NULL))
80 return -ENOMEM;
81
82 fifo->last_buffer_size = VMWGFX_FIFO_STATIC_SIZE;
83 fifo->last_data_size = 0;
84 fifo->last_buffer_add = false;
85 fifo->last_buffer = vmalloc(fifo->last_buffer_size);
86 if (unlikely(fifo->last_buffer == NULL)) {
87 ret = -ENOMEM;
88 goto out_err;
89 }
90
91 fifo->dynamic_buffer = NULL;
92 fifo->reserved_size = 0;
93 fifo->using_bounce_buffer = false;
94
95 mutex_init(&fifo->fifo_mutex);
96 init_rwsem(&fifo->rwsem);
97
98 /*
99 * Allow mapping the first page read-only to user-space.
100 */
101
102 DRM_INFO("width %d\n", vmw_read(dev_priv, SVGA_REG_WIDTH));
103 DRM_INFO("height %d\n", vmw_read(dev_priv, SVGA_REG_HEIGHT));
104 DRM_INFO("bpp %d\n", vmw_read(dev_priv, SVGA_REG_BITS_PER_PIXEL));
105
106 mutex_lock(&dev_priv->hw_mutex);
107 dev_priv->enable_state = vmw_read(dev_priv, SVGA_REG_ENABLE);
108 dev_priv->config_done_state = vmw_read(dev_priv, SVGA_REG_CONFIG_DONE);
109 dev_priv->traces_state = vmw_read(dev_priv, SVGA_REG_TRACES);
110 vmw_write(dev_priv, SVGA_REG_ENABLE, 1);
111
112 min = 4;
113 if (dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO)
114 min = vmw_read(dev_priv, SVGA_REG_MEM_REGS);
115 min <<= 2;
116
117 if (min < PAGE_SIZE)
118 min = PAGE_SIZE;
119
120 iowrite32(min, fifo_mem + SVGA_FIFO_MIN);
121 iowrite32(dev_priv->mmio_size, fifo_mem + SVGA_FIFO_MAX);
122 wmb();
123 iowrite32(min, fifo_mem + SVGA_FIFO_NEXT_CMD);
124 iowrite32(min, fifo_mem + SVGA_FIFO_STOP);
125 iowrite32(0, fifo_mem + SVGA_FIFO_BUSY);
126 mb();
127
128 vmw_write(dev_priv, SVGA_REG_CONFIG_DONE, 1);
129 mutex_unlock(&dev_priv->hw_mutex);
130
131 max = ioread32(fifo_mem + SVGA_FIFO_MAX);
132 min = ioread32(fifo_mem + SVGA_FIFO_MIN);
133 fifo->capabilities = ioread32(fifo_mem + SVGA_FIFO_CAPABILITIES);
134
135 DRM_INFO("Fifo max 0x%08x min 0x%08x cap 0x%08x\n",
136 (unsigned int) max,
137 (unsigned int) min,
138 (unsigned int) fifo->capabilities);
139
140 atomic_set(&dev_priv->fence_seq, dev_priv->last_read_sequence);
141 iowrite32(dev_priv->last_read_sequence, fifo_mem + SVGA_FIFO_FENCE);
142 vmw_fence_queue_init(&fifo->fence_queue);
143 return vmw_fifo_send_fence(dev_priv, &dummy);
144out_err:
145 vfree(fifo->static_buffer);
146 fifo->static_buffer = NULL;
147 return ret;
148}
149
150void vmw_fifo_ping_host(struct vmw_private *dev_priv, uint32_t reason)
151{
152 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
153
154 mutex_lock(&dev_priv->hw_mutex);
155
156 if (unlikely(ioread32(fifo_mem + SVGA_FIFO_BUSY) == 0)) {
157 iowrite32(1, fifo_mem + SVGA_FIFO_BUSY);
158 vmw_write(dev_priv, SVGA_REG_SYNC, reason);
159 }
160
161 mutex_unlock(&dev_priv->hw_mutex);
162}
163
164void vmw_fifo_release(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
165{
166 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
167
168 mutex_lock(&dev_priv->hw_mutex);
169
170 while (vmw_read(dev_priv, SVGA_REG_BUSY) != 0)
171 vmw_write(dev_priv, SVGA_REG_SYNC, SVGA_SYNC_GENERIC);
172
173 dev_priv->last_read_sequence = ioread32(fifo_mem + SVGA_FIFO_FENCE);
174
175 vmw_write(dev_priv, SVGA_REG_CONFIG_DONE,
176 dev_priv->config_done_state);
177 vmw_write(dev_priv, SVGA_REG_ENABLE,
178 dev_priv->enable_state);
179 vmw_write(dev_priv, SVGA_REG_TRACES,
180 dev_priv->traces_state);
181
182 mutex_unlock(&dev_priv->hw_mutex);
183 vmw_fence_queue_takedown(&fifo->fence_queue);
184
185 if (likely(fifo->last_buffer != NULL)) {
186 vfree(fifo->last_buffer);
187 fifo->last_buffer = NULL;
188 }
189
190 if (likely(fifo->static_buffer != NULL)) {
191 vfree(fifo->static_buffer);
192 fifo->static_buffer = NULL;
193 }
194
195 if (likely(fifo->dynamic_buffer != NULL)) {
196 vfree(fifo->dynamic_buffer);
197 fifo->dynamic_buffer = NULL;
198 }
199}
200
201static bool vmw_fifo_is_full(struct vmw_private *dev_priv, uint32_t bytes)
202{
203 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
204 uint32_t max = ioread32(fifo_mem + SVGA_FIFO_MAX);
205 uint32_t next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
206 uint32_t min = ioread32(fifo_mem + SVGA_FIFO_MIN);
207 uint32_t stop = ioread32(fifo_mem + SVGA_FIFO_STOP);
208
209 return ((max - next_cmd) + (stop - min) <= bytes);
210}
211
212static int vmw_fifo_wait_noirq(struct vmw_private *dev_priv,
213 uint32_t bytes, bool interruptible,
214 unsigned long timeout)
215{
216 int ret = 0;
217 unsigned long end_jiffies = jiffies + timeout;
218 DEFINE_WAIT(__wait);
219
220 DRM_INFO("Fifo wait noirq.\n");
221
222 for (;;) {
223 prepare_to_wait(&dev_priv->fifo_queue, &__wait,
224 (interruptible) ?
225 TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
226 if (!vmw_fifo_is_full(dev_priv, bytes))
227 break;
228 if (time_after_eq(jiffies, end_jiffies)) {
229 ret = -EBUSY;
230 DRM_ERROR("SVGA device lockup.\n");
231 break;
232 }
233 schedule_timeout(1);
234 if (interruptible && signal_pending(current)) {
235 ret = -ERESTARTSYS;
236 break;
237 }
238 }
239 finish_wait(&dev_priv->fifo_queue, &__wait);
240 wake_up_all(&dev_priv->fifo_queue);
241 DRM_INFO("Fifo noirq exit.\n");
242 return ret;
243}
244
245static int vmw_fifo_wait(struct vmw_private *dev_priv,
246 uint32_t bytes, bool interruptible,
247 unsigned long timeout)
248{
249 long ret = 1L;
250 unsigned long irq_flags;
251
252 if (likely(!vmw_fifo_is_full(dev_priv, bytes)))
253 return 0;
254
255 vmw_fifo_ping_host(dev_priv, SVGA_SYNC_FIFOFULL);
256 if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
257 return vmw_fifo_wait_noirq(dev_priv, bytes,
258 interruptible, timeout);
259
260 mutex_lock(&dev_priv->hw_mutex);
261 if (atomic_add_return(1, &dev_priv->fifo_queue_waiters) > 0) {
262 spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
263 outl(SVGA_IRQFLAG_FIFO_PROGRESS,
264 dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
265 vmw_write(dev_priv, SVGA_REG_IRQMASK,
266 vmw_read(dev_priv, SVGA_REG_IRQMASK) |
267 SVGA_IRQFLAG_FIFO_PROGRESS);
268 spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
269 }
270 mutex_unlock(&dev_priv->hw_mutex);
271
272 if (interruptible)
273 ret = wait_event_interruptible_timeout
274 (dev_priv->fifo_queue,
275 !vmw_fifo_is_full(dev_priv, bytes), timeout);
276 else
277 ret = wait_event_timeout
278 (dev_priv->fifo_queue,
279 !vmw_fifo_is_full(dev_priv, bytes), timeout);
280
281 if (unlikely(ret == 0))
282 ret = -EBUSY;
283 else if (likely(ret > 0))
284 ret = 0;
285
286 mutex_lock(&dev_priv->hw_mutex);
287 if (atomic_dec_and_test(&dev_priv->fifo_queue_waiters)) {
288 spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
289 vmw_write(dev_priv, SVGA_REG_IRQMASK,
290 vmw_read(dev_priv, SVGA_REG_IRQMASK) &
291 ~SVGA_IRQFLAG_FIFO_PROGRESS);
292 spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
293 }
294 mutex_unlock(&dev_priv->hw_mutex);
295
296 return ret;
297}
298
299void *vmw_fifo_reserve(struct vmw_private *dev_priv, uint32_t bytes)
300{
301 struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
302 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
303 uint32_t max;
304 uint32_t min;
305 uint32_t next_cmd;
306 uint32_t reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
307 int ret;
308
309 mutex_lock(&fifo_state->fifo_mutex);
310 max = ioread32(fifo_mem + SVGA_FIFO_MAX);
311 min = ioread32(fifo_mem + SVGA_FIFO_MIN);
312 next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
313
314 if (unlikely(bytes >= (max - min)))
315 goto out_err;
316
317 BUG_ON(fifo_state->reserved_size != 0);
318 BUG_ON(fifo_state->dynamic_buffer != NULL);
319
320 fifo_state->reserved_size = bytes;
321
322 while (1) {
323 uint32_t stop = ioread32(fifo_mem + SVGA_FIFO_STOP);
324 bool need_bounce = false;
325 bool reserve_in_place = false;
326
327 if (next_cmd >= stop) {
328 if (likely((next_cmd + bytes < max ||
329 (next_cmd + bytes == max && stop > min))))
330 reserve_in_place = true;
331
332 else if (vmw_fifo_is_full(dev_priv, bytes)) {
333 ret = vmw_fifo_wait(dev_priv, bytes,
334 false, 3 * HZ);
335 if (unlikely(ret != 0))
336 goto out_err;
337 } else
338 need_bounce = true;
339
340 } else {
341
342 if (likely((next_cmd + bytes < stop)))
343 reserve_in_place = true;
344 else {
345 ret = vmw_fifo_wait(dev_priv, bytes,
346 false, 3 * HZ);
347 if (unlikely(ret != 0))
348 goto out_err;
349 }
350 }
351
352 if (reserve_in_place) {
353 if (reserveable || bytes <= sizeof(uint32_t)) {
354 fifo_state->using_bounce_buffer = false;
355
356 if (reserveable)
357 iowrite32(bytes, fifo_mem +
358 SVGA_FIFO_RESERVED);
359 return fifo_mem + (next_cmd >> 2);
360 } else {
361 need_bounce = true;
362 }
363 }
364
365 if (need_bounce) {
366 fifo_state->using_bounce_buffer = true;
367 if (bytes < fifo_state->static_buffer_size)
368 return fifo_state->static_buffer;
369 else {
370 fifo_state->dynamic_buffer = vmalloc(bytes);
371 return fifo_state->dynamic_buffer;
372 }
373 }
374 }
375out_err:
376 fifo_state->reserved_size = 0;
377 mutex_unlock(&fifo_state->fifo_mutex);
378 return NULL;
379}
380
381static void vmw_fifo_res_copy(struct vmw_fifo_state *fifo_state,
382 __le32 __iomem *fifo_mem,
383 uint32_t next_cmd,
384 uint32_t max, uint32_t min, uint32_t bytes)
385{
386 uint32_t chunk_size = max - next_cmd;
387 uint32_t rest;
388 uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
389 fifo_state->dynamic_buffer : fifo_state->static_buffer;
390
391 if (bytes < chunk_size)
392 chunk_size = bytes;
393
394 iowrite32(bytes, fifo_mem + SVGA_FIFO_RESERVED);
395 mb();
396 memcpy_toio(fifo_mem + (next_cmd >> 2), buffer, chunk_size);
397 rest = bytes - chunk_size;
398 if (rest)
399 memcpy_toio(fifo_mem + (min >> 2), buffer + (chunk_size >> 2),
400 rest);
401}
402
403static void vmw_fifo_slow_copy(struct vmw_fifo_state *fifo_state,
404 __le32 __iomem *fifo_mem,
405 uint32_t next_cmd,
406 uint32_t max, uint32_t min, uint32_t bytes)
407{
408 uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
409 fifo_state->dynamic_buffer : fifo_state->static_buffer;
410
411 while (bytes > 0) {
412 iowrite32(*buffer++, fifo_mem + (next_cmd >> 2));
413 next_cmd += sizeof(uint32_t);
414 if (unlikely(next_cmd == max))
415 next_cmd = min;
416 mb();
417 iowrite32(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
418 mb();
419 bytes -= sizeof(uint32_t);
420 }
421}
422
423void vmw_fifo_commit(struct vmw_private *dev_priv, uint32_t bytes)
424{
425 struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
426 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
427 uint32_t next_cmd = ioread32(fifo_mem + SVGA_FIFO_NEXT_CMD);
428 uint32_t max = ioread32(fifo_mem + SVGA_FIFO_MAX);
429 uint32_t min = ioread32(fifo_mem + SVGA_FIFO_MIN);
430 bool reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
431
432 BUG_ON((bytes & 3) != 0);
433 BUG_ON(bytes > fifo_state->reserved_size);
434
435 fifo_state->reserved_size = 0;
436
437 if (fifo_state->using_bounce_buffer) {
438 if (reserveable)
439 vmw_fifo_res_copy(fifo_state, fifo_mem,
440 next_cmd, max, min, bytes);
441 else
442 vmw_fifo_slow_copy(fifo_state, fifo_mem,
443 next_cmd, max, min, bytes);
444
445 if (fifo_state->dynamic_buffer) {
446 vfree(fifo_state->dynamic_buffer);
447 fifo_state->dynamic_buffer = NULL;
448 }
449
450 }
451
452 down_write(&fifo_state->rwsem);
453 if (fifo_state->using_bounce_buffer || reserveable) {
454 next_cmd += bytes;
455 if (next_cmd >= max)
456 next_cmd -= max - min;
457 mb();
458 iowrite32(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
459 }
460
461 if (reserveable)
462 iowrite32(0, fifo_mem + SVGA_FIFO_RESERVED);
463 mb();
464 up_write(&fifo_state->rwsem);
465 vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);
466 mutex_unlock(&fifo_state->fifo_mutex);
467}
468
469int vmw_fifo_send_fence(struct vmw_private *dev_priv, uint32_t *sequence)
470{
471 struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
472 struct svga_fifo_cmd_fence *cmd_fence;
473 void *fm;
474 int ret = 0;
475 uint32_t bytes = sizeof(__le32) + sizeof(*cmd_fence);
476
477 fm = vmw_fifo_reserve(dev_priv, bytes);
478 if (unlikely(fm == NULL)) {
479 *sequence = atomic_read(&dev_priv->fence_seq);
480 ret = -ENOMEM;
481 (void)vmw_fallback_wait(dev_priv, false, true, *sequence,
482 false, 3*HZ);
483 goto out_err;
484 }
485
486 do {
487 *sequence = atomic_add_return(1, &dev_priv->fence_seq);
488 } while (*sequence == 0);
489
490 if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE)) {
491
492 /*
493 * Don't request hardware to send a fence. The
494 * waiting code in vmwgfx_irq.c will emulate this.
495 */
496
497 vmw_fifo_commit(dev_priv, 0);
498 return 0;
499 }
500
501 *(__le32 *) fm = cpu_to_le32(SVGA_CMD_FENCE);
502 cmd_fence = (struct svga_fifo_cmd_fence *)
503 ((unsigned long)fm + sizeof(__le32));
504
505 iowrite32(*sequence, &cmd_fence->fence);
506 fifo_state->last_buffer_add = true;
507 vmw_fifo_commit(dev_priv, bytes);
508 fifo_state->last_buffer_add = false;
509 (void) vmw_fence_push(&fifo_state->fence_queue, *sequence);
510 vmw_update_sequence(dev_priv, fifo_state);
511
512out_err:
513 return ret;
514}
515
516/**
517 * Map the first page of the FIFO read-only to user-space.
518 */
519
520static int vmw_fifo_vm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
521{
522 int ret;
523 unsigned long address = (unsigned long)vmf->virtual_address;
524
525 if (address != vma->vm_start)
526 return VM_FAULT_SIGBUS;
527
528 ret = vm_insert_pfn(vma, address, vma->vm_pgoff);
529 if (likely(ret == -EBUSY || ret == 0))
530 return VM_FAULT_NOPAGE;
531 else if (ret == -ENOMEM)
532 return VM_FAULT_OOM;
533
534 return VM_FAULT_SIGBUS;
535}
536
537static struct vm_operations_struct vmw_fifo_vm_ops = {
538 .fault = vmw_fifo_vm_fault,
539 .open = NULL,
540 .close = NULL
541};
542
543int vmw_fifo_mmap(struct file *filp, struct vm_area_struct *vma)
544{
545 struct drm_file *file_priv;
546 struct vmw_private *dev_priv;
547
548 file_priv = filp->private_data;
549 dev_priv = vmw_priv(file_priv->minor->dev);
550
551 if (vma->vm_pgoff != (dev_priv->mmio_start >> PAGE_SHIFT) ||
552 (vma->vm_end - vma->vm_start) != PAGE_SIZE)
553 return -EINVAL;
554
555 vma->vm_flags &= ~(VM_WRITE | VM_MAYWRITE);
556 vma->vm_flags |= VM_IO | VM_PFNMAP | VM_DONTEXPAND | VM_SHARED;
557 vma->vm_page_prot = vm_get_page_prot(vma->vm_flags);
558 vma->vm_page_prot = ttm_io_prot(TTM_PL_FLAG_UNCACHED,
559 vma->vm_page_prot);
560 vma->vm_ops = &vmw_fifo_vm_ops;
561 return 0;
562}
1/**************************************************************************
2 *
3 * Copyright © 2009-2015 VMware, Inc., Palo Alto, CA., USA
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28#include "vmwgfx_drv.h"
29#include <drm/drmP.h>
30#include <drm/ttm/ttm_placement.h>
31
32struct vmw_temp_set_context {
33 SVGA3dCmdHeader header;
34 SVGA3dCmdDXTempSetContext body;
35};
36
37bool vmw_fifo_have_3d(struct vmw_private *dev_priv)
38{
39 u32 *fifo_mem = dev_priv->mmio_virt;
40 uint32_t fifo_min, hwversion;
41 const struct vmw_fifo_state *fifo = &dev_priv->fifo;
42
43 if (!(dev_priv->capabilities & SVGA_CAP_3D))
44 return false;
45
46 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
47 uint32_t result;
48
49 if (!dev_priv->has_mob)
50 return false;
51
52 spin_lock(&dev_priv->cap_lock);
53 vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_3D);
54 result = vmw_read(dev_priv, SVGA_REG_DEV_CAP);
55 spin_unlock(&dev_priv->cap_lock);
56
57 return (result != 0);
58 }
59
60 if (!(dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO))
61 return false;
62
63 fifo_min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN);
64 if (fifo_min <= SVGA_FIFO_3D_HWVERSION * sizeof(unsigned int))
65 return false;
66
67 hwversion = vmw_mmio_read(fifo_mem +
68 ((fifo->capabilities &
69 SVGA_FIFO_CAP_3D_HWVERSION_REVISED) ?
70 SVGA_FIFO_3D_HWVERSION_REVISED :
71 SVGA_FIFO_3D_HWVERSION));
72
73 if (hwversion == 0)
74 return false;
75
76 if (hwversion < SVGA3D_HWVERSION_WS8_B1)
77 return false;
78
79 /* Legacy Display Unit does not support surfaces */
80 if (dev_priv->active_display_unit == vmw_du_legacy)
81 return false;
82
83 return true;
84}
85
86bool vmw_fifo_have_pitchlock(struct vmw_private *dev_priv)
87{
88 u32 *fifo_mem = dev_priv->mmio_virt;
89 uint32_t caps;
90
91 if (!(dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO))
92 return false;
93
94 caps = vmw_mmio_read(fifo_mem + SVGA_FIFO_CAPABILITIES);
95 if (caps & SVGA_FIFO_CAP_PITCHLOCK)
96 return true;
97
98 return false;
99}
100
101int vmw_fifo_init(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
102{
103 u32 *fifo_mem = dev_priv->mmio_virt;
104 uint32_t max;
105 uint32_t min;
106
107 fifo->dx = false;
108 fifo->static_buffer_size = VMWGFX_FIFO_STATIC_SIZE;
109 fifo->static_buffer = vmalloc(fifo->static_buffer_size);
110 if (unlikely(fifo->static_buffer == NULL))
111 return -ENOMEM;
112
113 fifo->dynamic_buffer = NULL;
114 fifo->reserved_size = 0;
115 fifo->using_bounce_buffer = false;
116
117 mutex_init(&fifo->fifo_mutex);
118 init_rwsem(&fifo->rwsem);
119
120 DRM_INFO("width %d\n", vmw_read(dev_priv, SVGA_REG_WIDTH));
121 DRM_INFO("height %d\n", vmw_read(dev_priv, SVGA_REG_HEIGHT));
122 DRM_INFO("bpp %d\n", vmw_read(dev_priv, SVGA_REG_BITS_PER_PIXEL));
123
124 dev_priv->enable_state = vmw_read(dev_priv, SVGA_REG_ENABLE);
125 dev_priv->config_done_state = vmw_read(dev_priv, SVGA_REG_CONFIG_DONE);
126 dev_priv->traces_state = vmw_read(dev_priv, SVGA_REG_TRACES);
127
128 vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE_ENABLE |
129 SVGA_REG_ENABLE_HIDE);
130 vmw_write(dev_priv, SVGA_REG_TRACES, 0);
131
132 min = 4;
133 if (dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO)
134 min = vmw_read(dev_priv, SVGA_REG_MEM_REGS);
135 min <<= 2;
136
137 if (min < PAGE_SIZE)
138 min = PAGE_SIZE;
139
140 vmw_mmio_write(min, fifo_mem + SVGA_FIFO_MIN);
141 vmw_mmio_write(dev_priv->mmio_size, fifo_mem + SVGA_FIFO_MAX);
142 wmb();
143 vmw_mmio_write(min, fifo_mem + SVGA_FIFO_NEXT_CMD);
144 vmw_mmio_write(min, fifo_mem + SVGA_FIFO_STOP);
145 vmw_mmio_write(0, fifo_mem + SVGA_FIFO_BUSY);
146 mb();
147
148 vmw_write(dev_priv, SVGA_REG_CONFIG_DONE, 1);
149
150 max = vmw_mmio_read(fifo_mem + SVGA_FIFO_MAX);
151 min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN);
152 fifo->capabilities = vmw_mmio_read(fifo_mem + SVGA_FIFO_CAPABILITIES);
153
154 DRM_INFO("Fifo max 0x%08x min 0x%08x cap 0x%08x\n",
155 (unsigned int) max,
156 (unsigned int) min,
157 (unsigned int) fifo->capabilities);
158
159 atomic_set(&dev_priv->marker_seq, dev_priv->last_read_seqno);
160 vmw_mmio_write(dev_priv->last_read_seqno, fifo_mem + SVGA_FIFO_FENCE);
161 vmw_marker_queue_init(&fifo->marker_queue);
162
163 return 0;
164}
165
166void vmw_fifo_ping_host(struct vmw_private *dev_priv, uint32_t reason)
167{
168 u32 *fifo_mem = dev_priv->mmio_virt;
169
170 preempt_disable();
171 if (cmpxchg(fifo_mem + SVGA_FIFO_BUSY, 0, 1) == 0)
172 vmw_write(dev_priv, SVGA_REG_SYNC, reason);
173 preempt_enable();
174}
175
176void vmw_fifo_release(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
177{
178 u32 *fifo_mem = dev_priv->mmio_virt;
179
180 vmw_write(dev_priv, SVGA_REG_SYNC, SVGA_SYNC_GENERIC);
181 while (vmw_read(dev_priv, SVGA_REG_BUSY) != 0)
182 ;
183
184 dev_priv->last_read_seqno = vmw_mmio_read(fifo_mem + SVGA_FIFO_FENCE);
185
186 vmw_write(dev_priv, SVGA_REG_CONFIG_DONE,
187 dev_priv->config_done_state);
188 vmw_write(dev_priv, SVGA_REG_ENABLE,
189 dev_priv->enable_state);
190 vmw_write(dev_priv, SVGA_REG_TRACES,
191 dev_priv->traces_state);
192
193 vmw_marker_queue_takedown(&fifo->marker_queue);
194
195 if (likely(fifo->static_buffer != NULL)) {
196 vfree(fifo->static_buffer);
197 fifo->static_buffer = NULL;
198 }
199
200 if (likely(fifo->dynamic_buffer != NULL)) {
201 vfree(fifo->dynamic_buffer);
202 fifo->dynamic_buffer = NULL;
203 }
204}
205
206static bool vmw_fifo_is_full(struct vmw_private *dev_priv, uint32_t bytes)
207{
208 u32 *fifo_mem = dev_priv->mmio_virt;
209 uint32_t max = vmw_mmio_read(fifo_mem + SVGA_FIFO_MAX);
210 uint32_t next_cmd = vmw_mmio_read(fifo_mem + SVGA_FIFO_NEXT_CMD);
211 uint32_t min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN);
212 uint32_t stop = vmw_mmio_read(fifo_mem + SVGA_FIFO_STOP);
213
214 return ((max - next_cmd) + (stop - min) <= bytes);
215}
216
217static int vmw_fifo_wait_noirq(struct vmw_private *dev_priv,
218 uint32_t bytes, bool interruptible,
219 unsigned long timeout)
220{
221 int ret = 0;
222 unsigned long end_jiffies = jiffies + timeout;
223 DEFINE_WAIT(__wait);
224
225 DRM_INFO("Fifo wait noirq.\n");
226
227 for (;;) {
228 prepare_to_wait(&dev_priv->fifo_queue, &__wait,
229 (interruptible) ?
230 TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
231 if (!vmw_fifo_is_full(dev_priv, bytes))
232 break;
233 if (time_after_eq(jiffies, end_jiffies)) {
234 ret = -EBUSY;
235 DRM_ERROR("SVGA device lockup.\n");
236 break;
237 }
238 schedule_timeout(1);
239 if (interruptible && signal_pending(current)) {
240 ret = -ERESTARTSYS;
241 break;
242 }
243 }
244 finish_wait(&dev_priv->fifo_queue, &__wait);
245 wake_up_all(&dev_priv->fifo_queue);
246 DRM_INFO("Fifo noirq exit.\n");
247 return ret;
248}
249
250static int vmw_fifo_wait(struct vmw_private *dev_priv,
251 uint32_t bytes, bool interruptible,
252 unsigned long timeout)
253{
254 long ret = 1L;
255
256 if (likely(!vmw_fifo_is_full(dev_priv, bytes)))
257 return 0;
258
259 vmw_fifo_ping_host(dev_priv, SVGA_SYNC_FIFOFULL);
260 if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
261 return vmw_fifo_wait_noirq(dev_priv, bytes,
262 interruptible, timeout);
263
264 vmw_generic_waiter_add(dev_priv, SVGA_IRQFLAG_FIFO_PROGRESS,
265 &dev_priv->fifo_queue_waiters);
266
267 if (interruptible)
268 ret = wait_event_interruptible_timeout
269 (dev_priv->fifo_queue,
270 !vmw_fifo_is_full(dev_priv, bytes), timeout);
271 else
272 ret = wait_event_timeout
273 (dev_priv->fifo_queue,
274 !vmw_fifo_is_full(dev_priv, bytes), timeout);
275
276 if (unlikely(ret == 0))
277 ret = -EBUSY;
278 else if (likely(ret > 0))
279 ret = 0;
280
281 vmw_generic_waiter_remove(dev_priv, SVGA_IRQFLAG_FIFO_PROGRESS,
282 &dev_priv->fifo_queue_waiters);
283
284 return ret;
285}
286
287/**
288 * Reserve @bytes number of bytes in the fifo.
289 *
290 * This function will return NULL (error) on two conditions:
291 * If it timeouts waiting for fifo space, or if @bytes is larger than the
292 * available fifo space.
293 *
294 * Returns:
295 * Pointer to the fifo, or null on error (possible hardware hang).
296 */
297static void *vmw_local_fifo_reserve(struct vmw_private *dev_priv,
298 uint32_t bytes)
299{
300 struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
301 u32 *fifo_mem = dev_priv->mmio_virt;
302 uint32_t max;
303 uint32_t min;
304 uint32_t next_cmd;
305 uint32_t reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
306 int ret;
307
308 mutex_lock(&fifo_state->fifo_mutex);
309 max = vmw_mmio_read(fifo_mem + SVGA_FIFO_MAX);
310 min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN);
311 next_cmd = vmw_mmio_read(fifo_mem + SVGA_FIFO_NEXT_CMD);
312
313 if (unlikely(bytes >= (max - min)))
314 goto out_err;
315
316 BUG_ON(fifo_state->reserved_size != 0);
317 BUG_ON(fifo_state->dynamic_buffer != NULL);
318
319 fifo_state->reserved_size = bytes;
320
321 while (1) {
322 uint32_t stop = vmw_mmio_read(fifo_mem + SVGA_FIFO_STOP);
323 bool need_bounce = false;
324 bool reserve_in_place = false;
325
326 if (next_cmd >= stop) {
327 if (likely((next_cmd + bytes < max ||
328 (next_cmd + bytes == max && stop > min))))
329 reserve_in_place = true;
330
331 else if (vmw_fifo_is_full(dev_priv, bytes)) {
332 ret = vmw_fifo_wait(dev_priv, bytes,
333 false, 3 * HZ);
334 if (unlikely(ret != 0))
335 goto out_err;
336 } else
337 need_bounce = true;
338
339 } else {
340
341 if (likely((next_cmd + bytes < stop)))
342 reserve_in_place = true;
343 else {
344 ret = vmw_fifo_wait(dev_priv, bytes,
345 false, 3 * HZ);
346 if (unlikely(ret != 0))
347 goto out_err;
348 }
349 }
350
351 if (reserve_in_place) {
352 if (reserveable || bytes <= sizeof(uint32_t)) {
353 fifo_state->using_bounce_buffer = false;
354
355 if (reserveable)
356 vmw_mmio_write(bytes, fifo_mem +
357 SVGA_FIFO_RESERVED);
358 return (void __force *) (fifo_mem +
359 (next_cmd >> 2));
360 } else {
361 need_bounce = true;
362 }
363 }
364
365 if (need_bounce) {
366 fifo_state->using_bounce_buffer = true;
367 if (bytes < fifo_state->static_buffer_size)
368 return fifo_state->static_buffer;
369 else {
370 fifo_state->dynamic_buffer = vmalloc(bytes);
371 if (!fifo_state->dynamic_buffer)
372 goto out_err;
373 return fifo_state->dynamic_buffer;
374 }
375 }
376 }
377out_err:
378 fifo_state->reserved_size = 0;
379 mutex_unlock(&fifo_state->fifo_mutex);
380
381 return NULL;
382}
383
384void *vmw_fifo_reserve_dx(struct vmw_private *dev_priv, uint32_t bytes,
385 int ctx_id)
386{
387 void *ret;
388
389 if (dev_priv->cman)
390 ret = vmw_cmdbuf_reserve(dev_priv->cman, bytes,
391 ctx_id, false, NULL);
392 else if (ctx_id == SVGA3D_INVALID_ID)
393 ret = vmw_local_fifo_reserve(dev_priv, bytes);
394 else {
395 WARN(1, "Command buffer has not been allocated.\n");
396 ret = NULL;
397 }
398 if (IS_ERR_OR_NULL(ret)) {
399 DRM_ERROR("Fifo reserve failure of %u bytes.\n",
400 (unsigned) bytes);
401 dump_stack();
402 return NULL;
403 }
404
405 return ret;
406}
407
408static void vmw_fifo_res_copy(struct vmw_fifo_state *fifo_state,
409 u32 *fifo_mem,
410 uint32_t next_cmd,
411 uint32_t max, uint32_t min, uint32_t bytes)
412{
413 uint32_t chunk_size = max - next_cmd;
414 uint32_t rest;
415 uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
416 fifo_state->dynamic_buffer : fifo_state->static_buffer;
417
418 if (bytes < chunk_size)
419 chunk_size = bytes;
420
421 vmw_mmio_write(bytes, fifo_mem + SVGA_FIFO_RESERVED);
422 mb();
423 memcpy(fifo_mem + (next_cmd >> 2), buffer, chunk_size);
424 rest = bytes - chunk_size;
425 if (rest)
426 memcpy(fifo_mem + (min >> 2), buffer + (chunk_size >> 2), rest);
427}
428
429static void vmw_fifo_slow_copy(struct vmw_fifo_state *fifo_state,
430 u32 *fifo_mem,
431 uint32_t next_cmd,
432 uint32_t max, uint32_t min, uint32_t bytes)
433{
434 uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
435 fifo_state->dynamic_buffer : fifo_state->static_buffer;
436
437 while (bytes > 0) {
438 vmw_mmio_write(*buffer++, fifo_mem + (next_cmd >> 2));
439 next_cmd += sizeof(uint32_t);
440 if (unlikely(next_cmd == max))
441 next_cmd = min;
442 mb();
443 vmw_mmio_write(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
444 mb();
445 bytes -= sizeof(uint32_t);
446 }
447}
448
449static void vmw_local_fifo_commit(struct vmw_private *dev_priv, uint32_t bytes)
450{
451 struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
452 u32 *fifo_mem = dev_priv->mmio_virt;
453 uint32_t next_cmd = vmw_mmio_read(fifo_mem + SVGA_FIFO_NEXT_CMD);
454 uint32_t max = vmw_mmio_read(fifo_mem + SVGA_FIFO_MAX);
455 uint32_t min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN);
456 bool reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
457
458 if (fifo_state->dx)
459 bytes += sizeof(struct vmw_temp_set_context);
460
461 fifo_state->dx = false;
462 BUG_ON((bytes & 3) != 0);
463 BUG_ON(bytes > fifo_state->reserved_size);
464
465 fifo_state->reserved_size = 0;
466
467 if (fifo_state->using_bounce_buffer) {
468 if (reserveable)
469 vmw_fifo_res_copy(fifo_state, fifo_mem,
470 next_cmd, max, min, bytes);
471 else
472 vmw_fifo_slow_copy(fifo_state, fifo_mem,
473 next_cmd, max, min, bytes);
474
475 if (fifo_state->dynamic_buffer) {
476 vfree(fifo_state->dynamic_buffer);
477 fifo_state->dynamic_buffer = NULL;
478 }
479
480 }
481
482 down_write(&fifo_state->rwsem);
483 if (fifo_state->using_bounce_buffer || reserveable) {
484 next_cmd += bytes;
485 if (next_cmd >= max)
486 next_cmd -= max - min;
487 mb();
488 vmw_mmio_write(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
489 }
490
491 if (reserveable)
492 vmw_mmio_write(0, fifo_mem + SVGA_FIFO_RESERVED);
493 mb();
494 up_write(&fifo_state->rwsem);
495 vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);
496 mutex_unlock(&fifo_state->fifo_mutex);
497}
498
499void vmw_fifo_commit(struct vmw_private *dev_priv, uint32_t bytes)
500{
501 if (dev_priv->cman)
502 vmw_cmdbuf_commit(dev_priv->cman, bytes, NULL, false);
503 else
504 vmw_local_fifo_commit(dev_priv, bytes);
505}
506
507
508/**
509 * vmw_fifo_commit_flush - Commit fifo space and flush any buffered commands.
510 *
511 * @dev_priv: Pointer to device private structure.
512 * @bytes: Number of bytes to commit.
513 */
514void vmw_fifo_commit_flush(struct vmw_private *dev_priv, uint32_t bytes)
515{
516 if (dev_priv->cman)
517 vmw_cmdbuf_commit(dev_priv->cman, bytes, NULL, true);
518 else
519 vmw_local_fifo_commit(dev_priv, bytes);
520}
521
522/**
523 * vmw_fifo_flush - Flush any buffered commands and make sure command processing
524 * starts.
525 *
526 * @dev_priv: Pointer to device private structure.
527 * @interruptible: Whether to wait interruptible if function needs to sleep.
528 */
529int vmw_fifo_flush(struct vmw_private *dev_priv, bool interruptible)
530{
531 might_sleep();
532
533 if (dev_priv->cman)
534 return vmw_cmdbuf_cur_flush(dev_priv->cman, interruptible);
535 else
536 return 0;
537}
538
539int vmw_fifo_send_fence(struct vmw_private *dev_priv, uint32_t *seqno)
540{
541 struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
542 struct svga_fifo_cmd_fence *cmd_fence;
543 u32 *fm;
544 int ret = 0;
545 uint32_t bytes = sizeof(u32) + sizeof(*cmd_fence);
546
547 fm = vmw_fifo_reserve(dev_priv, bytes);
548 if (unlikely(fm == NULL)) {
549 *seqno = atomic_read(&dev_priv->marker_seq);
550 ret = -ENOMEM;
551 (void)vmw_fallback_wait(dev_priv, false, true, *seqno,
552 false, 3*HZ);
553 goto out_err;
554 }
555
556 do {
557 *seqno = atomic_add_return(1, &dev_priv->marker_seq);
558 } while (*seqno == 0);
559
560 if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE)) {
561
562 /*
563 * Don't request hardware to send a fence. The
564 * waiting code in vmwgfx_irq.c will emulate this.
565 */
566
567 vmw_fifo_commit(dev_priv, 0);
568 return 0;
569 }
570
571 *fm++ = SVGA_CMD_FENCE;
572 cmd_fence = (struct svga_fifo_cmd_fence *) fm;
573 cmd_fence->fence = *seqno;
574 vmw_fifo_commit_flush(dev_priv, bytes);
575 (void) vmw_marker_push(&fifo_state->marker_queue, *seqno);
576 vmw_update_seqno(dev_priv, fifo_state);
577
578out_err:
579 return ret;
580}
581
582/**
583 * vmw_fifo_emit_dummy_legacy_query - emits a dummy query to the fifo using
584 * legacy query commands.
585 *
586 * @dev_priv: The device private structure.
587 * @cid: The hardware context id used for the query.
588 *
589 * See the vmw_fifo_emit_dummy_query documentation.
590 */
591static int vmw_fifo_emit_dummy_legacy_query(struct vmw_private *dev_priv,
592 uint32_t cid)
593{
594 /*
595 * A query wait without a preceding query end will
596 * actually finish all queries for this cid
597 * without writing to the query result structure.
598 */
599
600 struct ttm_buffer_object *bo = &dev_priv->dummy_query_bo->base;
601 struct {
602 SVGA3dCmdHeader header;
603 SVGA3dCmdWaitForQuery body;
604 } *cmd;
605
606 cmd = vmw_fifo_reserve(dev_priv, sizeof(*cmd));
607
608 if (unlikely(cmd == NULL)) {
609 DRM_ERROR("Out of fifo space for dummy query.\n");
610 return -ENOMEM;
611 }
612
613 cmd->header.id = SVGA_3D_CMD_WAIT_FOR_QUERY;
614 cmd->header.size = sizeof(cmd->body);
615 cmd->body.cid = cid;
616 cmd->body.type = SVGA3D_QUERYTYPE_OCCLUSION;
617
618 if (bo->mem.mem_type == TTM_PL_VRAM) {
619 cmd->body.guestResult.gmrId = SVGA_GMR_FRAMEBUFFER;
620 cmd->body.guestResult.offset = bo->offset;
621 } else {
622 cmd->body.guestResult.gmrId = bo->mem.start;
623 cmd->body.guestResult.offset = 0;
624 }
625
626 vmw_fifo_commit(dev_priv, sizeof(*cmd));
627
628 return 0;
629}
630
631/**
632 * vmw_fifo_emit_dummy_gb_query - emits a dummy query to the fifo using
633 * guest-backed resource query commands.
634 *
635 * @dev_priv: The device private structure.
636 * @cid: The hardware context id used for the query.
637 *
638 * See the vmw_fifo_emit_dummy_query documentation.
639 */
640static int vmw_fifo_emit_dummy_gb_query(struct vmw_private *dev_priv,
641 uint32_t cid)
642{
643 /*
644 * A query wait without a preceding query end will
645 * actually finish all queries for this cid
646 * without writing to the query result structure.
647 */
648
649 struct ttm_buffer_object *bo = &dev_priv->dummy_query_bo->base;
650 struct {
651 SVGA3dCmdHeader header;
652 SVGA3dCmdWaitForGBQuery body;
653 } *cmd;
654
655 cmd = vmw_fifo_reserve(dev_priv, sizeof(*cmd));
656
657 if (unlikely(cmd == NULL)) {
658 DRM_ERROR("Out of fifo space for dummy query.\n");
659 return -ENOMEM;
660 }
661
662 cmd->header.id = SVGA_3D_CMD_WAIT_FOR_GB_QUERY;
663 cmd->header.size = sizeof(cmd->body);
664 cmd->body.cid = cid;
665 cmd->body.type = SVGA3D_QUERYTYPE_OCCLUSION;
666 BUG_ON(bo->mem.mem_type != VMW_PL_MOB);
667 cmd->body.mobid = bo->mem.start;
668 cmd->body.offset = 0;
669
670 vmw_fifo_commit(dev_priv, sizeof(*cmd));
671
672 return 0;
673}
674
675
676/**
677 * vmw_fifo_emit_dummy_gb_query - emits a dummy query to the fifo using
678 * appropriate resource query commands.
679 *
680 * @dev_priv: The device private structure.
681 * @cid: The hardware context id used for the query.
682 *
683 * This function is used to emit a dummy occlusion query with
684 * no primitives rendered between query begin and query end.
685 * It's used to provide a query barrier, in order to know that when
686 * this query is finished, all preceding queries are also finished.
687 *
688 * A Query results structure should have been initialized at the start
689 * of the dev_priv->dummy_query_bo buffer object. And that buffer object
690 * must also be either reserved or pinned when this function is called.
691 *
692 * Returns -ENOMEM on failure to reserve fifo space.
693 */
694int vmw_fifo_emit_dummy_query(struct vmw_private *dev_priv,
695 uint32_t cid)
696{
697 if (dev_priv->has_mob)
698 return vmw_fifo_emit_dummy_gb_query(dev_priv, cid);
699
700 return vmw_fifo_emit_dummy_legacy_query(dev_priv, cid);
701}
702
703void *vmw_fifo_reserve(struct vmw_private *dev_priv, uint32_t bytes)
704{
705 return vmw_fifo_reserve_dx(dev_priv, bytes, SVGA3D_INVALID_ID);
706}