Loading...
1/*
2 * MUSB OTG driver core code
3 *
4 * Copyright 2005 Mentor Graphics Corporation
5 * Copyright (C) 2005-2006 by Texas Instruments
6 * Copyright (C) 2006-2007 Nokia Corporation
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * version 2 as published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but
13 * WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
20 * 02110-1301 USA
21 *
22 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
23 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
24 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
25 * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
26 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
28 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 */
34
35/*
36 * Inventra (Multipoint) Dual-Role Controller Driver for Linux.
37 *
38 * This consists of a Host Controller Driver (HCD) and a peripheral
39 * controller driver implementing the "Gadget" API; OTG support is
40 * in the works. These are normal Linux-USB controller drivers which
41 * use IRQs and have no dedicated thread.
42 *
43 * This version of the driver has only been used with products from
44 * Texas Instruments. Those products integrate the Inventra logic
45 * with other DMA, IRQ, and bus modules, as well as other logic that
46 * needs to be reflected in this driver.
47 *
48 *
49 * NOTE: the original Mentor code here was pretty much a collection
50 * of mechanisms that don't seem to have been fully integrated/working
51 * for *any* Linux kernel version. This version aims at Linux 2.6.now,
52 * Key open issues include:
53 *
54 * - Lack of host-side transaction scheduling, for all transfer types.
55 * The hardware doesn't do it; instead, software must.
56 *
57 * This is not an issue for OTG devices that don't support external
58 * hubs, but for more "normal" USB hosts it's a user issue that the
59 * "multipoint" support doesn't scale in the expected ways. That
60 * includes DaVinci EVM in a common non-OTG mode.
61 *
62 * * Control and bulk use dedicated endpoints, and there's as
63 * yet no mechanism to either (a) reclaim the hardware when
64 * peripherals are NAKing, which gets complicated with bulk
65 * endpoints, or (b) use more than a single bulk endpoint in
66 * each direction.
67 *
68 * RESULT: one device may be perceived as blocking another one.
69 *
70 * * Interrupt and isochronous will dynamically allocate endpoint
71 * hardware, but (a) there's no record keeping for bandwidth;
72 * (b) in the common case that few endpoints are available, there
73 * is no mechanism to reuse endpoints to talk to multiple devices.
74 *
75 * RESULT: At one extreme, bandwidth can be overcommitted in
76 * some hardware configurations, no faults will be reported.
77 * At the other extreme, the bandwidth capabilities which do
78 * exist tend to be severely undercommitted. You can't yet hook
79 * up both a keyboard and a mouse to an external USB hub.
80 */
81
82/*
83 * This gets many kinds of configuration information:
84 * - Kconfig for everything user-configurable
85 * - platform_device for addressing, irq, and platform_data
86 * - platform_data is mostly for board-specific informarion
87 * (plus recentrly, SOC or family details)
88 *
89 * Most of the conditional compilation will (someday) vanish.
90 */
91
92#include <linux/module.h>
93#include <linux/kernel.h>
94#include <linux/sched.h>
95#include <linux/slab.h>
96#include <linux/init.h>
97#include <linux/list.h>
98#include <linux/kobject.h>
99#include <linux/prefetch.h>
100#include <linux/platform_device.h>
101#include <linux/io.h>
102
103#include "musb_core.h"
104
105#define TA_WAIT_BCON(m) max_t(int, (m)->a_wait_bcon, OTG_TIME_A_WAIT_BCON)
106
107
108#define DRIVER_AUTHOR "Mentor Graphics, Texas Instruments, Nokia"
109#define DRIVER_DESC "Inventra Dual-Role USB Controller Driver"
110
111#define MUSB_VERSION "6.0"
112
113#define DRIVER_INFO DRIVER_DESC ", v" MUSB_VERSION
114
115#define MUSB_DRIVER_NAME "musb-hdrc"
116const char musb_driver_name[] = MUSB_DRIVER_NAME;
117
118MODULE_DESCRIPTION(DRIVER_INFO);
119MODULE_AUTHOR(DRIVER_AUTHOR);
120MODULE_LICENSE("GPL");
121MODULE_ALIAS("platform:" MUSB_DRIVER_NAME);
122
123
124/*-------------------------------------------------------------------------*/
125
126static inline struct musb *dev_to_musb(struct device *dev)
127{
128 return dev_get_drvdata(dev);
129}
130
131/*-------------------------------------------------------------------------*/
132
133#ifndef CONFIG_BLACKFIN
134static int musb_ulpi_read(struct otg_transceiver *otg, u32 offset)
135{
136 void __iomem *addr = otg->io_priv;
137 int i = 0;
138 u8 r;
139 u8 power;
140
141 /* Make sure the transceiver is not in low power mode */
142 power = musb_readb(addr, MUSB_POWER);
143 power &= ~MUSB_POWER_SUSPENDM;
144 musb_writeb(addr, MUSB_POWER, power);
145
146 /* REVISIT: musbhdrc_ulpi_an.pdf recommends setting the
147 * ULPICarKitControlDisableUTMI after clearing POWER_SUSPENDM.
148 */
149
150 musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
151 musb_writeb(addr, MUSB_ULPI_REG_CONTROL,
152 MUSB_ULPI_REG_REQ | MUSB_ULPI_RDN_WR);
153
154 while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
155 & MUSB_ULPI_REG_CMPLT)) {
156 i++;
157 if (i == 10000)
158 return -ETIMEDOUT;
159
160 }
161 r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
162 r &= ~MUSB_ULPI_REG_CMPLT;
163 musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
164
165 return musb_readb(addr, MUSB_ULPI_REG_DATA);
166}
167
168static int musb_ulpi_write(struct otg_transceiver *otg,
169 u32 offset, u32 data)
170{
171 void __iomem *addr = otg->io_priv;
172 int i = 0;
173 u8 r = 0;
174 u8 power;
175
176 /* Make sure the transceiver is not in low power mode */
177 power = musb_readb(addr, MUSB_POWER);
178 power &= ~MUSB_POWER_SUSPENDM;
179 musb_writeb(addr, MUSB_POWER, power);
180
181 musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
182 musb_writeb(addr, MUSB_ULPI_REG_DATA, (u8)data);
183 musb_writeb(addr, MUSB_ULPI_REG_CONTROL, MUSB_ULPI_REG_REQ);
184
185 while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
186 & MUSB_ULPI_REG_CMPLT)) {
187 i++;
188 if (i == 10000)
189 return -ETIMEDOUT;
190 }
191
192 r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
193 r &= ~MUSB_ULPI_REG_CMPLT;
194 musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
195
196 return 0;
197}
198#else
199#define musb_ulpi_read NULL
200#define musb_ulpi_write NULL
201#endif
202
203static struct otg_io_access_ops musb_ulpi_access = {
204 .read = musb_ulpi_read,
205 .write = musb_ulpi_write,
206};
207
208/*-------------------------------------------------------------------------*/
209
210#if !defined(CONFIG_USB_MUSB_TUSB6010) && !defined(CONFIG_USB_MUSB_BLACKFIN)
211
212/*
213 * Load an endpoint's FIFO
214 */
215void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
216{
217 struct musb *musb = hw_ep->musb;
218 void __iomem *fifo = hw_ep->fifo;
219
220 prefetch((u8 *)src);
221
222 dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
223 'T', hw_ep->epnum, fifo, len, src);
224
225 /* we can't assume unaligned reads work */
226 if (likely((0x01 & (unsigned long) src) == 0)) {
227 u16 index = 0;
228
229 /* best case is 32bit-aligned source address */
230 if ((0x02 & (unsigned long) src) == 0) {
231 if (len >= 4) {
232 writesl(fifo, src + index, len >> 2);
233 index += len & ~0x03;
234 }
235 if (len & 0x02) {
236 musb_writew(fifo, 0, *(u16 *)&src[index]);
237 index += 2;
238 }
239 } else {
240 if (len >= 2) {
241 writesw(fifo, src + index, len >> 1);
242 index += len & ~0x01;
243 }
244 }
245 if (len & 0x01)
246 musb_writeb(fifo, 0, src[index]);
247 } else {
248 /* byte aligned */
249 writesb(fifo, src, len);
250 }
251}
252
253#if !defined(CONFIG_USB_MUSB_AM35X)
254/*
255 * Unload an endpoint's FIFO
256 */
257void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
258{
259 struct musb *musb = hw_ep->musb;
260 void __iomem *fifo = hw_ep->fifo;
261
262 dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
263 'R', hw_ep->epnum, fifo, len, dst);
264
265 /* we can't assume unaligned writes work */
266 if (likely((0x01 & (unsigned long) dst) == 0)) {
267 u16 index = 0;
268
269 /* best case is 32bit-aligned destination address */
270 if ((0x02 & (unsigned long) dst) == 0) {
271 if (len >= 4) {
272 readsl(fifo, dst, len >> 2);
273 index = len & ~0x03;
274 }
275 if (len & 0x02) {
276 *(u16 *)&dst[index] = musb_readw(fifo, 0);
277 index += 2;
278 }
279 } else {
280 if (len >= 2) {
281 readsw(fifo, dst, len >> 1);
282 index = len & ~0x01;
283 }
284 }
285 if (len & 0x01)
286 dst[index] = musb_readb(fifo, 0);
287 } else {
288 /* byte aligned */
289 readsb(fifo, dst, len);
290 }
291}
292#endif
293
294#endif /* normal PIO */
295
296
297/*-------------------------------------------------------------------------*/
298
299/* for high speed test mode; see USB 2.0 spec 7.1.20 */
300static const u8 musb_test_packet[53] = {
301 /* implicit SYNC then DATA0 to start */
302
303 /* JKJKJKJK x9 */
304 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
305 /* JJKKJJKK x8 */
306 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
307 /* JJJJKKKK x8 */
308 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee,
309 /* JJJJJJJKKKKKKK x8 */
310 0xfe, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
311 /* JJJJJJJK x8 */
312 0x7f, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd,
313 /* JKKKKKKK x10, JK */
314 0xfc, 0x7e, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd, 0x7e
315
316 /* implicit CRC16 then EOP to end */
317};
318
319void musb_load_testpacket(struct musb *musb)
320{
321 void __iomem *regs = musb->endpoints[0].regs;
322
323 musb_ep_select(musb->mregs, 0);
324 musb_write_fifo(musb->control_ep,
325 sizeof(musb_test_packet), musb_test_packet);
326 musb_writew(regs, MUSB_CSR0, MUSB_CSR0_TXPKTRDY);
327}
328
329/*-------------------------------------------------------------------------*/
330
331/*
332 * Handles OTG hnp timeouts, such as b_ase0_brst
333 */
334void musb_otg_timer_func(unsigned long data)
335{
336 struct musb *musb = (struct musb *)data;
337 unsigned long flags;
338
339 spin_lock_irqsave(&musb->lock, flags);
340 switch (musb->xceiv->state) {
341 case OTG_STATE_B_WAIT_ACON:
342 dev_dbg(musb->controller, "HNP: b_wait_acon timeout; back to b_peripheral\n");
343 musb_g_disconnect(musb);
344 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
345 musb->is_active = 0;
346 break;
347 case OTG_STATE_A_SUSPEND:
348 case OTG_STATE_A_WAIT_BCON:
349 dev_dbg(musb->controller, "HNP: %s timeout\n",
350 otg_state_string(musb->xceiv->state));
351 musb_platform_set_vbus(musb, 0);
352 musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
353 break;
354 default:
355 dev_dbg(musb->controller, "HNP: Unhandled mode %s\n",
356 otg_state_string(musb->xceiv->state));
357 }
358 musb->ignore_disconnect = 0;
359 spin_unlock_irqrestore(&musb->lock, flags);
360}
361
362/*
363 * Stops the HNP transition. Caller must take care of locking.
364 */
365void musb_hnp_stop(struct musb *musb)
366{
367 struct usb_hcd *hcd = musb_to_hcd(musb);
368 void __iomem *mbase = musb->mregs;
369 u8 reg;
370
371 dev_dbg(musb->controller, "HNP: stop from %s\n", otg_state_string(musb->xceiv->state));
372
373 switch (musb->xceiv->state) {
374 case OTG_STATE_A_PERIPHERAL:
375 musb_g_disconnect(musb);
376 dev_dbg(musb->controller, "HNP: back to %s\n",
377 otg_state_string(musb->xceiv->state));
378 break;
379 case OTG_STATE_B_HOST:
380 dev_dbg(musb->controller, "HNP: Disabling HR\n");
381 hcd->self.is_b_host = 0;
382 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
383 MUSB_DEV_MODE(musb);
384 reg = musb_readb(mbase, MUSB_POWER);
385 reg |= MUSB_POWER_SUSPENDM;
386 musb_writeb(mbase, MUSB_POWER, reg);
387 /* REVISIT: Start SESSION_REQUEST here? */
388 break;
389 default:
390 dev_dbg(musb->controller, "HNP: Stopping in unknown state %s\n",
391 otg_state_string(musb->xceiv->state));
392 }
393
394 /*
395 * When returning to A state after HNP, avoid hub_port_rebounce(),
396 * which cause occasional OPT A "Did not receive reset after connect"
397 * errors.
398 */
399 musb->port1_status &= ~(USB_PORT_STAT_C_CONNECTION << 16);
400}
401
402/*
403 * Interrupt Service Routine to record USB "global" interrupts.
404 * Since these do not happen often and signify things of
405 * paramount importance, it seems OK to check them individually;
406 * the order of the tests is specified in the manual
407 *
408 * @param musb instance pointer
409 * @param int_usb register contents
410 * @param devctl
411 * @param power
412 */
413
414static irqreturn_t musb_stage0_irq(struct musb *musb, u8 int_usb,
415 u8 devctl, u8 power)
416{
417 irqreturn_t handled = IRQ_NONE;
418
419 dev_dbg(musb->controller, "<== Power=%02x, DevCtl=%02x, int_usb=0x%x\n", power, devctl,
420 int_usb);
421
422 /* in host mode, the peripheral may issue remote wakeup.
423 * in peripheral mode, the host may resume the link.
424 * spurious RESUME irqs happen too, paired with SUSPEND.
425 */
426 if (int_usb & MUSB_INTR_RESUME) {
427 handled = IRQ_HANDLED;
428 dev_dbg(musb->controller, "RESUME (%s)\n", otg_state_string(musb->xceiv->state));
429
430 if (devctl & MUSB_DEVCTL_HM) {
431 void __iomem *mbase = musb->mregs;
432
433 switch (musb->xceiv->state) {
434 case OTG_STATE_A_SUSPEND:
435 /* remote wakeup? later, GetPortStatus
436 * will stop RESUME signaling
437 */
438
439 if (power & MUSB_POWER_SUSPENDM) {
440 /* spurious */
441 musb->int_usb &= ~MUSB_INTR_SUSPEND;
442 dev_dbg(musb->controller, "Spurious SUSPENDM\n");
443 break;
444 }
445
446 power &= ~MUSB_POWER_SUSPENDM;
447 musb_writeb(mbase, MUSB_POWER,
448 power | MUSB_POWER_RESUME);
449
450 musb->port1_status |=
451 (USB_PORT_STAT_C_SUSPEND << 16)
452 | MUSB_PORT_STAT_RESUME;
453 musb->rh_timer = jiffies
454 + msecs_to_jiffies(20);
455
456 musb->xceiv->state = OTG_STATE_A_HOST;
457 musb->is_active = 1;
458 usb_hcd_resume_root_hub(musb_to_hcd(musb));
459 break;
460 case OTG_STATE_B_WAIT_ACON:
461 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
462 musb->is_active = 1;
463 MUSB_DEV_MODE(musb);
464 break;
465 default:
466 WARNING("bogus %s RESUME (%s)\n",
467 "host",
468 otg_state_string(musb->xceiv->state));
469 }
470 } else {
471 switch (musb->xceiv->state) {
472 case OTG_STATE_A_SUSPEND:
473 /* possibly DISCONNECT is upcoming */
474 musb->xceiv->state = OTG_STATE_A_HOST;
475 usb_hcd_resume_root_hub(musb_to_hcd(musb));
476 break;
477 case OTG_STATE_B_WAIT_ACON:
478 case OTG_STATE_B_PERIPHERAL:
479 /* disconnect while suspended? we may
480 * not get a disconnect irq...
481 */
482 if ((devctl & MUSB_DEVCTL_VBUS)
483 != (3 << MUSB_DEVCTL_VBUS_SHIFT)
484 ) {
485 musb->int_usb |= MUSB_INTR_DISCONNECT;
486 musb->int_usb &= ~MUSB_INTR_SUSPEND;
487 break;
488 }
489 musb_g_resume(musb);
490 break;
491 case OTG_STATE_B_IDLE:
492 musb->int_usb &= ~MUSB_INTR_SUSPEND;
493 break;
494 default:
495 WARNING("bogus %s RESUME (%s)\n",
496 "peripheral",
497 otg_state_string(musb->xceiv->state));
498 }
499 }
500 }
501
502 /* see manual for the order of the tests */
503 if (int_usb & MUSB_INTR_SESSREQ) {
504 void __iomem *mbase = musb->mregs;
505
506 if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS
507 && (devctl & MUSB_DEVCTL_BDEVICE)) {
508 dev_dbg(musb->controller, "SessReq while on B state\n");
509 return IRQ_HANDLED;
510 }
511
512 dev_dbg(musb->controller, "SESSION_REQUEST (%s)\n",
513 otg_state_string(musb->xceiv->state));
514
515 /* IRQ arrives from ID pin sense or (later, if VBUS power
516 * is removed) SRP. responses are time critical:
517 * - turn on VBUS (with silicon-specific mechanism)
518 * - go through A_WAIT_VRISE
519 * - ... to A_WAIT_BCON.
520 * a_wait_vrise_tmout triggers VBUS_ERROR transitions
521 */
522 musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
523 musb->ep0_stage = MUSB_EP0_START;
524 musb->xceiv->state = OTG_STATE_A_IDLE;
525 MUSB_HST_MODE(musb);
526 musb_platform_set_vbus(musb, 1);
527
528 handled = IRQ_HANDLED;
529 }
530
531 if (int_usb & MUSB_INTR_VBUSERROR) {
532 int ignore = 0;
533
534 /* During connection as an A-Device, we may see a short
535 * current spikes causing voltage drop, because of cable
536 * and peripheral capacitance combined with vbus draw.
537 * (So: less common with truly self-powered devices, where
538 * vbus doesn't act like a power supply.)
539 *
540 * Such spikes are short; usually less than ~500 usec, max
541 * of ~2 msec. That is, they're not sustained overcurrent
542 * errors, though they're reported using VBUSERROR irqs.
543 *
544 * Workarounds: (a) hardware: use self powered devices.
545 * (b) software: ignore non-repeated VBUS errors.
546 *
547 * REVISIT: do delays from lots of DEBUG_KERNEL checks
548 * make trouble here, keeping VBUS < 4.4V ?
549 */
550 switch (musb->xceiv->state) {
551 case OTG_STATE_A_HOST:
552 /* recovery is dicey once we've gotten past the
553 * initial stages of enumeration, but if VBUS
554 * stayed ok at the other end of the link, and
555 * another reset is due (at least for high speed,
556 * to redo the chirp etc), it might work OK...
557 */
558 case OTG_STATE_A_WAIT_BCON:
559 case OTG_STATE_A_WAIT_VRISE:
560 if (musb->vbuserr_retry) {
561 void __iomem *mbase = musb->mregs;
562
563 musb->vbuserr_retry--;
564 ignore = 1;
565 devctl |= MUSB_DEVCTL_SESSION;
566 musb_writeb(mbase, MUSB_DEVCTL, devctl);
567 } else {
568 musb->port1_status |=
569 USB_PORT_STAT_OVERCURRENT
570 | (USB_PORT_STAT_C_OVERCURRENT << 16);
571 }
572 break;
573 default:
574 break;
575 }
576
577 dev_dbg(musb->controller, "VBUS_ERROR in %s (%02x, %s), retry #%d, port1 %08x\n",
578 otg_state_string(musb->xceiv->state),
579 devctl,
580 ({ char *s;
581 switch (devctl & MUSB_DEVCTL_VBUS) {
582 case 0 << MUSB_DEVCTL_VBUS_SHIFT:
583 s = "<SessEnd"; break;
584 case 1 << MUSB_DEVCTL_VBUS_SHIFT:
585 s = "<AValid"; break;
586 case 2 << MUSB_DEVCTL_VBUS_SHIFT:
587 s = "<VBusValid"; break;
588 /* case 3 << MUSB_DEVCTL_VBUS_SHIFT: */
589 default:
590 s = "VALID"; break;
591 }; s; }),
592 VBUSERR_RETRY_COUNT - musb->vbuserr_retry,
593 musb->port1_status);
594
595 /* go through A_WAIT_VFALL then start a new session */
596 if (!ignore)
597 musb_platform_set_vbus(musb, 0);
598 handled = IRQ_HANDLED;
599 }
600
601 if (int_usb & MUSB_INTR_SUSPEND) {
602 dev_dbg(musb->controller, "SUSPEND (%s) devctl %02x power %02x\n",
603 otg_state_string(musb->xceiv->state), devctl, power);
604 handled = IRQ_HANDLED;
605
606 switch (musb->xceiv->state) {
607 case OTG_STATE_A_PERIPHERAL:
608 /* We also come here if the cable is removed, since
609 * this silicon doesn't report ID-no-longer-grounded.
610 *
611 * We depend on T(a_wait_bcon) to shut us down, and
612 * hope users don't do anything dicey during this
613 * undesired detour through A_WAIT_BCON.
614 */
615 musb_hnp_stop(musb);
616 usb_hcd_resume_root_hub(musb_to_hcd(musb));
617 musb_root_disconnect(musb);
618 musb_platform_try_idle(musb, jiffies
619 + msecs_to_jiffies(musb->a_wait_bcon
620 ? : OTG_TIME_A_WAIT_BCON));
621
622 break;
623 case OTG_STATE_B_IDLE:
624 if (!musb->is_active)
625 break;
626 case OTG_STATE_B_PERIPHERAL:
627 musb_g_suspend(musb);
628 musb->is_active = is_otg_enabled(musb)
629 && musb->xceiv->gadget->b_hnp_enable;
630 if (musb->is_active) {
631 musb->xceiv->state = OTG_STATE_B_WAIT_ACON;
632 dev_dbg(musb->controller, "HNP: Setting timer for b_ase0_brst\n");
633 mod_timer(&musb->otg_timer, jiffies
634 + msecs_to_jiffies(
635 OTG_TIME_B_ASE0_BRST));
636 }
637 break;
638 case OTG_STATE_A_WAIT_BCON:
639 if (musb->a_wait_bcon != 0)
640 musb_platform_try_idle(musb, jiffies
641 + msecs_to_jiffies(musb->a_wait_bcon));
642 break;
643 case OTG_STATE_A_HOST:
644 musb->xceiv->state = OTG_STATE_A_SUSPEND;
645 musb->is_active = is_otg_enabled(musb)
646 && musb->xceiv->host->b_hnp_enable;
647 break;
648 case OTG_STATE_B_HOST:
649 /* Transition to B_PERIPHERAL, see 6.8.2.6 p 44 */
650 dev_dbg(musb->controller, "REVISIT: SUSPEND as B_HOST\n");
651 break;
652 default:
653 /* "should not happen" */
654 musb->is_active = 0;
655 break;
656 }
657 }
658
659 if (int_usb & MUSB_INTR_CONNECT) {
660 struct usb_hcd *hcd = musb_to_hcd(musb);
661
662 handled = IRQ_HANDLED;
663 musb->is_active = 1;
664 set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
665
666 musb->ep0_stage = MUSB_EP0_START;
667
668 /* flush endpoints when transitioning from Device Mode */
669 if (is_peripheral_active(musb)) {
670 /* REVISIT HNP; just force disconnect */
671 }
672 musb_writew(musb->mregs, MUSB_INTRTXE, musb->epmask);
673 musb_writew(musb->mregs, MUSB_INTRRXE, musb->epmask & 0xfffe);
674 musb_writeb(musb->mregs, MUSB_INTRUSBE, 0xf7);
675 musb->port1_status &= ~(USB_PORT_STAT_LOW_SPEED
676 |USB_PORT_STAT_HIGH_SPEED
677 |USB_PORT_STAT_ENABLE
678 );
679 musb->port1_status |= USB_PORT_STAT_CONNECTION
680 |(USB_PORT_STAT_C_CONNECTION << 16);
681
682 /* high vs full speed is just a guess until after reset */
683 if (devctl & MUSB_DEVCTL_LSDEV)
684 musb->port1_status |= USB_PORT_STAT_LOW_SPEED;
685
686 /* indicate new connection to OTG machine */
687 switch (musb->xceiv->state) {
688 case OTG_STATE_B_PERIPHERAL:
689 if (int_usb & MUSB_INTR_SUSPEND) {
690 dev_dbg(musb->controller, "HNP: SUSPEND+CONNECT, now b_host\n");
691 int_usb &= ~MUSB_INTR_SUSPEND;
692 goto b_host;
693 } else
694 dev_dbg(musb->controller, "CONNECT as b_peripheral???\n");
695 break;
696 case OTG_STATE_B_WAIT_ACON:
697 dev_dbg(musb->controller, "HNP: CONNECT, now b_host\n");
698b_host:
699 musb->xceiv->state = OTG_STATE_B_HOST;
700 hcd->self.is_b_host = 1;
701 musb->ignore_disconnect = 0;
702 del_timer(&musb->otg_timer);
703 break;
704 default:
705 if ((devctl & MUSB_DEVCTL_VBUS)
706 == (3 << MUSB_DEVCTL_VBUS_SHIFT)) {
707 musb->xceiv->state = OTG_STATE_A_HOST;
708 hcd->self.is_b_host = 0;
709 }
710 break;
711 }
712
713 /* poke the root hub */
714 MUSB_HST_MODE(musb);
715 if (hcd->status_urb)
716 usb_hcd_poll_rh_status(hcd);
717 else
718 usb_hcd_resume_root_hub(hcd);
719
720 dev_dbg(musb->controller, "CONNECT (%s) devctl %02x\n",
721 otg_state_string(musb->xceiv->state), devctl);
722 }
723
724 if ((int_usb & MUSB_INTR_DISCONNECT) && !musb->ignore_disconnect) {
725 dev_dbg(musb->controller, "DISCONNECT (%s) as %s, devctl %02x\n",
726 otg_state_string(musb->xceiv->state),
727 MUSB_MODE(musb), devctl);
728 handled = IRQ_HANDLED;
729
730 switch (musb->xceiv->state) {
731 case OTG_STATE_A_HOST:
732 case OTG_STATE_A_SUSPEND:
733 usb_hcd_resume_root_hub(musb_to_hcd(musb));
734 musb_root_disconnect(musb);
735 if (musb->a_wait_bcon != 0 && is_otg_enabled(musb))
736 musb_platform_try_idle(musb, jiffies
737 + msecs_to_jiffies(musb->a_wait_bcon));
738 break;
739 case OTG_STATE_B_HOST:
740 /* REVISIT this behaves for "real disconnect"
741 * cases; make sure the other transitions from
742 * from B_HOST act right too. The B_HOST code
743 * in hnp_stop() is currently not used...
744 */
745 musb_root_disconnect(musb);
746 musb_to_hcd(musb)->self.is_b_host = 0;
747 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
748 MUSB_DEV_MODE(musb);
749 musb_g_disconnect(musb);
750 break;
751 case OTG_STATE_A_PERIPHERAL:
752 musb_hnp_stop(musb);
753 musb_root_disconnect(musb);
754 /* FALLTHROUGH */
755 case OTG_STATE_B_WAIT_ACON:
756 /* FALLTHROUGH */
757 case OTG_STATE_B_PERIPHERAL:
758 case OTG_STATE_B_IDLE:
759 musb_g_disconnect(musb);
760 break;
761 default:
762 WARNING("unhandled DISCONNECT transition (%s)\n",
763 otg_state_string(musb->xceiv->state));
764 break;
765 }
766 }
767
768 /* mentor saves a bit: bus reset and babble share the same irq.
769 * only host sees babble; only peripheral sees bus reset.
770 */
771 if (int_usb & MUSB_INTR_RESET) {
772 handled = IRQ_HANDLED;
773 if (is_host_capable() && (devctl & MUSB_DEVCTL_HM) != 0) {
774 /*
775 * Looks like non-HS BABBLE can be ignored, but
776 * HS BABBLE is an error condition. For HS the solution
777 * is to avoid babble in the first place and fix what
778 * caused BABBLE. When HS BABBLE happens we can only
779 * stop the session.
780 */
781 if (devctl & (MUSB_DEVCTL_FSDEV | MUSB_DEVCTL_LSDEV))
782 dev_dbg(musb->controller, "BABBLE devctl: %02x\n", devctl);
783 else {
784 ERR("Stopping host session -- babble\n");
785 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
786 }
787 } else if (is_peripheral_capable()) {
788 dev_dbg(musb->controller, "BUS RESET as %s\n",
789 otg_state_string(musb->xceiv->state));
790 switch (musb->xceiv->state) {
791 case OTG_STATE_A_SUSPEND:
792 /* We need to ignore disconnect on suspend
793 * otherwise tusb 2.0 won't reconnect after a
794 * power cycle, which breaks otg compliance.
795 */
796 musb->ignore_disconnect = 1;
797 musb_g_reset(musb);
798 /* FALLTHROUGH */
799 case OTG_STATE_A_WAIT_BCON: /* OPT TD.4.7-900ms */
800 /* never use invalid T(a_wait_bcon) */
801 dev_dbg(musb->controller, "HNP: in %s, %d msec timeout\n",
802 otg_state_string(musb->xceiv->state),
803 TA_WAIT_BCON(musb));
804 mod_timer(&musb->otg_timer, jiffies
805 + msecs_to_jiffies(TA_WAIT_BCON(musb)));
806 break;
807 case OTG_STATE_A_PERIPHERAL:
808 musb->ignore_disconnect = 0;
809 del_timer(&musb->otg_timer);
810 musb_g_reset(musb);
811 break;
812 case OTG_STATE_B_WAIT_ACON:
813 dev_dbg(musb->controller, "HNP: RESET (%s), to b_peripheral\n",
814 otg_state_string(musb->xceiv->state));
815 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
816 musb_g_reset(musb);
817 break;
818 case OTG_STATE_B_IDLE:
819 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
820 /* FALLTHROUGH */
821 case OTG_STATE_B_PERIPHERAL:
822 musb_g_reset(musb);
823 break;
824 default:
825 dev_dbg(musb->controller, "Unhandled BUS RESET as %s\n",
826 otg_state_string(musb->xceiv->state));
827 }
828 }
829 }
830
831#if 0
832/* REVISIT ... this would be for multiplexing periodic endpoints, or
833 * supporting transfer phasing to prevent exceeding ISO bandwidth
834 * limits of a given frame or microframe.
835 *
836 * It's not needed for peripheral side, which dedicates endpoints;
837 * though it _might_ use SOF irqs for other purposes.
838 *
839 * And it's not currently needed for host side, which also dedicates
840 * endpoints, relies on TX/RX interval registers, and isn't claimed
841 * to support ISO transfers yet.
842 */
843 if (int_usb & MUSB_INTR_SOF) {
844 void __iomem *mbase = musb->mregs;
845 struct musb_hw_ep *ep;
846 u8 epnum;
847 u16 frame;
848
849 dev_dbg(musb->controller, "START_OF_FRAME\n");
850 handled = IRQ_HANDLED;
851
852 /* start any periodic Tx transfers waiting for current frame */
853 frame = musb_readw(mbase, MUSB_FRAME);
854 ep = musb->endpoints;
855 for (epnum = 1; (epnum < musb->nr_endpoints)
856 && (musb->epmask >= (1 << epnum));
857 epnum++, ep++) {
858 /*
859 * FIXME handle framecounter wraps (12 bits)
860 * eliminate duplicated StartUrb logic
861 */
862 if (ep->dwWaitFrame >= frame) {
863 ep->dwWaitFrame = 0;
864 pr_debug("SOF --> periodic TX%s on %d\n",
865 ep->tx_channel ? " DMA" : "",
866 epnum);
867 if (!ep->tx_channel)
868 musb_h_tx_start(musb, epnum);
869 else
870 cppi_hostdma_start(musb, epnum);
871 }
872 } /* end of for loop */
873 }
874#endif
875
876 schedule_work(&musb->irq_work);
877
878 return handled;
879}
880
881/*-------------------------------------------------------------------------*/
882
883/*
884* Program the HDRC to start (enable interrupts, dma, etc.).
885*/
886void musb_start(struct musb *musb)
887{
888 void __iomem *regs = musb->mregs;
889 u8 devctl = musb_readb(regs, MUSB_DEVCTL);
890
891 dev_dbg(musb->controller, "<== devctl %02x\n", devctl);
892
893 /* Set INT enable registers, enable interrupts */
894 musb_writew(regs, MUSB_INTRTXE, musb->epmask);
895 musb_writew(regs, MUSB_INTRRXE, musb->epmask & 0xfffe);
896 musb_writeb(regs, MUSB_INTRUSBE, 0xf7);
897
898 musb_writeb(regs, MUSB_TESTMODE, 0);
899
900 /* put into basic highspeed mode and start session */
901 musb_writeb(regs, MUSB_POWER, MUSB_POWER_ISOUPDATE
902 | MUSB_POWER_HSENAB
903 /* ENSUSPEND wedges tusb */
904 /* | MUSB_POWER_ENSUSPEND */
905 );
906
907 musb->is_active = 0;
908 devctl = musb_readb(regs, MUSB_DEVCTL);
909 devctl &= ~MUSB_DEVCTL_SESSION;
910
911 if (is_otg_enabled(musb)) {
912 /* session started after:
913 * (a) ID-grounded irq, host mode;
914 * (b) vbus present/connect IRQ, peripheral mode;
915 * (c) peripheral initiates, using SRP
916 */
917 if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
918 musb->is_active = 1;
919 else
920 devctl |= MUSB_DEVCTL_SESSION;
921
922 } else if (is_host_enabled(musb)) {
923 /* assume ID pin is hard-wired to ground */
924 devctl |= MUSB_DEVCTL_SESSION;
925
926 } else /* peripheral is enabled */ {
927 if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
928 musb->is_active = 1;
929 }
930 musb_platform_enable(musb);
931 musb_writeb(regs, MUSB_DEVCTL, devctl);
932}
933
934
935static void musb_generic_disable(struct musb *musb)
936{
937 void __iomem *mbase = musb->mregs;
938 u16 temp;
939
940 /* disable interrupts */
941 musb_writeb(mbase, MUSB_INTRUSBE, 0);
942 musb_writew(mbase, MUSB_INTRTXE, 0);
943 musb_writew(mbase, MUSB_INTRRXE, 0);
944
945 /* off */
946 musb_writeb(mbase, MUSB_DEVCTL, 0);
947
948 /* flush pending interrupts */
949 temp = musb_readb(mbase, MUSB_INTRUSB);
950 temp = musb_readw(mbase, MUSB_INTRTX);
951 temp = musb_readw(mbase, MUSB_INTRRX);
952
953}
954
955/*
956 * Make the HDRC stop (disable interrupts, etc.);
957 * reversible by musb_start
958 * called on gadget driver unregister
959 * with controller locked, irqs blocked
960 * acts as a NOP unless some role activated the hardware
961 */
962void musb_stop(struct musb *musb)
963{
964 /* stop IRQs, timers, ... */
965 musb_platform_disable(musb);
966 musb_generic_disable(musb);
967 dev_dbg(musb->controller, "HDRC disabled\n");
968
969 /* FIXME
970 * - mark host and/or peripheral drivers unusable/inactive
971 * - disable DMA (and enable it in HdrcStart)
972 * - make sure we can musb_start() after musb_stop(); with
973 * OTG mode, gadget driver module rmmod/modprobe cycles that
974 * - ...
975 */
976 musb_platform_try_idle(musb, 0);
977}
978
979static void musb_shutdown(struct platform_device *pdev)
980{
981 struct musb *musb = dev_to_musb(&pdev->dev);
982 unsigned long flags;
983
984 pm_runtime_get_sync(musb->controller);
985 spin_lock_irqsave(&musb->lock, flags);
986 musb_platform_disable(musb);
987 musb_generic_disable(musb);
988 spin_unlock_irqrestore(&musb->lock, flags);
989
990 if (!is_otg_enabled(musb) && is_host_enabled(musb))
991 usb_remove_hcd(musb_to_hcd(musb));
992 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
993 musb_platform_exit(musb);
994
995 pm_runtime_put(musb->controller);
996 /* FIXME power down */
997}
998
999
1000/*-------------------------------------------------------------------------*/
1001
1002/*
1003 * The silicon either has hard-wired endpoint configurations, or else
1004 * "dynamic fifo" sizing. The driver has support for both, though at this
1005 * writing only the dynamic sizing is very well tested. Since we switched
1006 * away from compile-time hardware parameters, we can no longer rely on
1007 * dead code elimination to leave only the relevant one in the object file.
1008 *
1009 * We don't currently use dynamic fifo setup capability to do anything
1010 * more than selecting one of a bunch of predefined configurations.
1011 */
1012#if defined(CONFIG_USB_MUSB_TUSB6010) \
1013 || defined(CONFIG_USB_MUSB_TUSB6010_MODULE) \
1014 || defined(CONFIG_USB_MUSB_OMAP2PLUS) \
1015 || defined(CONFIG_USB_MUSB_OMAP2PLUS_MODULE) \
1016 || defined(CONFIG_USB_MUSB_AM35X) \
1017 || defined(CONFIG_USB_MUSB_AM35X_MODULE)
1018static ushort __initdata fifo_mode = 4;
1019#elif defined(CONFIG_USB_MUSB_UX500) \
1020 || defined(CONFIG_USB_MUSB_UX500_MODULE)
1021static ushort __initdata fifo_mode = 5;
1022#else
1023static ushort __initdata fifo_mode = 2;
1024#endif
1025
1026/* "modprobe ... fifo_mode=1" etc */
1027module_param(fifo_mode, ushort, 0);
1028MODULE_PARM_DESC(fifo_mode, "initial endpoint configuration");
1029
1030/*
1031 * tables defining fifo_mode values. define more if you like.
1032 * for host side, make sure both halves of ep1 are set up.
1033 */
1034
1035/* mode 0 - fits in 2KB */
1036static struct musb_fifo_cfg __initdata mode_0_cfg[] = {
1037{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1038{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1039{ .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, },
1040{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1041{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1042};
1043
1044/* mode 1 - fits in 4KB */
1045static struct musb_fifo_cfg __initdata mode_1_cfg[] = {
1046{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1047{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1048{ .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1049{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1050{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1051};
1052
1053/* mode 2 - fits in 4KB */
1054static struct musb_fifo_cfg __initdata mode_2_cfg[] = {
1055{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1056{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1057{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1058{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1059{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1060{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1061};
1062
1063/* mode 3 - fits in 4KB */
1064static struct musb_fifo_cfg __initdata mode_3_cfg[] = {
1065{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1066{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1067{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1068{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1069{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1070{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1071};
1072
1073/* mode 4 - fits in 16KB */
1074static struct musb_fifo_cfg __initdata mode_4_cfg[] = {
1075{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1076{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1077{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1078{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1079{ .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
1080{ .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
1081{ .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
1082{ .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
1083{ .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
1084{ .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
1085{ .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
1086{ .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
1087{ .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
1088{ .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
1089{ .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 512, },
1090{ .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 512, },
1091{ .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 512, },
1092{ .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 512, },
1093{ .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 256, },
1094{ .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 64, },
1095{ .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 256, },
1096{ .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 64, },
1097{ .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 256, },
1098{ .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 64, },
1099{ .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 4096, },
1100{ .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
1101{ .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
1102};
1103
1104/* mode 5 - fits in 8KB */
1105static struct musb_fifo_cfg __initdata mode_5_cfg[] = {
1106{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1107{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1108{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1109{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1110{ .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
1111{ .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
1112{ .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
1113{ .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
1114{ .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
1115{ .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
1116{ .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 32, },
1117{ .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 32, },
1118{ .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 32, },
1119{ .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 32, },
1120{ .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 32, },
1121{ .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 32, },
1122{ .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 32, },
1123{ .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 32, },
1124{ .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 32, },
1125{ .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 32, },
1126{ .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 32, },
1127{ .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 32, },
1128{ .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 32, },
1129{ .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 32, },
1130{ .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 512, },
1131{ .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
1132{ .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
1133};
1134
1135/*
1136 * configure a fifo; for non-shared endpoints, this may be called
1137 * once for a tx fifo and once for an rx fifo.
1138 *
1139 * returns negative errno or offset for next fifo.
1140 */
1141static int __init
1142fifo_setup(struct musb *musb, struct musb_hw_ep *hw_ep,
1143 const struct musb_fifo_cfg *cfg, u16 offset)
1144{
1145 void __iomem *mbase = musb->mregs;
1146 int size = 0;
1147 u16 maxpacket = cfg->maxpacket;
1148 u16 c_off = offset >> 3;
1149 u8 c_size;
1150
1151 /* expect hw_ep has already been zero-initialized */
1152
1153 size = ffs(max(maxpacket, (u16) 8)) - 1;
1154 maxpacket = 1 << size;
1155
1156 c_size = size - 3;
1157 if (cfg->mode == BUF_DOUBLE) {
1158 if ((offset + (maxpacket << 1)) >
1159 (1 << (musb->config->ram_bits + 2)))
1160 return -EMSGSIZE;
1161 c_size |= MUSB_FIFOSZ_DPB;
1162 } else {
1163 if ((offset + maxpacket) > (1 << (musb->config->ram_bits + 2)))
1164 return -EMSGSIZE;
1165 }
1166
1167 /* configure the FIFO */
1168 musb_writeb(mbase, MUSB_INDEX, hw_ep->epnum);
1169
1170 /* EP0 reserved endpoint for control, bidirectional;
1171 * EP1 reserved for bulk, two unidirection halves.
1172 */
1173 if (hw_ep->epnum == 1)
1174 musb->bulk_ep = hw_ep;
1175 /* REVISIT error check: be sure ep0 can both rx and tx ... */
1176 switch (cfg->style) {
1177 case FIFO_TX:
1178 musb_write_txfifosz(mbase, c_size);
1179 musb_write_txfifoadd(mbase, c_off);
1180 hw_ep->tx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
1181 hw_ep->max_packet_sz_tx = maxpacket;
1182 break;
1183 case FIFO_RX:
1184 musb_write_rxfifosz(mbase, c_size);
1185 musb_write_rxfifoadd(mbase, c_off);
1186 hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
1187 hw_ep->max_packet_sz_rx = maxpacket;
1188 break;
1189 case FIFO_RXTX:
1190 musb_write_txfifosz(mbase, c_size);
1191 musb_write_txfifoadd(mbase, c_off);
1192 hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
1193 hw_ep->max_packet_sz_rx = maxpacket;
1194
1195 musb_write_rxfifosz(mbase, c_size);
1196 musb_write_rxfifoadd(mbase, c_off);
1197 hw_ep->tx_double_buffered = hw_ep->rx_double_buffered;
1198 hw_ep->max_packet_sz_tx = maxpacket;
1199
1200 hw_ep->is_shared_fifo = true;
1201 break;
1202 }
1203
1204 /* NOTE rx and tx endpoint irqs aren't managed separately,
1205 * which happens to be ok
1206 */
1207 musb->epmask |= (1 << hw_ep->epnum);
1208
1209 return offset + (maxpacket << ((c_size & MUSB_FIFOSZ_DPB) ? 1 : 0));
1210}
1211
1212static struct musb_fifo_cfg __initdata ep0_cfg = {
1213 .style = FIFO_RXTX, .maxpacket = 64,
1214};
1215
1216static int __init ep_config_from_table(struct musb *musb)
1217{
1218 const struct musb_fifo_cfg *cfg;
1219 unsigned i, n;
1220 int offset;
1221 struct musb_hw_ep *hw_ep = musb->endpoints;
1222
1223 if (musb->config->fifo_cfg) {
1224 cfg = musb->config->fifo_cfg;
1225 n = musb->config->fifo_cfg_size;
1226 goto done;
1227 }
1228
1229 switch (fifo_mode) {
1230 default:
1231 fifo_mode = 0;
1232 /* FALLTHROUGH */
1233 case 0:
1234 cfg = mode_0_cfg;
1235 n = ARRAY_SIZE(mode_0_cfg);
1236 break;
1237 case 1:
1238 cfg = mode_1_cfg;
1239 n = ARRAY_SIZE(mode_1_cfg);
1240 break;
1241 case 2:
1242 cfg = mode_2_cfg;
1243 n = ARRAY_SIZE(mode_2_cfg);
1244 break;
1245 case 3:
1246 cfg = mode_3_cfg;
1247 n = ARRAY_SIZE(mode_3_cfg);
1248 break;
1249 case 4:
1250 cfg = mode_4_cfg;
1251 n = ARRAY_SIZE(mode_4_cfg);
1252 break;
1253 case 5:
1254 cfg = mode_5_cfg;
1255 n = ARRAY_SIZE(mode_5_cfg);
1256 break;
1257 }
1258
1259 printk(KERN_DEBUG "%s: setup fifo_mode %d\n",
1260 musb_driver_name, fifo_mode);
1261
1262
1263done:
1264 offset = fifo_setup(musb, hw_ep, &ep0_cfg, 0);
1265 /* assert(offset > 0) */
1266
1267 /* NOTE: for RTL versions >= 1.400 EPINFO and RAMINFO would
1268 * be better than static musb->config->num_eps and DYN_FIFO_SIZE...
1269 */
1270
1271 for (i = 0; i < n; i++) {
1272 u8 epn = cfg->hw_ep_num;
1273
1274 if (epn >= musb->config->num_eps) {
1275 pr_debug("%s: invalid ep %d\n",
1276 musb_driver_name, epn);
1277 return -EINVAL;
1278 }
1279 offset = fifo_setup(musb, hw_ep + epn, cfg++, offset);
1280 if (offset < 0) {
1281 pr_debug("%s: mem overrun, ep %d\n",
1282 musb_driver_name, epn);
1283 return -EINVAL;
1284 }
1285 epn++;
1286 musb->nr_endpoints = max(epn, musb->nr_endpoints);
1287 }
1288
1289 printk(KERN_DEBUG "%s: %d/%d max ep, %d/%d memory\n",
1290 musb_driver_name,
1291 n + 1, musb->config->num_eps * 2 - 1,
1292 offset, (1 << (musb->config->ram_bits + 2)));
1293
1294 if (!musb->bulk_ep) {
1295 pr_debug("%s: missing bulk\n", musb_driver_name);
1296 return -EINVAL;
1297 }
1298
1299 return 0;
1300}
1301
1302
1303/*
1304 * ep_config_from_hw - when MUSB_C_DYNFIFO_DEF is false
1305 * @param musb the controller
1306 */
1307static int __init ep_config_from_hw(struct musb *musb)
1308{
1309 u8 epnum = 0;
1310 struct musb_hw_ep *hw_ep;
1311 void *mbase = musb->mregs;
1312 int ret = 0;
1313
1314 dev_dbg(musb->controller, "<== static silicon ep config\n");
1315
1316 /* FIXME pick up ep0 maxpacket size */
1317
1318 for (epnum = 1; epnum < musb->config->num_eps; epnum++) {
1319 musb_ep_select(mbase, epnum);
1320 hw_ep = musb->endpoints + epnum;
1321
1322 ret = musb_read_fifosize(musb, hw_ep, epnum);
1323 if (ret < 0)
1324 break;
1325
1326 /* FIXME set up hw_ep->{rx,tx}_double_buffered */
1327
1328 /* pick an RX/TX endpoint for bulk */
1329 if (hw_ep->max_packet_sz_tx < 512
1330 || hw_ep->max_packet_sz_rx < 512)
1331 continue;
1332
1333 /* REVISIT: this algorithm is lazy, we should at least
1334 * try to pick a double buffered endpoint.
1335 */
1336 if (musb->bulk_ep)
1337 continue;
1338 musb->bulk_ep = hw_ep;
1339 }
1340
1341 if (!musb->bulk_ep) {
1342 pr_debug("%s: missing bulk\n", musb_driver_name);
1343 return -EINVAL;
1344 }
1345
1346 return 0;
1347}
1348
1349enum { MUSB_CONTROLLER_MHDRC, MUSB_CONTROLLER_HDRC, };
1350
1351/* Initialize MUSB (M)HDRC part of the USB hardware subsystem;
1352 * configure endpoints, or take their config from silicon
1353 */
1354static int __init musb_core_init(u16 musb_type, struct musb *musb)
1355{
1356 u8 reg;
1357 char *type;
1358 char aInfo[90], aRevision[32], aDate[12];
1359 void __iomem *mbase = musb->mregs;
1360 int status = 0;
1361 int i;
1362
1363 /* log core options (read using indexed model) */
1364 reg = musb_read_configdata(mbase);
1365
1366 strcpy(aInfo, (reg & MUSB_CONFIGDATA_UTMIDW) ? "UTMI-16" : "UTMI-8");
1367 if (reg & MUSB_CONFIGDATA_DYNFIFO) {
1368 strcat(aInfo, ", dyn FIFOs");
1369 musb->dyn_fifo = true;
1370 }
1371 if (reg & MUSB_CONFIGDATA_MPRXE) {
1372 strcat(aInfo, ", bulk combine");
1373 musb->bulk_combine = true;
1374 }
1375 if (reg & MUSB_CONFIGDATA_MPTXE) {
1376 strcat(aInfo, ", bulk split");
1377 musb->bulk_split = true;
1378 }
1379 if (reg & MUSB_CONFIGDATA_HBRXE) {
1380 strcat(aInfo, ", HB-ISO Rx");
1381 musb->hb_iso_rx = true;
1382 }
1383 if (reg & MUSB_CONFIGDATA_HBTXE) {
1384 strcat(aInfo, ", HB-ISO Tx");
1385 musb->hb_iso_tx = true;
1386 }
1387 if (reg & MUSB_CONFIGDATA_SOFTCONE)
1388 strcat(aInfo, ", SoftConn");
1389
1390 printk(KERN_DEBUG "%s: ConfigData=0x%02x (%s)\n",
1391 musb_driver_name, reg, aInfo);
1392
1393 aDate[0] = 0;
1394 if (MUSB_CONTROLLER_MHDRC == musb_type) {
1395 musb->is_multipoint = 1;
1396 type = "M";
1397 } else {
1398 musb->is_multipoint = 0;
1399 type = "";
1400#ifndef CONFIG_USB_OTG_BLACKLIST_HUB
1401 printk(KERN_ERR
1402 "%s: kernel must blacklist external hubs\n",
1403 musb_driver_name);
1404#endif
1405 }
1406
1407 /* log release info */
1408 musb->hwvers = musb_read_hwvers(mbase);
1409 snprintf(aRevision, 32, "%d.%d%s", MUSB_HWVERS_MAJOR(musb->hwvers),
1410 MUSB_HWVERS_MINOR(musb->hwvers),
1411 (musb->hwvers & MUSB_HWVERS_RC) ? "RC" : "");
1412 printk(KERN_DEBUG "%s: %sHDRC RTL version %s %s\n",
1413 musb_driver_name, type, aRevision, aDate);
1414
1415 /* configure ep0 */
1416 musb_configure_ep0(musb);
1417
1418 /* discover endpoint configuration */
1419 musb->nr_endpoints = 1;
1420 musb->epmask = 1;
1421
1422 if (musb->dyn_fifo)
1423 status = ep_config_from_table(musb);
1424 else
1425 status = ep_config_from_hw(musb);
1426
1427 if (status < 0)
1428 return status;
1429
1430 /* finish init, and print endpoint config */
1431 for (i = 0; i < musb->nr_endpoints; i++) {
1432 struct musb_hw_ep *hw_ep = musb->endpoints + i;
1433
1434 hw_ep->fifo = MUSB_FIFO_OFFSET(i) + mbase;
1435#ifdef CONFIG_USB_MUSB_TUSB6010
1436 hw_ep->fifo_async = musb->async + 0x400 + MUSB_FIFO_OFFSET(i);
1437 hw_ep->fifo_sync = musb->sync + 0x400 + MUSB_FIFO_OFFSET(i);
1438 hw_ep->fifo_sync_va =
1439 musb->sync_va + 0x400 + MUSB_FIFO_OFFSET(i);
1440
1441 if (i == 0)
1442 hw_ep->conf = mbase - 0x400 + TUSB_EP0_CONF;
1443 else
1444 hw_ep->conf = mbase + 0x400 + (((i - 1) & 0xf) << 2);
1445#endif
1446
1447 hw_ep->regs = MUSB_EP_OFFSET(i, 0) + mbase;
1448 hw_ep->target_regs = musb_read_target_reg_base(i, mbase);
1449 hw_ep->rx_reinit = 1;
1450 hw_ep->tx_reinit = 1;
1451
1452 if (hw_ep->max_packet_sz_tx) {
1453 dev_dbg(musb->controller,
1454 "%s: hw_ep %d%s, %smax %d\n",
1455 musb_driver_name, i,
1456 hw_ep->is_shared_fifo ? "shared" : "tx",
1457 hw_ep->tx_double_buffered
1458 ? "doublebuffer, " : "",
1459 hw_ep->max_packet_sz_tx);
1460 }
1461 if (hw_ep->max_packet_sz_rx && !hw_ep->is_shared_fifo) {
1462 dev_dbg(musb->controller,
1463 "%s: hw_ep %d%s, %smax %d\n",
1464 musb_driver_name, i,
1465 "rx",
1466 hw_ep->rx_double_buffered
1467 ? "doublebuffer, " : "",
1468 hw_ep->max_packet_sz_rx);
1469 }
1470 if (!(hw_ep->max_packet_sz_tx || hw_ep->max_packet_sz_rx))
1471 dev_dbg(musb->controller, "hw_ep %d not configured\n", i);
1472 }
1473
1474 return 0;
1475}
1476
1477/*-------------------------------------------------------------------------*/
1478
1479#if defined(CONFIG_SOC_OMAP2430) || defined(CONFIG_SOC_OMAP3430) || \
1480 defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_ARCH_U8500) || \
1481 defined(CONFIG_ARCH_U5500)
1482
1483static irqreturn_t generic_interrupt(int irq, void *__hci)
1484{
1485 unsigned long flags;
1486 irqreturn_t retval = IRQ_NONE;
1487 struct musb *musb = __hci;
1488
1489 spin_lock_irqsave(&musb->lock, flags);
1490
1491 musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
1492 musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
1493 musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
1494
1495 if (musb->int_usb || musb->int_tx || musb->int_rx)
1496 retval = musb_interrupt(musb);
1497
1498 spin_unlock_irqrestore(&musb->lock, flags);
1499
1500 return retval;
1501}
1502
1503#else
1504#define generic_interrupt NULL
1505#endif
1506
1507/*
1508 * handle all the irqs defined by the HDRC core. for now we expect: other
1509 * irq sources (phy, dma, etc) will be handled first, musb->int_* values
1510 * will be assigned, and the irq will already have been acked.
1511 *
1512 * called in irq context with spinlock held, irqs blocked
1513 */
1514irqreturn_t musb_interrupt(struct musb *musb)
1515{
1516 irqreturn_t retval = IRQ_NONE;
1517 u8 devctl, power;
1518 int ep_num;
1519 u32 reg;
1520
1521 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
1522 power = musb_readb(musb->mregs, MUSB_POWER);
1523
1524 dev_dbg(musb->controller, "** IRQ %s usb%04x tx%04x rx%04x\n",
1525 (devctl & MUSB_DEVCTL_HM) ? "host" : "peripheral",
1526 musb->int_usb, musb->int_tx, musb->int_rx);
1527
1528 /* the core can interrupt us for multiple reasons; docs have
1529 * a generic interrupt flowchart to follow
1530 */
1531 if (musb->int_usb)
1532 retval |= musb_stage0_irq(musb, musb->int_usb,
1533 devctl, power);
1534
1535 /* "stage 1" is handling endpoint irqs */
1536
1537 /* handle endpoint 0 first */
1538 if (musb->int_tx & 1) {
1539 if (devctl & MUSB_DEVCTL_HM)
1540 retval |= musb_h_ep0_irq(musb);
1541 else
1542 retval |= musb_g_ep0_irq(musb);
1543 }
1544
1545 /* RX on endpoints 1-15 */
1546 reg = musb->int_rx >> 1;
1547 ep_num = 1;
1548 while (reg) {
1549 if (reg & 1) {
1550 /* musb_ep_select(musb->mregs, ep_num); */
1551 /* REVISIT just retval = ep->rx_irq(...) */
1552 retval = IRQ_HANDLED;
1553 if (devctl & MUSB_DEVCTL_HM) {
1554 if (is_host_capable())
1555 musb_host_rx(musb, ep_num);
1556 } else {
1557 if (is_peripheral_capable())
1558 musb_g_rx(musb, ep_num);
1559 }
1560 }
1561
1562 reg >>= 1;
1563 ep_num++;
1564 }
1565
1566 /* TX on endpoints 1-15 */
1567 reg = musb->int_tx >> 1;
1568 ep_num = 1;
1569 while (reg) {
1570 if (reg & 1) {
1571 /* musb_ep_select(musb->mregs, ep_num); */
1572 /* REVISIT just retval |= ep->tx_irq(...) */
1573 retval = IRQ_HANDLED;
1574 if (devctl & MUSB_DEVCTL_HM) {
1575 if (is_host_capable())
1576 musb_host_tx(musb, ep_num);
1577 } else {
1578 if (is_peripheral_capable())
1579 musb_g_tx(musb, ep_num);
1580 }
1581 }
1582 reg >>= 1;
1583 ep_num++;
1584 }
1585
1586 return retval;
1587}
1588EXPORT_SYMBOL_GPL(musb_interrupt);
1589
1590#ifndef CONFIG_MUSB_PIO_ONLY
1591static int __initdata use_dma = 1;
1592
1593/* "modprobe ... use_dma=0" etc */
1594module_param(use_dma, bool, 0);
1595MODULE_PARM_DESC(use_dma, "enable/disable use of DMA");
1596
1597void musb_dma_completion(struct musb *musb, u8 epnum, u8 transmit)
1598{
1599 u8 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
1600
1601 /* called with controller lock already held */
1602
1603 if (!epnum) {
1604#ifndef CONFIG_USB_TUSB_OMAP_DMA
1605 if (!is_cppi_enabled()) {
1606 /* endpoint 0 */
1607 if (devctl & MUSB_DEVCTL_HM)
1608 musb_h_ep0_irq(musb);
1609 else
1610 musb_g_ep0_irq(musb);
1611 }
1612#endif
1613 } else {
1614 /* endpoints 1..15 */
1615 if (transmit) {
1616 if (devctl & MUSB_DEVCTL_HM) {
1617 if (is_host_capable())
1618 musb_host_tx(musb, epnum);
1619 } else {
1620 if (is_peripheral_capable())
1621 musb_g_tx(musb, epnum);
1622 }
1623 } else {
1624 /* receive */
1625 if (devctl & MUSB_DEVCTL_HM) {
1626 if (is_host_capable())
1627 musb_host_rx(musb, epnum);
1628 } else {
1629 if (is_peripheral_capable())
1630 musb_g_rx(musb, epnum);
1631 }
1632 }
1633 }
1634}
1635
1636#else
1637#define use_dma 0
1638#endif
1639
1640/*-------------------------------------------------------------------------*/
1641
1642#ifdef CONFIG_SYSFS
1643
1644static ssize_t
1645musb_mode_show(struct device *dev, struct device_attribute *attr, char *buf)
1646{
1647 struct musb *musb = dev_to_musb(dev);
1648 unsigned long flags;
1649 int ret = -EINVAL;
1650
1651 spin_lock_irqsave(&musb->lock, flags);
1652 ret = sprintf(buf, "%s\n", otg_state_string(musb->xceiv->state));
1653 spin_unlock_irqrestore(&musb->lock, flags);
1654
1655 return ret;
1656}
1657
1658static ssize_t
1659musb_mode_store(struct device *dev, struct device_attribute *attr,
1660 const char *buf, size_t n)
1661{
1662 struct musb *musb = dev_to_musb(dev);
1663 unsigned long flags;
1664 int status;
1665
1666 spin_lock_irqsave(&musb->lock, flags);
1667 if (sysfs_streq(buf, "host"))
1668 status = musb_platform_set_mode(musb, MUSB_HOST);
1669 else if (sysfs_streq(buf, "peripheral"))
1670 status = musb_platform_set_mode(musb, MUSB_PERIPHERAL);
1671 else if (sysfs_streq(buf, "otg"))
1672 status = musb_platform_set_mode(musb, MUSB_OTG);
1673 else
1674 status = -EINVAL;
1675 spin_unlock_irqrestore(&musb->lock, flags);
1676
1677 return (status == 0) ? n : status;
1678}
1679static DEVICE_ATTR(mode, 0644, musb_mode_show, musb_mode_store);
1680
1681static ssize_t
1682musb_vbus_store(struct device *dev, struct device_attribute *attr,
1683 const char *buf, size_t n)
1684{
1685 struct musb *musb = dev_to_musb(dev);
1686 unsigned long flags;
1687 unsigned long val;
1688
1689 if (sscanf(buf, "%lu", &val) < 1) {
1690 dev_err(dev, "Invalid VBUS timeout ms value\n");
1691 return -EINVAL;
1692 }
1693
1694 spin_lock_irqsave(&musb->lock, flags);
1695 /* force T(a_wait_bcon) to be zero/unlimited *OR* valid */
1696 musb->a_wait_bcon = val ? max_t(int, val, OTG_TIME_A_WAIT_BCON) : 0 ;
1697 if (musb->xceiv->state == OTG_STATE_A_WAIT_BCON)
1698 musb->is_active = 0;
1699 musb_platform_try_idle(musb, jiffies + msecs_to_jiffies(val));
1700 spin_unlock_irqrestore(&musb->lock, flags);
1701
1702 return n;
1703}
1704
1705static ssize_t
1706musb_vbus_show(struct device *dev, struct device_attribute *attr, char *buf)
1707{
1708 struct musb *musb = dev_to_musb(dev);
1709 unsigned long flags;
1710 unsigned long val;
1711 int vbus;
1712
1713 spin_lock_irqsave(&musb->lock, flags);
1714 val = musb->a_wait_bcon;
1715 /* FIXME get_vbus_status() is normally #defined as false...
1716 * and is effectively TUSB-specific.
1717 */
1718 vbus = musb_platform_get_vbus_status(musb);
1719 spin_unlock_irqrestore(&musb->lock, flags);
1720
1721 return sprintf(buf, "Vbus %s, timeout %lu msec\n",
1722 vbus ? "on" : "off", val);
1723}
1724static DEVICE_ATTR(vbus, 0644, musb_vbus_show, musb_vbus_store);
1725
1726/* Gadget drivers can't know that a host is connected so they might want
1727 * to start SRP, but users can. This allows userspace to trigger SRP.
1728 */
1729static ssize_t
1730musb_srp_store(struct device *dev, struct device_attribute *attr,
1731 const char *buf, size_t n)
1732{
1733 struct musb *musb = dev_to_musb(dev);
1734 unsigned short srp;
1735
1736 if (sscanf(buf, "%hu", &srp) != 1
1737 || (srp != 1)) {
1738 dev_err(dev, "SRP: Value must be 1\n");
1739 return -EINVAL;
1740 }
1741
1742 if (srp == 1)
1743 musb_g_wakeup(musb);
1744
1745 return n;
1746}
1747static DEVICE_ATTR(srp, 0644, NULL, musb_srp_store);
1748
1749static struct attribute *musb_attributes[] = {
1750 &dev_attr_mode.attr,
1751 &dev_attr_vbus.attr,
1752 &dev_attr_srp.attr,
1753 NULL
1754};
1755
1756static const struct attribute_group musb_attr_group = {
1757 .attrs = musb_attributes,
1758};
1759
1760#endif /* sysfs */
1761
1762/* Only used to provide driver mode change events */
1763static void musb_irq_work(struct work_struct *data)
1764{
1765 struct musb *musb = container_of(data, struct musb, irq_work);
1766 static int old_state;
1767
1768 if (musb->xceiv->state != old_state) {
1769 old_state = musb->xceiv->state;
1770 sysfs_notify(&musb->controller->kobj, NULL, "mode");
1771 }
1772}
1773
1774/* --------------------------------------------------------------------------
1775 * Init support
1776 */
1777
1778static struct musb *__init
1779allocate_instance(struct device *dev,
1780 struct musb_hdrc_config *config, void __iomem *mbase)
1781{
1782 struct musb *musb;
1783 struct musb_hw_ep *ep;
1784 int epnum;
1785 struct usb_hcd *hcd;
1786
1787 hcd = usb_create_hcd(&musb_hc_driver, dev, dev_name(dev));
1788 if (!hcd)
1789 return NULL;
1790 /* usbcore sets dev->driver_data to hcd, and sometimes uses that... */
1791
1792 musb = hcd_to_musb(hcd);
1793 INIT_LIST_HEAD(&musb->control);
1794 INIT_LIST_HEAD(&musb->in_bulk);
1795 INIT_LIST_HEAD(&musb->out_bulk);
1796
1797 hcd->uses_new_polling = 1;
1798 hcd->has_tt = 1;
1799
1800 musb->vbuserr_retry = VBUSERR_RETRY_COUNT;
1801 musb->a_wait_bcon = OTG_TIME_A_WAIT_BCON;
1802 dev_set_drvdata(dev, musb);
1803 musb->mregs = mbase;
1804 musb->ctrl_base = mbase;
1805 musb->nIrq = -ENODEV;
1806 musb->config = config;
1807 BUG_ON(musb->config->num_eps > MUSB_C_NUM_EPS);
1808 for (epnum = 0, ep = musb->endpoints;
1809 epnum < musb->config->num_eps;
1810 epnum++, ep++) {
1811 ep->musb = musb;
1812 ep->epnum = epnum;
1813 }
1814
1815 musb->controller = dev;
1816
1817 return musb;
1818}
1819
1820static void musb_free(struct musb *musb)
1821{
1822 /* this has multiple entry modes. it handles fault cleanup after
1823 * probe(), where things may be partially set up, as well as rmmod
1824 * cleanup after everything's been de-activated.
1825 */
1826
1827#ifdef CONFIG_SYSFS
1828 sysfs_remove_group(&musb->controller->kobj, &musb_attr_group);
1829#endif
1830
1831 musb_gadget_cleanup(musb);
1832
1833 if (musb->nIrq >= 0) {
1834 if (musb->irq_wake)
1835 disable_irq_wake(musb->nIrq);
1836 free_irq(musb->nIrq, musb);
1837 }
1838 if (is_dma_capable() && musb->dma_controller) {
1839 struct dma_controller *c = musb->dma_controller;
1840
1841 (void) c->stop(c);
1842 dma_controller_destroy(c);
1843 }
1844
1845 kfree(musb);
1846}
1847
1848/*
1849 * Perform generic per-controller initialization.
1850 *
1851 * @pDevice: the controller (already clocked, etc)
1852 * @nIrq: irq
1853 * @mregs: virtual address of controller registers,
1854 * not yet corrected for platform-specific offsets
1855 */
1856static int __init
1857musb_init_controller(struct device *dev, int nIrq, void __iomem *ctrl)
1858{
1859 int status;
1860 struct musb *musb;
1861 struct musb_hdrc_platform_data *plat = dev->platform_data;
1862
1863 /* The driver might handle more features than the board; OK.
1864 * Fail when the board needs a feature that's not enabled.
1865 */
1866 if (!plat) {
1867 dev_dbg(dev, "no platform_data?\n");
1868 status = -ENODEV;
1869 goto fail0;
1870 }
1871
1872 /* allocate */
1873 musb = allocate_instance(dev, plat->config, ctrl);
1874 if (!musb) {
1875 status = -ENOMEM;
1876 goto fail0;
1877 }
1878
1879 pm_runtime_use_autosuspend(musb->controller);
1880 pm_runtime_set_autosuspend_delay(musb->controller, 200);
1881 pm_runtime_enable(musb->controller);
1882
1883 spin_lock_init(&musb->lock);
1884 musb->board_mode = plat->mode;
1885 musb->board_set_power = plat->set_power;
1886 musb->min_power = plat->min_power;
1887 musb->ops = plat->platform_ops;
1888
1889 /* The musb_platform_init() call:
1890 * - adjusts musb->mregs and musb->isr if needed,
1891 * - may initialize an integrated tranceiver
1892 * - initializes musb->xceiv, usually by otg_get_transceiver()
1893 * - stops powering VBUS
1894 *
1895 * There are various transceiver configurations. Blackfin,
1896 * DaVinci, TUSB60x0, and others integrate them. OMAP3 uses
1897 * external/discrete ones in various flavors (twl4030 family,
1898 * isp1504, non-OTG, etc) mostly hooking up through ULPI.
1899 */
1900 musb->isr = generic_interrupt;
1901 status = musb_platform_init(musb);
1902 if (status < 0)
1903 goto fail1;
1904
1905 if (!musb->isr) {
1906 status = -ENODEV;
1907 goto fail3;
1908 }
1909
1910 if (!musb->xceiv->io_ops) {
1911 musb->xceiv->io_priv = musb->mregs;
1912 musb->xceiv->io_ops = &musb_ulpi_access;
1913 }
1914
1915#ifndef CONFIG_MUSB_PIO_ONLY
1916 if (use_dma && dev->dma_mask) {
1917 struct dma_controller *c;
1918
1919 c = dma_controller_create(musb, musb->mregs);
1920 musb->dma_controller = c;
1921 if (c)
1922 (void) c->start(c);
1923 }
1924#endif
1925 /* ideally this would be abstracted in platform setup */
1926 if (!is_dma_capable() || !musb->dma_controller)
1927 dev->dma_mask = NULL;
1928
1929 /* be sure interrupts are disabled before connecting ISR */
1930 musb_platform_disable(musb);
1931 musb_generic_disable(musb);
1932
1933 /* setup musb parts of the core (especially endpoints) */
1934 status = musb_core_init(plat->config->multipoint
1935 ? MUSB_CONTROLLER_MHDRC
1936 : MUSB_CONTROLLER_HDRC, musb);
1937 if (status < 0)
1938 goto fail3;
1939
1940 setup_timer(&musb->otg_timer, musb_otg_timer_func, (unsigned long) musb);
1941
1942 /* Init IRQ workqueue before request_irq */
1943 INIT_WORK(&musb->irq_work, musb_irq_work);
1944
1945 /* attach to the IRQ */
1946 if (request_irq(nIrq, musb->isr, 0, dev_name(dev), musb)) {
1947 dev_err(dev, "request_irq %d failed!\n", nIrq);
1948 status = -ENODEV;
1949 goto fail3;
1950 }
1951 musb->nIrq = nIrq;
1952/* FIXME this handles wakeup irqs wrong */
1953 if (enable_irq_wake(nIrq) == 0) {
1954 musb->irq_wake = 1;
1955 device_init_wakeup(dev, 1);
1956 } else {
1957 musb->irq_wake = 0;
1958 }
1959
1960 /* host side needs more setup */
1961 if (is_host_enabled(musb)) {
1962 struct usb_hcd *hcd = musb_to_hcd(musb);
1963
1964 otg_set_host(musb->xceiv, &hcd->self);
1965
1966 if (is_otg_enabled(musb))
1967 hcd->self.otg_port = 1;
1968 musb->xceiv->host = &hcd->self;
1969 hcd->power_budget = 2 * (plat->power ? : 250);
1970
1971 /* program PHY to use external vBus if required */
1972 if (plat->extvbus) {
1973 u8 busctl = musb_read_ulpi_buscontrol(musb->mregs);
1974 busctl |= MUSB_ULPI_USE_EXTVBUS;
1975 musb_write_ulpi_buscontrol(musb->mregs, busctl);
1976 }
1977 }
1978
1979 /* For the host-only role, we can activate right away.
1980 * (We expect the ID pin to be forcibly grounded!!)
1981 * Otherwise, wait till the gadget driver hooks up.
1982 */
1983 if (!is_otg_enabled(musb) && is_host_enabled(musb)) {
1984 struct usb_hcd *hcd = musb_to_hcd(musb);
1985
1986 MUSB_HST_MODE(musb);
1987 musb->xceiv->default_a = 1;
1988 musb->xceiv->state = OTG_STATE_A_IDLE;
1989
1990 status = usb_add_hcd(musb_to_hcd(musb), -1, 0);
1991
1992 hcd->self.uses_pio_for_control = 1;
1993 dev_dbg(musb->controller, "%s mode, status %d, devctl %02x %c\n",
1994 "HOST", status,
1995 musb_readb(musb->mregs, MUSB_DEVCTL),
1996 (musb_readb(musb->mregs, MUSB_DEVCTL)
1997 & MUSB_DEVCTL_BDEVICE
1998 ? 'B' : 'A'));
1999
2000 } else /* peripheral is enabled */ {
2001 MUSB_DEV_MODE(musb);
2002 musb->xceiv->default_a = 0;
2003 musb->xceiv->state = OTG_STATE_B_IDLE;
2004
2005 status = musb_gadget_setup(musb);
2006
2007 dev_dbg(musb->controller, "%s mode, status %d, dev%02x\n",
2008 is_otg_enabled(musb) ? "OTG" : "PERIPHERAL",
2009 status,
2010 musb_readb(musb->mregs, MUSB_DEVCTL));
2011
2012 }
2013 if (status < 0)
2014 goto fail3;
2015
2016 pm_runtime_put(musb->controller);
2017
2018 status = musb_init_debugfs(musb);
2019 if (status < 0)
2020 goto fail4;
2021
2022#ifdef CONFIG_SYSFS
2023 status = sysfs_create_group(&musb->controller->kobj, &musb_attr_group);
2024 if (status)
2025 goto fail5;
2026#endif
2027
2028 dev_info(dev, "USB %s mode controller at %p using %s, IRQ %d\n",
2029 ({char *s;
2030 switch (musb->board_mode) {
2031 case MUSB_HOST: s = "Host"; break;
2032 case MUSB_PERIPHERAL: s = "Peripheral"; break;
2033 default: s = "OTG"; break;
2034 }; s; }),
2035 ctrl,
2036 (is_dma_capable() && musb->dma_controller)
2037 ? "DMA" : "PIO",
2038 musb->nIrq);
2039
2040 return 0;
2041
2042fail5:
2043 musb_exit_debugfs(musb);
2044
2045fail4:
2046 if (!is_otg_enabled(musb) && is_host_enabled(musb))
2047 usb_remove_hcd(musb_to_hcd(musb));
2048 else
2049 musb_gadget_cleanup(musb);
2050
2051fail3:
2052 if (musb->irq_wake)
2053 device_init_wakeup(dev, 0);
2054 musb_platform_exit(musb);
2055
2056fail1:
2057 dev_err(musb->controller,
2058 "musb_init_controller failed with status %d\n", status);
2059
2060 musb_free(musb);
2061
2062fail0:
2063
2064 return status;
2065
2066}
2067
2068/*-------------------------------------------------------------------------*/
2069
2070/* all implementations (PCI bridge to FPGA, VLYNQ, etc) should just
2071 * bridge to a platform device; this driver then suffices.
2072 */
2073
2074#ifndef CONFIG_MUSB_PIO_ONLY
2075static u64 *orig_dma_mask;
2076#endif
2077
2078static int __init musb_probe(struct platform_device *pdev)
2079{
2080 struct device *dev = &pdev->dev;
2081 int irq = platform_get_irq_byname(pdev, "mc");
2082 int status;
2083 struct resource *iomem;
2084 void __iomem *base;
2085
2086 iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2087 if (!iomem || irq <= 0)
2088 return -ENODEV;
2089
2090 base = ioremap(iomem->start, resource_size(iomem));
2091 if (!base) {
2092 dev_err(dev, "ioremap failed\n");
2093 return -ENOMEM;
2094 }
2095
2096#ifndef CONFIG_MUSB_PIO_ONLY
2097 /* clobbered by use_dma=n */
2098 orig_dma_mask = dev->dma_mask;
2099#endif
2100 status = musb_init_controller(dev, irq, base);
2101 if (status < 0)
2102 iounmap(base);
2103
2104 return status;
2105}
2106
2107static int __exit musb_remove(struct platform_device *pdev)
2108{
2109 struct musb *musb = dev_to_musb(&pdev->dev);
2110 void __iomem *ctrl_base = musb->ctrl_base;
2111
2112 /* this gets called on rmmod.
2113 * - Host mode: host may still be active
2114 * - Peripheral mode: peripheral is deactivated (or never-activated)
2115 * - OTG mode: both roles are deactivated (or never-activated)
2116 */
2117 pm_runtime_get_sync(musb->controller);
2118 musb_exit_debugfs(musb);
2119 musb_shutdown(pdev);
2120
2121 pm_runtime_put(musb->controller);
2122 musb_free(musb);
2123 iounmap(ctrl_base);
2124 device_init_wakeup(&pdev->dev, 0);
2125#ifndef CONFIG_MUSB_PIO_ONLY
2126 pdev->dev.dma_mask = orig_dma_mask;
2127#endif
2128 return 0;
2129}
2130
2131#ifdef CONFIG_PM
2132
2133static void musb_save_context(struct musb *musb)
2134{
2135 int i;
2136 void __iomem *musb_base = musb->mregs;
2137 void __iomem *epio;
2138
2139 if (is_host_enabled(musb)) {
2140 musb->context.frame = musb_readw(musb_base, MUSB_FRAME);
2141 musb->context.testmode = musb_readb(musb_base, MUSB_TESTMODE);
2142 musb->context.busctl = musb_read_ulpi_buscontrol(musb->mregs);
2143 }
2144 musb->context.power = musb_readb(musb_base, MUSB_POWER);
2145 musb->context.intrtxe = musb_readw(musb_base, MUSB_INTRTXE);
2146 musb->context.intrrxe = musb_readw(musb_base, MUSB_INTRRXE);
2147 musb->context.intrusbe = musb_readb(musb_base, MUSB_INTRUSBE);
2148 musb->context.index = musb_readb(musb_base, MUSB_INDEX);
2149 musb->context.devctl = musb_readb(musb_base, MUSB_DEVCTL);
2150
2151 for (i = 0; i < musb->config->num_eps; ++i) {
2152 struct musb_hw_ep *hw_ep;
2153
2154 hw_ep = &musb->endpoints[i];
2155 if (!hw_ep)
2156 continue;
2157
2158 epio = hw_ep->regs;
2159 if (!epio)
2160 continue;
2161
2162 musb->context.index_regs[i].txmaxp =
2163 musb_readw(epio, MUSB_TXMAXP);
2164 musb->context.index_regs[i].txcsr =
2165 musb_readw(epio, MUSB_TXCSR);
2166 musb->context.index_regs[i].rxmaxp =
2167 musb_readw(epio, MUSB_RXMAXP);
2168 musb->context.index_regs[i].rxcsr =
2169 musb_readw(epio, MUSB_RXCSR);
2170
2171 if (musb->dyn_fifo) {
2172 musb->context.index_regs[i].txfifoadd =
2173 musb_read_txfifoadd(musb_base);
2174 musb->context.index_regs[i].rxfifoadd =
2175 musb_read_rxfifoadd(musb_base);
2176 musb->context.index_regs[i].txfifosz =
2177 musb_read_txfifosz(musb_base);
2178 musb->context.index_regs[i].rxfifosz =
2179 musb_read_rxfifosz(musb_base);
2180 }
2181 if (is_host_enabled(musb)) {
2182 musb->context.index_regs[i].txtype =
2183 musb_readb(epio, MUSB_TXTYPE);
2184 musb->context.index_regs[i].txinterval =
2185 musb_readb(epio, MUSB_TXINTERVAL);
2186 musb->context.index_regs[i].rxtype =
2187 musb_readb(epio, MUSB_RXTYPE);
2188 musb->context.index_regs[i].rxinterval =
2189 musb_readb(epio, MUSB_RXINTERVAL);
2190
2191 musb->context.index_regs[i].txfunaddr =
2192 musb_read_txfunaddr(musb_base, i);
2193 musb->context.index_regs[i].txhubaddr =
2194 musb_read_txhubaddr(musb_base, i);
2195 musb->context.index_regs[i].txhubport =
2196 musb_read_txhubport(musb_base, i);
2197
2198 musb->context.index_regs[i].rxfunaddr =
2199 musb_read_rxfunaddr(musb_base, i);
2200 musb->context.index_regs[i].rxhubaddr =
2201 musb_read_rxhubaddr(musb_base, i);
2202 musb->context.index_regs[i].rxhubport =
2203 musb_read_rxhubport(musb_base, i);
2204 }
2205 }
2206}
2207
2208static void musb_restore_context(struct musb *musb)
2209{
2210 int i;
2211 void __iomem *musb_base = musb->mregs;
2212 void __iomem *ep_target_regs;
2213 void __iomem *epio;
2214
2215 if (is_host_enabled(musb)) {
2216 musb_writew(musb_base, MUSB_FRAME, musb->context.frame);
2217 musb_writeb(musb_base, MUSB_TESTMODE, musb->context.testmode);
2218 musb_write_ulpi_buscontrol(musb->mregs, musb->context.busctl);
2219 }
2220 musb_writeb(musb_base, MUSB_POWER, musb->context.power);
2221 musb_writew(musb_base, MUSB_INTRTXE, musb->context.intrtxe);
2222 musb_writew(musb_base, MUSB_INTRRXE, musb->context.intrrxe);
2223 musb_writeb(musb_base, MUSB_INTRUSBE, musb->context.intrusbe);
2224 musb_writeb(musb_base, MUSB_DEVCTL, musb->context.devctl);
2225
2226 for (i = 0; i < musb->config->num_eps; ++i) {
2227 struct musb_hw_ep *hw_ep;
2228
2229 hw_ep = &musb->endpoints[i];
2230 if (!hw_ep)
2231 continue;
2232
2233 epio = hw_ep->regs;
2234 if (!epio)
2235 continue;
2236
2237 musb_writew(epio, MUSB_TXMAXP,
2238 musb->context.index_regs[i].txmaxp);
2239 musb_writew(epio, MUSB_TXCSR,
2240 musb->context.index_regs[i].txcsr);
2241 musb_writew(epio, MUSB_RXMAXP,
2242 musb->context.index_regs[i].rxmaxp);
2243 musb_writew(epio, MUSB_RXCSR,
2244 musb->context.index_regs[i].rxcsr);
2245
2246 if (musb->dyn_fifo) {
2247 musb_write_txfifosz(musb_base,
2248 musb->context.index_regs[i].txfifosz);
2249 musb_write_rxfifosz(musb_base,
2250 musb->context.index_regs[i].rxfifosz);
2251 musb_write_txfifoadd(musb_base,
2252 musb->context.index_regs[i].txfifoadd);
2253 musb_write_rxfifoadd(musb_base,
2254 musb->context.index_regs[i].rxfifoadd);
2255 }
2256
2257 if (is_host_enabled(musb)) {
2258 musb_writeb(epio, MUSB_TXTYPE,
2259 musb->context.index_regs[i].txtype);
2260 musb_writeb(epio, MUSB_TXINTERVAL,
2261 musb->context.index_regs[i].txinterval);
2262 musb_writeb(epio, MUSB_RXTYPE,
2263 musb->context.index_regs[i].rxtype);
2264 musb_writeb(epio, MUSB_RXINTERVAL,
2265
2266 musb->context.index_regs[i].rxinterval);
2267 musb_write_txfunaddr(musb_base, i,
2268 musb->context.index_regs[i].txfunaddr);
2269 musb_write_txhubaddr(musb_base, i,
2270 musb->context.index_regs[i].txhubaddr);
2271 musb_write_txhubport(musb_base, i,
2272 musb->context.index_regs[i].txhubport);
2273
2274 ep_target_regs =
2275 musb_read_target_reg_base(i, musb_base);
2276
2277 musb_write_rxfunaddr(ep_target_regs,
2278 musb->context.index_regs[i].rxfunaddr);
2279 musb_write_rxhubaddr(ep_target_regs,
2280 musb->context.index_regs[i].rxhubaddr);
2281 musb_write_rxhubport(ep_target_regs,
2282 musb->context.index_regs[i].rxhubport);
2283 }
2284 }
2285 musb_writeb(musb_base, MUSB_INDEX, musb->context.index);
2286}
2287
2288static int musb_suspend(struct device *dev)
2289{
2290 struct musb *musb = dev_to_musb(dev);
2291 unsigned long flags;
2292
2293 spin_lock_irqsave(&musb->lock, flags);
2294
2295 if (is_peripheral_active(musb)) {
2296 /* FIXME force disconnect unless we know USB will wake
2297 * the system up quickly enough to respond ...
2298 */
2299 } else if (is_host_active(musb)) {
2300 /* we know all the children are suspended; sometimes
2301 * they will even be wakeup-enabled.
2302 */
2303 }
2304
2305 musb_save_context(musb);
2306
2307 spin_unlock_irqrestore(&musb->lock, flags);
2308 return 0;
2309}
2310
2311static int musb_resume_noirq(struct device *dev)
2312{
2313 struct musb *musb = dev_to_musb(dev);
2314
2315 musb_restore_context(musb);
2316
2317 /* for static cmos like DaVinci, register values were preserved
2318 * unless for some reason the whole soc powered down or the USB
2319 * module got reset through the PSC (vs just being disabled).
2320 */
2321 return 0;
2322}
2323
2324static int musb_runtime_suspend(struct device *dev)
2325{
2326 struct musb *musb = dev_to_musb(dev);
2327
2328 musb_save_context(musb);
2329
2330 return 0;
2331}
2332
2333static int musb_runtime_resume(struct device *dev)
2334{
2335 struct musb *musb = dev_to_musb(dev);
2336 static int first = 1;
2337
2338 /*
2339 * When pm_runtime_get_sync called for the first time in driver
2340 * init, some of the structure is still not initialized which is
2341 * used in restore function. But clock needs to be
2342 * enabled before any register access, so
2343 * pm_runtime_get_sync has to be called.
2344 * Also context restore without save does not make
2345 * any sense
2346 */
2347 if (!first)
2348 musb_restore_context(musb);
2349 first = 0;
2350
2351 return 0;
2352}
2353
2354static const struct dev_pm_ops musb_dev_pm_ops = {
2355 .suspend = musb_suspend,
2356 .resume_noirq = musb_resume_noirq,
2357 .runtime_suspend = musb_runtime_suspend,
2358 .runtime_resume = musb_runtime_resume,
2359};
2360
2361#define MUSB_DEV_PM_OPS (&musb_dev_pm_ops)
2362#else
2363#define MUSB_DEV_PM_OPS NULL
2364#endif
2365
2366static struct platform_driver musb_driver = {
2367 .driver = {
2368 .name = (char *)musb_driver_name,
2369 .bus = &platform_bus_type,
2370 .owner = THIS_MODULE,
2371 .pm = MUSB_DEV_PM_OPS,
2372 },
2373 .remove = __exit_p(musb_remove),
2374 .shutdown = musb_shutdown,
2375};
2376
2377/*-------------------------------------------------------------------------*/
2378
2379static int __init musb_init(void)
2380{
2381 if (usb_disabled())
2382 return 0;
2383
2384 pr_info("%s: version " MUSB_VERSION ", "
2385 "?dma?"
2386 ", "
2387 "otg (peripheral+host)",
2388 musb_driver_name);
2389 return platform_driver_probe(&musb_driver, musb_probe);
2390}
2391
2392/* make us init after usbcore and i2c (transceivers, regulators, etc)
2393 * and before usb gadget and host-side drivers start to register
2394 */
2395fs_initcall(musb_init);
2396
2397static void __exit musb_cleanup(void)
2398{
2399 platform_driver_unregister(&musb_driver);
2400}
2401module_exit(musb_cleanup);
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * MUSB OTG driver core code
4 *
5 * Copyright 2005 Mentor Graphics Corporation
6 * Copyright (C) 2005-2006 by Texas Instruments
7 * Copyright (C) 2006-2007 Nokia Corporation
8 */
9
10/*
11 * Inventra (Multipoint) Dual-Role Controller Driver for Linux.
12 *
13 * This consists of a Host Controller Driver (HCD) and a peripheral
14 * controller driver implementing the "Gadget" API; OTG support is
15 * in the works. These are normal Linux-USB controller drivers which
16 * use IRQs and have no dedicated thread.
17 *
18 * This version of the driver has only been used with products from
19 * Texas Instruments. Those products integrate the Inventra logic
20 * with other DMA, IRQ, and bus modules, as well as other logic that
21 * needs to be reflected in this driver.
22 *
23 *
24 * NOTE: the original Mentor code here was pretty much a collection
25 * of mechanisms that don't seem to have been fully integrated/working
26 * for *any* Linux kernel version. This version aims at Linux 2.6.now,
27 * Key open issues include:
28 *
29 * - Lack of host-side transaction scheduling, for all transfer types.
30 * The hardware doesn't do it; instead, software must.
31 *
32 * This is not an issue for OTG devices that don't support external
33 * hubs, but for more "normal" USB hosts it's a user issue that the
34 * "multipoint" support doesn't scale in the expected ways. That
35 * includes DaVinci EVM in a common non-OTG mode.
36 *
37 * * Control and bulk use dedicated endpoints, and there's as
38 * yet no mechanism to either (a) reclaim the hardware when
39 * peripherals are NAKing, which gets complicated with bulk
40 * endpoints, or (b) use more than a single bulk endpoint in
41 * each direction.
42 *
43 * RESULT: one device may be perceived as blocking another one.
44 *
45 * * Interrupt and isochronous will dynamically allocate endpoint
46 * hardware, but (a) there's no record keeping for bandwidth;
47 * (b) in the common case that few endpoints are available, there
48 * is no mechanism to reuse endpoints to talk to multiple devices.
49 *
50 * RESULT: At one extreme, bandwidth can be overcommitted in
51 * some hardware configurations, no faults will be reported.
52 * At the other extreme, the bandwidth capabilities which do
53 * exist tend to be severely undercommitted. You can't yet hook
54 * up both a keyboard and a mouse to an external USB hub.
55 */
56
57/*
58 * This gets many kinds of configuration information:
59 * - Kconfig for everything user-configurable
60 * - platform_device for addressing, irq, and platform_data
61 * - platform_data is mostly for board-specific information
62 * (plus recentrly, SOC or family details)
63 *
64 * Most of the conditional compilation will (someday) vanish.
65 */
66
67#include <linux/module.h>
68#include <linux/kernel.h>
69#include <linux/sched.h>
70#include <linux/slab.h>
71#include <linux/list.h>
72#include <linux/kobject.h>
73#include <linux/prefetch.h>
74#include <linux/platform_device.h>
75#include <linux/io.h>
76#include <linux/dma-mapping.h>
77#include <linux/usb.h>
78#include <linux/usb/of.h>
79
80#include "musb_core.h"
81#include "musb_trace.h"
82
83#define TA_WAIT_BCON(m) max_t(int, (m)->a_wait_bcon, OTG_TIME_A_WAIT_BCON)
84
85
86#define DRIVER_AUTHOR "Mentor Graphics, Texas Instruments, Nokia"
87#define DRIVER_DESC "Inventra Dual-Role USB Controller Driver"
88
89#define MUSB_VERSION "6.0"
90
91#define DRIVER_INFO DRIVER_DESC ", v" MUSB_VERSION
92
93#define MUSB_DRIVER_NAME "musb-hdrc"
94const char musb_driver_name[] = MUSB_DRIVER_NAME;
95
96MODULE_DESCRIPTION(DRIVER_INFO);
97MODULE_AUTHOR(DRIVER_AUTHOR);
98MODULE_LICENSE("GPL");
99MODULE_ALIAS("platform:" MUSB_DRIVER_NAME);
100
101
102/*-------------------------------------------------------------------------*/
103
104static inline struct musb *dev_to_musb(struct device *dev)
105{
106 return dev_get_drvdata(dev);
107}
108
109enum musb_mode musb_get_mode(struct device *dev)
110{
111 enum usb_dr_mode mode;
112
113 mode = usb_get_dr_mode(dev);
114 switch (mode) {
115 case USB_DR_MODE_HOST:
116 return MUSB_HOST;
117 case USB_DR_MODE_PERIPHERAL:
118 return MUSB_PERIPHERAL;
119 case USB_DR_MODE_OTG:
120 case USB_DR_MODE_UNKNOWN:
121 default:
122 return MUSB_OTG;
123 }
124}
125EXPORT_SYMBOL_GPL(musb_get_mode);
126
127/*-------------------------------------------------------------------------*/
128
129static int musb_ulpi_read(struct usb_phy *phy, u32 reg)
130{
131 void __iomem *addr = phy->io_priv;
132 int i = 0;
133 u8 r;
134 u8 power;
135 int ret;
136
137 pm_runtime_get_sync(phy->io_dev);
138
139 /* Make sure the transceiver is not in low power mode */
140 power = musb_readb(addr, MUSB_POWER);
141 power &= ~MUSB_POWER_SUSPENDM;
142 musb_writeb(addr, MUSB_POWER, power);
143
144 /* REVISIT: musbhdrc_ulpi_an.pdf recommends setting the
145 * ULPICarKitControlDisableUTMI after clearing POWER_SUSPENDM.
146 */
147
148 musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)reg);
149 musb_writeb(addr, MUSB_ULPI_REG_CONTROL,
150 MUSB_ULPI_REG_REQ | MUSB_ULPI_RDN_WR);
151
152 while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
153 & MUSB_ULPI_REG_CMPLT)) {
154 i++;
155 if (i == 10000) {
156 ret = -ETIMEDOUT;
157 goto out;
158 }
159
160 }
161 r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
162 r &= ~MUSB_ULPI_REG_CMPLT;
163 musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
164
165 ret = musb_readb(addr, MUSB_ULPI_REG_DATA);
166
167out:
168 pm_runtime_put(phy->io_dev);
169
170 return ret;
171}
172
173static int musb_ulpi_write(struct usb_phy *phy, u32 val, u32 reg)
174{
175 void __iomem *addr = phy->io_priv;
176 int i = 0;
177 u8 r = 0;
178 u8 power;
179 int ret = 0;
180
181 pm_runtime_get_sync(phy->io_dev);
182
183 /* Make sure the transceiver is not in low power mode */
184 power = musb_readb(addr, MUSB_POWER);
185 power &= ~MUSB_POWER_SUSPENDM;
186 musb_writeb(addr, MUSB_POWER, power);
187
188 musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)reg);
189 musb_writeb(addr, MUSB_ULPI_REG_DATA, (u8)val);
190 musb_writeb(addr, MUSB_ULPI_REG_CONTROL, MUSB_ULPI_REG_REQ);
191
192 while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
193 & MUSB_ULPI_REG_CMPLT)) {
194 i++;
195 if (i == 10000) {
196 ret = -ETIMEDOUT;
197 goto out;
198 }
199 }
200
201 r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
202 r &= ~MUSB_ULPI_REG_CMPLT;
203 musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
204
205out:
206 pm_runtime_put(phy->io_dev);
207
208 return ret;
209}
210
211static struct usb_phy_io_ops musb_ulpi_access = {
212 .read = musb_ulpi_read,
213 .write = musb_ulpi_write,
214};
215
216/*-------------------------------------------------------------------------*/
217
218static u32 musb_default_fifo_offset(u8 epnum)
219{
220 return 0x20 + (epnum * 4);
221}
222
223/* "flat" mapping: each endpoint has its own i/o address */
224static void musb_flat_ep_select(void __iomem *mbase, u8 epnum)
225{
226}
227
228static u32 musb_flat_ep_offset(u8 epnum, u16 offset)
229{
230 return 0x100 + (0x10 * epnum) + offset;
231}
232
233/* "indexed" mapping: INDEX register controls register bank select */
234static void musb_indexed_ep_select(void __iomem *mbase, u8 epnum)
235{
236 musb_writeb(mbase, MUSB_INDEX, epnum);
237}
238
239static u32 musb_indexed_ep_offset(u8 epnum, u16 offset)
240{
241 return 0x10 + offset;
242}
243
244static u32 musb_default_busctl_offset(u8 epnum, u16 offset)
245{
246 return 0x80 + (0x08 * epnum) + offset;
247}
248
249static u8 musb_default_readb(const void __iomem *addr, unsigned offset)
250{
251 u8 data = __raw_readb(addr + offset);
252
253 trace_musb_readb(__builtin_return_address(0), addr, offset, data);
254 return data;
255}
256
257static void musb_default_writeb(void __iomem *addr, unsigned offset, u8 data)
258{
259 trace_musb_writeb(__builtin_return_address(0), addr, offset, data);
260 __raw_writeb(data, addr + offset);
261}
262
263static u16 musb_default_readw(const void __iomem *addr, unsigned offset)
264{
265 u16 data = __raw_readw(addr + offset);
266
267 trace_musb_readw(__builtin_return_address(0), addr, offset, data);
268 return data;
269}
270
271static void musb_default_writew(void __iomem *addr, unsigned offset, u16 data)
272{
273 trace_musb_writew(__builtin_return_address(0), addr, offset, data);
274 __raw_writew(data, addr + offset);
275}
276
277static u32 musb_default_readl(const void __iomem *addr, unsigned offset)
278{
279 u32 data = __raw_readl(addr + offset);
280
281 trace_musb_readl(__builtin_return_address(0), addr, offset, data);
282 return data;
283}
284
285static void musb_default_writel(void __iomem *addr, unsigned offset, u32 data)
286{
287 trace_musb_writel(__builtin_return_address(0), addr, offset, data);
288 __raw_writel(data, addr + offset);
289}
290
291/*
292 * Load an endpoint's FIFO
293 */
294static void musb_default_write_fifo(struct musb_hw_ep *hw_ep, u16 len,
295 const u8 *src)
296{
297 struct musb *musb = hw_ep->musb;
298 void __iomem *fifo = hw_ep->fifo;
299
300 if (unlikely(len == 0))
301 return;
302
303 prefetch((u8 *)src);
304
305 dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
306 'T', hw_ep->epnum, fifo, len, src);
307
308 /* we can't assume unaligned reads work */
309 if (likely((0x01 & (unsigned long) src) == 0)) {
310 u16 index = 0;
311
312 /* best case is 32bit-aligned source address */
313 if ((0x02 & (unsigned long) src) == 0) {
314 if (len >= 4) {
315 iowrite32_rep(fifo, src + index, len >> 2);
316 index += len & ~0x03;
317 }
318 if (len & 0x02) {
319 __raw_writew(*(u16 *)&src[index], fifo);
320 index += 2;
321 }
322 } else {
323 if (len >= 2) {
324 iowrite16_rep(fifo, src + index, len >> 1);
325 index += len & ~0x01;
326 }
327 }
328 if (len & 0x01)
329 __raw_writeb(src[index], fifo);
330 } else {
331 /* byte aligned */
332 iowrite8_rep(fifo, src, len);
333 }
334}
335
336/*
337 * Unload an endpoint's FIFO
338 */
339static void musb_default_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
340{
341 struct musb *musb = hw_ep->musb;
342 void __iomem *fifo = hw_ep->fifo;
343
344 if (unlikely(len == 0))
345 return;
346
347 dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
348 'R', hw_ep->epnum, fifo, len, dst);
349
350 /* we can't assume unaligned writes work */
351 if (likely((0x01 & (unsigned long) dst) == 0)) {
352 u16 index = 0;
353
354 /* best case is 32bit-aligned destination address */
355 if ((0x02 & (unsigned long) dst) == 0) {
356 if (len >= 4) {
357 ioread32_rep(fifo, dst, len >> 2);
358 index = len & ~0x03;
359 }
360 if (len & 0x02) {
361 *(u16 *)&dst[index] = __raw_readw(fifo);
362 index += 2;
363 }
364 } else {
365 if (len >= 2) {
366 ioread16_rep(fifo, dst, len >> 1);
367 index = len & ~0x01;
368 }
369 }
370 if (len & 0x01)
371 dst[index] = __raw_readb(fifo);
372 } else {
373 /* byte aligned */
374 ioread8_rep(fifo, dst, len);
375 }
376}
377
378/*
379 * Old style IO functions
380 */
381u8 (*musb_readb)(const void __iomem *addr, unsigned offset);
382EXPORT_SYMBOL_GPL(musb_readb);
383
384void (*musb_writeb)(void __iomem *addr, unsigned offset, u8 data);
385EXPORT_SYMBOL_GPL(musb_writeb);
386
387u16 (*musb_readw)(const void __iomem *addr, unsigned offset);
388EXPORT_SYMBOL_GPL(musb_readw);
389
390void (*musb_writew)(void __iomem *addr, unsigned offset, u16 data);
391EXPORT_SYMBOL_GPL(musb_writew);
392
393u32 (*musb_readl)(const void __iomem *addr, unsigned offset);
394EXPORT_SYMBOL_GPL(musb_readl);
395
396void (*musb_writel)(void __iomem *addr, unsigned offset, u32 data);
397EXPORT_SYMBOL_GPL(musb_writel);
398
399#ifndef CONFIG_MUSB_PIO_ONLY
400struct dma_controller *
401(*musb_dma_controller_create)(struct musb *musb, void __iomem *base);
402EXPORT_SYMBOL(musb_dma_controller_create);
403
404void (*musb_dma_controller_destroy)(struct dma_controller *c);
405EXPORT_SYMBOL(musb_dma_controller_destroy);
406#endif
407
408/*
409 * New style IO functions
410 */
411void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
412{
413 return hw_ep->musb->io.read_fifo(hw_ep, len, dst);
414}
415
416void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
417{
418 return hw_ep->musb->io.write_fifo(hw_ep, len, src);
419}
420
421/*-------------------------------------------------------------------------*/
422
423/* for high speed test mode; see USB 2.0 spec 7.1.20 */
424static const u8 musb_test_packet[53] = {
425 /* implicit SYNC then DATA0 to start */
426
427 /* JKJKJKJK x9 */
428 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
429 /* JJKKJJKK x8 */
430 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
431 /* JJJJKKKK x8 */
432 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee,
433 /* JJJJJJJKKKKKKK x8 */
434 0xfe, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
435 /* JJJJJJJK x8 */
436 0x7f, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd,
437 /* JKKKKKKK x10, JK */
438 0xfc, 0x7e, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd, 0x7e
439
440 /* implicit CRC16 then EOP to end */
441};
442
443void musb_load_testpacket(struct musb *musb)
444{
445 void __iomem *regs = musb->endpoints[0].regs;
446
447 musb_ep_select(musb->mregs, 0);
448 musb_write_fifo(musb->control_ep,
449 sizeof(musb_test_packet), musb_test_packet);
450 musb_writew(regs, MUSB_CSR0, MUSB_CSR0_TXPKTRDY);
451}
452
453/*-------------------------------------------------------------------------*/
454
455/*
456 * Handles OTG hnp timeouts, such as b_ase0_brst
457 */
458static void musb_otg_timer_func(struct timer_list *t)
459{
460 struct musb *musb = from_timer(musb, t, otg_timer);
461 unsigned long flags;
462
463 spin_lock_irqsave(&musb->lock, flags);
464 switch (musb->xceiv->otg->state) {
465 case OTG_STATE_B_WAIT_ACON:
466 musb_dbg(musb,
467 "HNP: b_wait_acon timeout; back to b_peripheral");
468 musb_g_disconnect(musb);
469 musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
470 musb->is_active = 0;
471 break;
472 case OTG_STATE_A_SUSPEND:
473 case OTG_STATE_A_WAIT_BCON:
474 musb_dbg(musb, "HNP: %s timeout",
475 usb_otg_state_string(musb->xceiv->otg->state));
476 musb_platform_set_vbus(musb, 0);
477 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VFALL;
478 break;
479 default:
480 musb_dbg(musb, "HNP: Unhandled mode %s",
481 usb_otg_state_string(musb->xceiv->otg->state));
482 }
483 spin_unlock_irqrestore(&musb->lock, flags);
484}
485
486/*
487 * Stops the HNP transition. Caller must take care of locking.
488 */
489void musb_hnp_stop(struct musb *musb)
490{
491 struct usb_hcd *hcd = musb->hcd;
492 void __iomem *mbase = musb->mregs;
493 u8 reg;
494
495 musb_dbg(musb, "HNP: stop from %s",
496 usb_otg_state_string(musb->xceiv->otg->state));
497
498 switch (musb->xceiv->otg->state) {
499 case OTG_STATE_A_PERIPHERAL:
500 musb_g_disconnect(musb);
501 musb_dbg(musb, "HNP: back to %s",
502 usb_otg_state_string(musb->xceiv->otg->state));
503 break;
504 case OTG_STATE_B_HOST:
505 musb_dbg(musb, "HNP: Disabling HR");
506 if (hcd)
507 hcd->self.is_b_host = 0;
508 musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
509 MUSB_DEV_MODE(musb);
510 reg = musb_readb(mbase, MUSB_POWER);
511 reg |= MUSB_POWER_SUSPENDM;
512 musb_writeb(mbase, MUSB_POWER, reg);
513 /* REVISIT: Start SESSION_REQUEST here? */
514 break;
515 default:
516 musb_dbg(musb, "HNP: Stopping in unknown state %s",
517 usb_otg_state_string(musb->xceiv->otg->state));
518 }
519
520 /*
521 * When returning to A state after HNP, avoid hub_port_rebounce(),
522 * which cause occasional OPT A "Did not receive reset after connect"
523 * errors.
524 */
525 musb->port1_status &= ~(USB_PORT_STAT_C_CONNECTION << 16);
526}
527
528static void musb_recover_from_babble(struct musb *musb);
529
530/*
531 * Interrupt Service Routine to record USB "global" interrupts.
532 * Since these do not happen often and signify things of
533 * paramount importance, it seems OK to check them individually;
534 * the order of the tests is specified in the manual
535 *
536 * @param musb instance pointer
537 * @param int_usb register contents
538 * @param devctl
539 * @param power
540 */
541
542static irqreturn_t musb_stage0_irq(struct musb *musb, u8 int_usb,
543 u8 devctl)
544{
545 irqreturn_t handled = IRQ_NONE;
546
547 musb_dbg(musb, "<== DevCtl=%02x, int_usb=0x%x", devctl, int_usb);
548
549 /* in host mode, the peripheral may issue remote wakeup.
550 * in peripheral mode, the host may resume the link.
551 * spurious RESUME irqs happen too, paired with SUSPEND.
552 */
553 if (int_usb & MUSB_INTR_RESUME) {
554 handled = IRQ_HANDLED;
555 musb_dbg(musb, "RESUME (%s)",
556 usb_otg_state_string(musb->xceiv->otg->state));
557
558 if (devctl & MUSB_DEVCTL_HM) {
559 switch (musb->xceiv->otg->state) {
560 case OTG_STATE_A_SUSPEND:
561 /* remote wakeup? */
562 musb->port1_status |=
563 (USB_PORT_STAT_C_SUSPEND << 16)
564 | MUSB_PORT_STAT_RESUME;
565 musb->rh_timer = jiffies
566 + msecs_to_jiffies(USB_RESUME_TIMEOUT);
567 musb->xceiv->otg->state = OTG_STATE_A_HOST;
568 musb->is_active = 1;
569 musb_host_resume_root_hub(musb);
570 schedule_delayed_work(&musb->finish_resume_work,
571 msecs_to_jiffies(USB_RESUME_TIMEOUT));
572 break;
573 case OTG_STATE_B_WAIT_ACON:
574 musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
575 musb->is_active = 1;
576 MUSB_DEV_MODE(musb);
577 break;
578 default:
579 WARNING("bogus %s RESUME (%s)\n",
580 "host",
581 usb_otg_state_string(musb->xceiv->otg->state));
582 }
583 } else {
584 switch (musb->xceiv->otg->state) {
585 case OTG_STATE_A_SUSPEND:
586 /* possibly DISCONNECT is upcoming */
587 musb->xceiv->otg->state = OTG_STATE_A_HOST;
588 musb_host_resume_root_hub(musb);
589 break;
590 case OTG_STATE_B_WAIT_ACON:
591 case OTG_STATE_B_PERIPHERAL:
592 /* disconnect while suspended? we may
593 * not get a disconnect irq...
594 */
595 if ((devctl & MUSB_DEVCTL_VBUS)
596 != (3 << MUSB_DEVCTL_VBUS_SHIFT)
597 ) {
598 musb->int_usb |= MUSB_INTR_DISCONNECT;
599 musb->int_usb &= ~MUSB_INTR_SUSPEND;
600 break;
601 }
602 musb_g_resume(musb);
603 break;
604 case OTG_STATE_B_IDLE:
605 musb->int_usb &= ~MUSB_INTR_SUSPEND;
606 break;
607 default:
608 WARNING("bogus %s RESUME (%s)\n",
609 "peripheral",
610 usb_otg_state_string(musb->xceiv->otg->state));
611 }
612 }
613 }
614
615 /* see manual for the order of the tests */
616 if (int_usb & MUSB_INTR_SESSREQ) {
617 void __iomem *mbase = musb->mregs;
618
619 if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS
620 && (devctl & MUSB_DEVCTL_BDEVICE)) {
621 musb_dbg(musb, "SessReq while on B state");
622 return IRQ_HANDLED;
623 }
624
625 musb_dbg(musb, "SESSION_REQUEST (%s)",
626 usb_otg_state_string(musb->xceiv->otg->state));
627
628 /* IRQ arrives from ID pin sense or (later, if VBUS power
629 * is removed) SRP. responses are time critical:
630 * - turn on VBUS (with silicon-specific mechanism)
631 * - go through A_WAIT_VRISE
632 * - ... to A_WAIT_BCON.
633 * a_wait_vrise_tmout triggers VBUS_ERROR transitions
634 */
635 musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
636 musb->ep0_stage = MUSB_EP0_START;
637 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
638 MUSB_HST_MODE(musb);
639 musb_platform_set_vbus(musb, 1);
640
641 handled = IRQ_HANDLED;
642 }
643
644 if (int_usb & MUSB_INTR_VBUSERROR) {
645 int ignore = 0;
646
647 /* During connection as an A-Device, we may see a short
648 * current spikes causing voltage drop, because of cable
649 * and peripheral capacitance combined with vbus draw.
650 * (So: less common with truly self-powered devices, where
651 * vbus doesn't act like a power supply.)
652 *
653 * Such spikes are short; usually less than ~500 usec, max
654 * of ~2 msec. That is, they're not sustained overcurrent
655 * errors, though they're reported using VBUSERROR irqs.
656 *
657 * Workarounds: (a) hardware: use self powered devices.
658 * (b) software: ignore non-repeated VBUS errors.
659 *
660 * REVISIT: do delays from lots of DEBUG_KERNEL checks
661 * make trouble here, keeping VBUS < 4.4V ?
662 */
663 switch (musb->xceiv->otg->state) {
664 case OTG_STATE_A_HOST:
665 /* recovery is dicey once we've gotten past the
666 * initial stages of enumeration, but if VBUS
667 * stayed ok at the other end of the link, and
668 * another reset is due (at least for high speed,
669 * to redo the chirp etc), it might work OK...
670 */
671 case OTG_STATE_A_WAIT_BCON:
672 case OTG_STATE_A_WAIT_VRISE:
673 if (musb->vbuserr_retry) {
674 void __iomem *mbase = musb->mregs;
675
676 musb->vbuserr_retry--;
677 ignore = 1;
678 devctl |= MUSB_DEVCTL_SESSION;
679 musb_writeb(mbase, MUSB_DEVCTL, devctl);
680 } else {
681 musb->port1_status |=
682 USB_PORT_STAT_OVERCURRENT
683 | (USB_PORT_STAT_C_OVERCURRENT << 16);
684 }
685 break;
686 default:
687 break;
688 }
689
690 dev_printk(ignore ? KERN_DEBUG : KERN_ERR, musb->controller,
691 "VBUS_ERROR in %s (%02x, %s), retry #%d, port1 %08x\n",
692 usb_otg_state_string(musb->xceiv->otg->state),
693 devctl,
694 ({ char *s;
695 switch (devctl & MUSB_DEVCTL_VBUS) {
696 case 0 << MUSB_DEVCTL_VBUS_SHIFT:
697 s = "<SessEnd"; break;
698 case 1 << MUSB_DEVCTL_VBUS_SHIFT:
699 s = "<AValid"; break;
700 case 2 << MUSB_DEVCTL_VBUS_SHIFT:
701 s = "<VBusValid"; break;
702 /* case 3 << MUSB_DEVCTL_VBUS_SHIFT: */
703 default:
704 s = "VALID"; break;
705 } s; }),
706 VBUSERR_RETRY_COUNT - musb->vbuserr_retry,
707 musb->port1_status);
708
709 /* go through A_WAIT_VFALL then start a new session */
710 if (!ignore)
711 musb_platform_set_vbus(musb, 0);
712 handled = IRQ_HANDLED;
713 }
714
715 if (int_usb & MUSB_INTR_SUSPEND) {
716 musb_dbg(musb, "SUSPEND (%s) devctl %02x",
717 usb_otg_state_string(musb->xceiv->otg->state), devctl);
718 handled = IRQ_HANDLED;
719
720 switch (musb->xceiv->otg->state) {
721 case OTG_STATE_A_PERIPHERAL:
722 /* We also come here if the cable is removed, since
723 * this silicon doesn't report ID-no-longer-grounded.
724 *
725 * We depend on T(a_wait_bcon) to shut us down, and
726 * hope users don't do anything dicey during this
727 * undesired detour through A_WAIT_BCON.
728 */
729 musb_hnp_stop(musb);
730 musb_host_resume_root_hub(musb);
731 musb_root_disconnect(musb);
732 musb_platform_try_idle(musb, jiffies
733 + msecs_to_jiffies(musb->a_wait_bcon
734 ? : OTG_TIME_A_WAIT_BCON));
735
736 break;
737 case OTG_STATE_B_IDLE:
738 if (!musb->is_active)
739 break;
740 /* fall through */
741 case OTG_STATE_B_PERIPHERAL:
742 musb_g_suspend(musb);
743 musb->is_active = musb->g.b_hnp_enable;
744 if (musb->is_active) {
745 musb->xceiv->otg->state = OTG_STATE_B_WAIT_ACON;
746 musb_dbg(musb, "HNP: Setting timer for b_ase0_brst");
747 mod_timer(&musb->otg_timer, jiffies
748 + msecs_to_jiffies(
749 OTG_TIME_B_ASE0_BRST));
750 }
751 break;
752 case OTG_STATE_A_WAIT_BCON:
753 if (musb->a_wait_bcon != 0)
754 musb_platform_try_idle(musb, jiffies
755 + msecs_to_jiffies(musb->a_wait_bcon));
756 break;
757 case OTG_STATE_A_HOST:
758 musb->xceiv->otg->state = OTG_STATE_A_SUSPEND;
759 musb->is_active = musb->hcd->self.b_hnp_enable;
760 break;
761 case OTG_STATE_B_HOST:
762 /* Transition to B_PERIPHERAL, see 6.8.2.6 p 44 */
763 musb_dbg(musb, "REVISIT: SUSPEND as B_HOST");
764 break;
765 default:
766 /* "should not happen" */
767 musb->is_active = 0;
768 break;
769 }
770 }
771
772 if (int_usb & MUSB_INTR_CONNECT) {
773 struct usb_hcd *hcd = musb->hcd;
774
775 handled = IRQ_HANDLED;
776 musb->is_active = 1;
777
778 musb->ep0_stage = MUSB_EP0_START;
779
780 musb->intrtxe = musb->epmask;
781 musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
782 musb->intrrxe = musb->epmask & 0xfffe;
783 musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
784 musb_writeb(musb->mregs, MUSB_INTRUSBE, 0xf7);
785 musb->port1_status &= ~(USB_PORT_STAT_LOW_SPEED
786 |USB_PORT_STAT_HIGH_SPEED
787 |USB_PORT_STAT_ENABLE
788 );
789 musb->port1_status |= USB_PORT_STAT_CONNECTION
790 |(USB_PORT_STAT_C_CONNECTION << 16);
791
792 /* high vs full speed is just a guess until after reset */
793 if (devctl & MUSB_DEVCTL_LSDEV)
794 musb->port1_status |= USB_PORT_STAT_LOW_SPEED;
795
796 /* indicate new connection to OTG machine */
797 switch (musb->xceiv->otg->state) {
798 case OTG_STATE_B_PERIPHERAL:
799 if (int_usb & MUSB_INTR_SUSPEND) {
800 musb_dbg(musb, "HNP: SUSPEND+CONNECT, now b_host");
801 int_usb &= ~MUSB_INTR_SUSPEND;
802 goto b_host;
803 } else
804 musb_dbg(musb, "CONNECT as b_peripheral???");
805 break;
806 case OTG_STATE_B_WAIT_ACON:
807 musb_dbg(musb, "HNP: CONNECT, now b_host");
808b_host:
809 musb->xceiv->otg->state = OTG_STATE_B_HOST;
810 if (musb->hcd)
811 musb->hcd->self.is_b_host = 1;
812 del_timer(&musb->otg_timer);
813 break;
814 default:
815 if ((devctl & MUSB_DEVCTL_VBUS)
816 == (3 << MUSB_DEVCTL_VBUS_SHIFT)) {
817 musb->xceiv->otg->state = OTG_STATE_A_HOST;
818 if (hcd)
819 hcd->self.is_b_host = 0;
820 }
821 break;
822 }
823
824 musb_host_poke_root_hub(musb);
825
826 musb_dbg(musb, "CONNECT (%s) devctl %02x",
827 usb_otg_state_string(musb->xceiv->otg->state), devctl);
828 }
829
830 if (int_usb & MUSB_INTR_DISCONNECT) {
831 musb_dbg(musb, "DISCONNECT (%s) as %s, devctl %02x",
832 usb_otg_state_string(musb->xceiv->otg->state),
833 MUSB_MODE(musb), devctl);
834 handled = IRQ_HANDLED;
835
836 switch (musb->xceiv->otg->state) {
837 case OTG_STATE_A_HOST:
838 case OTG_STATE_A_SUSPEND:
839 musb_host_resume_root_hub(musb);
840 musb_root_disconnect(musb);
841 if (musb->a_wait_bcon != 0)
842 musb_platform_try_idle(musb, jiffies
843 + msecs_to_jiffies(musb->a_wait_bcon));
844 break;
845 case OTG_STATE_B_HOST:
846 /* REVISIT this behaves for "real disconnect"
847 * cases; make sure the other transitions from
848 * from B_HOST act right too. The B_HOST code
849 * in hnp_stop() is currently not used...
850 */
851 musb_root_disconnect(musb);
852 if (musb->hcd)
853 musb->hcd->self.is_b_host = 0;
854 musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
855 MUSB_DEV_MODE(musb);
856 musb_g_disconnect(musb);
857 break;
858 case OTG_STATE_A_PERIPHERAL:
859 musb_hnp_stop(musb);
860 musb_root_disconnect(musb);
861 /* FALLTHROUGH */
862 case OTG_STATE_B_WAIT_ACON:
863 /* FALLTHROUGH */
864 case OTG_STATE_B_PERIPHERAL:
865 case OTG_STATE_B_IDLE:
866 musb_g_disconnect(musb);
867 break;
868 default:
869 WARNING("unhandled DISCONNECT transition (%s)\n",
870 usb_otg_state_string(musb->xceiv->otg->state));
871 break;
872 }
873 }
874
875 /* mentor saves a bit: bus reset and babble share the same irq.
876 * only host sees babble; only peripheral sees bus reset.
877 */
878 if (int_usb & MUSB_INTR_RESET) {
879 handled = IRQ_HANDLED;
880 if (is_host_active(musb)) {
881 /*
882 * When BABBLE happens what we can depends on which
883 * platform MUSB is running, because some platforms
884 * implemented proprietary means for 'recovering' from
885 * Babble conditions. One such platform is AM335x. In
886 * most cases, however, the only thing we can do is
887 * drop the session.
888 */
889 dev_err(musb->controller, "Babble\n");
890 musb_recover_from_babble(musb);
891 } else {
892 musb_dbg(musb, "BUS RESET as %s",
893 usb_otg_state_string(musb->xceiv->otg->state));
894 switch (musb->xceiv->otg->state) {
895 case OTG_STATE_A_SUSPEND:
896 musb_g_reset(musb);
897 /* FALLTHROUGH */
898 case OTG_STATE_A_WAIT_BCON: /* OPT TD.4.7-900ms */
899 /* never use invalid T(a_wait_bcon) */
900 musb_dbg(musb, "HNP: in %s, %d msec timeout",
901 usb_otg_state_string(musb->xceiv->otg->state),
902 TA_WAIT_BCON(musb));
903 mod_timer(&musb->otg_timer, jiffies
904 + msecs_to_jiffies(TA_WAIT_BCON(musb)));
905 break;
906 case OTG_STATE_A_PERIPHERAL:
907 del_timer(&musb->otg_timer);
908 musb_g_reset(musb);
909 break;
910 case OTG_STATE_B_WAIT_ACON:
911 musb_dbg(musb, "HNP: RESET (%s), to b_peripheral",
912 usb_otg_state_string(musb->xceiv->otg->state));
913 musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
914 musb_g_reset(musb);
915 break;
916 case OTG_STATE_B_IDLE:
917 musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
918 /* FALLTHROUGH */
919 case OTG_STATE_B_PERIPHERAL:
920 musb_g_reset(musb);
921 break;
922 default:
923 musb_dbg(musb, "Unhandled BUS RESET as %s",
924 usb_otg_state_string(musb->xceiv->otg->state));
925 }
926 }
927 }
928
929#if 0
930/* REVISIT ... this would be for multiplexing periodic endpoints, or
931 * supporting transfer phasing to prevent exceeding ISO bandwidth
932 * limits of a given frame or microframe.
933 *
934 * It's not needed for peripheral side, which dedicates endpoints;
935 * though it _might_ use SOF irqs for other purposes.
936 *
937 * And it's not currently needed for host side, which also dedicates
938 * endpoints, relies on TX/RX interval registers, and isn't claimed
939 * to support ISO transfers yet.
940 */
941 if (int_usb & MUSB_INTR_SOF) {
942 void __iomem *mbase = musb->mregs;
943 struct musb_hw_ep *ep;
944 u8 epnum;
945 u16 frame;
946
947 dev_dbg(musb->controller, "START_OF_FRAME\n");
948 handled = IRQ_HANDLED;
949
950 /* start any periodic Tx transfers waiting for current frame */
951 frame = musb_readw(mbase, MUSB_FRAME);
952 ep = musb->endpoints;
953 for (epnum = 1; (epnum < musb->nr_endpoints)
954 && (musb->epmask >= (1 << epnum));
955 epnum++, ep++) {
956 /*
957 * FIXME handle framecounter wraps (12 bits)
958 * eliminate duplicated StartUrb logic
959 */
960 if (ep->dwWaitFrame >= frame) {
961 ep->dwWaitFrame = 0;
962 pr_debug("SOF --> periodic TX%s on %d\n",
963 ep->tx_channel ? " DMA" : "",
964 epnum);
965 if (!ep->tx_channel)
966 musb_h_tx_start(musb, epnum);
967 else
968 cppi_hostdma_start(musb, epnum);
969 }
970 } /* end of for loop */
971 }
972#endif
973
974 schedule_delayed_work(&musb->irq_work, 0);
975
976 return handled;
977}
978
979/*-------------------------------------------------------------------------*/
980
981static void musb_disable_interrupts(struct musb *musb)
982{
983 void __iomem *mbase = musb->mregs;
984 u16 temp;
985
986 /* disable interrupts */
987 musb_writeb(mbase, MUSB_INTRUSBE, 0);
988 musb->intrtxe = 0;
989 musb_writew(mbase, MUSB_INTRTXE, 0);
990 musb->intrrxe = 0;
991 musb_writew(mbase, MUSB_INTRRXE, 0);
992
993 /* flush pending interrupts */
994 temp = musb_readb(mbase, MUSB_INTRUSB);
995 temp = musb_readw(mbase, MUSB_INTRTX);
996 temp = musb_readw(mbase, MUSB_INTRRX);
997}
998
999static void musb_enable_interrupts(struct musb *musb)
1000{
1001 void __iomem *regs = musb->mregs;
1002
1003 /* Set INT enable registers, enable interrupts */
1004 musb->intrtxe = musb->epmask;
1005 musb_writew(regs, MUSB_INTRTXE, musb->intrtxe);
1006 musb->intrrxe = musb->epmask & 0xfffe;
1007 musb_writew(regs, MUSB_INTRRXE, musb->intrrxe);
1008 musb_writeb(regs, MUSB_INTRUSBE, 0xf7);
1009
1010}
1011
1012/*
1013 * Program the HDRC to start (enable interrupts, dma, etc.).
1014 */
1015void musb_start(struct musb *musb)
1016{
1017 void __iomem *regs = musb->mregs;
1018 u8 devctl = musb_readb(regs, MUSB_DEVCTL);
1019 u8 power;
1020
1021 musb_dbg(musb, "<== devctl %02x", devctl);
1022
1023 musb_enable_interrupts(musb);
1024 musb_writeb(regs, MUSB_TESTMODE, 0);
1025
1026 power = MUSB_POWER_ISOUPDATE;
1027 /*
1028 * treating UNKNOWN as unspecified maximum speed, in which case
1029 * we will default to high-speed.
1030 */
1031 if (musb->config->maximum_speed == USB_SPEED_HIGH ||
1032 musb->config->maximum_speed == USB_SPEED_UNKNOWN)
1033 power |= MUSB_POWER_HSENAB;
1034 musb_writeb(regs, MUSB_POWER, power);
1035
1036 musb->is_active = 0;
1037 devctl = musb_readb(regs, MUSB_DEVCTL);
1038 devctl &= ~MUSB_DEVCTL_SESSION;
1039
1040 /* session started after:
1041 * (a) ID-grounded irq, host mode;
1042 * (b) vbus present/connect IRQ, peripheral mode;
1043 * (c) peripheral initiates, using SRP
1044 */
1045 if (musb->port_mode != MUSB_PORT_MODE_HOST &&
1046 musb->xceiv->otg->state != OTG_STATE_A_WAIT_BCON &&
1047 (devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS) {
1048 musb->is_active = 1;
1049 } else {
1050 devctl |= MUSB_DEVCTL_SESSION;
1051 }
1052
1053 musb_platform_enable(musb);
1054 musb_writeb(regs, MUSB_DEVCTL, devctl);
1055}
1056
1057/*
1058 * Make the HDRC stop (disable interrupts, etc.);
1059 * reversible by musb_start
1060 * called on gadget driver unregister
1061 * with controller locked, irqs blocked
1062 * acts as a NOP unless some role activated the hardware
1063 */
1064void musb_stop(struct musb *musb)
1065{
1066 /* stop IRQs, timers, ... */
1067 musb_platform_disable(musb);
1068 musb_disable_interrupts(musb);
1069 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
1070
1071 /* FIXME
1072 * - mark host and/or peripheral drivers unusable/inactive
1073 * - disable DMA (and enable it in HdrcStart)
1074 * - make sure we can musb_start() after musb_stop(); with
1075 * OTG mode, gadget driver module rmmod/modprobe cycles that
1076 * - ...
1077 */
1078 musb_platform_try_idle(musb, 0);
1079}
1080
1081/*-------------------------------------------------------------------------*/
1082
1083/*
1084 * The silicon either has hard-wired endpoint configurations, or else
1085 * "dynamic fifo" sizing. The driver has support for both, though at this
1086 * writing only the dynamic sizing is very well tested. Since we switched
1087 * away from compile-time hardware parameters, we can no longer rely on
1088 * dead code elimination to leave only the relevant one in the object file.
1089 *
1090 * We don't currently use dynamic fifo setup capability to do anything
1091 * more than selecting one of a bunch of predefined configurations.
1092 */
1093static ushort fifo_mode;
1094
1095/* "modprobe ... fifo_mode=1" etc */
1096module_param(fifo_mode, ushort, 0);
1097MODULE_PARM_DESC(fifo_mode, "initial endpoint configuration");
1098
1099/*
1100 * tables defining fifo_mode values. define more if you like.
1101 * for host side, make sure both halves of ep1 are set up.
1102 */
1103
1104/* mode 0 - fits in 2KB */
1105static struct musb_fifo_cfg mode_0_cfg[] = {
1106{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1107{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1108{ .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, },
1109{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1110{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1111};
1112
1113/* mode 1 - fits in 4KB */
1114static struct musb_fifo_cfg mode_1_cfg[] = {
1115{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1116{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1117{ .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1118{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1119{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1120};
1121
1122/* mode 2 - fits in 4KB */
1123static struct musb_fifo_cfg mode_2_cfg[] = {
1124{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1125{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1126{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1127{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1128{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 960, },
1129{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 1024, },
1130};
1131
1132/* mode 3 - fits in 4KB */
1133static struct musb_fifo_cfg mode_3_cfg[] = {
1134{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1135{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1136{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1137{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1138{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1139{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1140};
1141
1142/* mode 4 - fits in 16KB */
1143static struct musb_fifo_cfg mode_4_cfg[] = {
1144{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1145{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1146{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1147{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1148{ .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
1149{ .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
1150{ .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
1151{ .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
1152{ .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
1153{ .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
1154{ .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
1155{ .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
1156{ .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
1157{ .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
1158{ .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 512, },
1159{ .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 512, },
1160{ .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 512, },
1161{ .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 512, },
1162{ .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 256, },
1163{ .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 64, },
1164{ .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 256, },
1165{ .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 64, },
1166{ .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 256, },
1167{ .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 64, },
1168{ .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 4096, },
1169{ .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
1170{ .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
1171};
1172
1173/* mode 5 - fits in 8KB */
1174static struct musb_fifo_cfg mode_5_cfg[] = {
1175{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1176{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1177{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1178{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1179{ .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
1180{ .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
1181{ .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
1182{ .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
1183{ .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
1184{ .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
1185{ .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 32, },
1186{ .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 32, },
1187{ .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 32, },
1188{ .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 32, },
1189{ .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 32, },
1190{ .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 32, },
1191{ .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 32, },
1192{ .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 32, },
1193{ .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 32, },
1194{ .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 32, },
1195{ .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 32, },
1196{ .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 32, },
1197{ .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 32, },
1198{ .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 32, },
1199{ .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 512, },
1200{ .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
1201{ .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
1202};
1203
1204/*
1205 * configure a fifo; for non-shared endpoints, this may be called
1206 * once for a tx fifo and once for an rx fifo.
1207 *
1208 * returns negative errno or offset for next fifo.
1209 */
1210static int
1211fifo_setup(struct musb *musb, struct musb_hw_ep *hw_ep,
1212 const struct musb_fifo_cfg *cfg, u16 offset)
1213{
1214 void __iomem *mbase = musb->mregs;
1215 int size = 0;
1216 u16 maxpacket = cfg->maxpacket;
1217 u16 c_off = offset >> 3;
1218 u8 c_size;
1219
1220 /* expect hw_ep has already been zero-initialized */
1221
1222 size = ffs(max(maxpacket, (u16) 8)) - 1;
1223 maxpacket = 1 << size;
1224
1225 c_size = size - 3;
1226 if (cfg->mode == BUF_DOUBLE) {
1227 if ((offset + (maxpacket << 1)) >
1228 (1 << (musb->config->ram_bits + 2)))
1229 return -EMSGSIZE;
1230 c_size |= MUSB_FIFOSZ_DPB;
1231 } else {
1232 if ((offset + maxpacket) > (1 << (musb->config->ram_bits + 2)))
1233 return -EMSGSIZE;
1234 }
1235
1236 /* configure the FIFO */
1237 musb_writeb(mbase, MUSB_INDEX, hw_ep->epnum);
1238
1239 /* EP0 reserved endpoint for control, bidirectional;
1240 * EP1 reserved for bulk, two unidirectional halves.
1241 */
1242 if (hw_ep->epnum == 1)
1243 musb->bulk_ep = hw_ep;
1244 /* REVISIT error check: be sure ep0 can both rx and tx ... */
1245 switch (cfg->style) {
1246 case FIFO_TX:
1247 musb_write_txfifosz(mbase, c_size);
1248 musb_write_txfifoadd(mbase, c_off);
1249 hw_ep->tx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
1250 hw_ep->max_packet_sz_tx = maxpacket;
1251 break;
1252 case FIFO_RX:
1253 musb_write_rxfifosz(mbase, c_size);
1254 musb_write_rxfifoadd(mbase, c_off);
1255 hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
1256 hw_ep->max_packet_sz_rx = maxpacket;
1257 break;
1258 case FIFO_RXTX:
1259 musb_write_txfifosz(mbase, c_size);
1260 musb_write_txfifoadd(mbase, c_off);
1261 hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
1262 hw_ep->max_packet_sz_rx = maxpacket;
1263
1264 musb_write_rxfifosz(mbase, c_size);
1265 musb_write_rxfifoadd(mbase, c_off);
1266 hw_ep->tx_double_buffered = hw_ep->rx_double_buffered;
1267 hw_ep->max_packet_sz_tx = maxpacket;
1268
1269 hw_ep->is_shared_fifo = true;
1270 break;
1271 }
1272
1273 /* NOTE rx and tx endpoint irqs aren't managed separately,
1274 * which happens to be ok
1275 */
1276 musb->epmask |= (1 << hw_ep->epnum);
1277
1278 return offset + (maxpacket << ((c_size & MUSB_FIFOSZ_DPB) ? 1 : 0));
1279}
1280
1281static struct musb_fifo_cfg ep0_cfg = {
1282 .style = FIFO_RXTX, .maxpacket = 64,
1283};
1284
1285static int ep_config_from_table(struct musb *musb)
1286{
1287 const struct musb_fifo_cfg *cfg;
1288 unsigned i, n;
1289 int offset;
1290 struct musb_hw_ep *hw_ep = musb->endpoints;
1291
1292 if (musb->config->fifo_cfg) {
1293 cfg = musb->config->fifo_cfg;
1294 n = musb->config->fifo_cfg_size;
1295 goto done;
1296 }
1297
1298 switch (fifo_mode) {
1299 default:
1300 fifo_mode = 0;
1301 /* FALLTHROUGH */
1302 case 0:
1303 cfg = mode_0_cfg;
1304 n = ARRAY_SIZE(mode_0_cfg);
1305 break;
1306 case 1:
1307 cfg = mode_1_cfg;
1308 n = ARRAY_SIZE(mode_1_cfg);
1309 break;
1310 case 2:
1311 cfg = mode_2_cfg;
1312 n = ARRAY_SIZE(mode_2_cfg);
1313 break;
1314 case 3:
1315 cfg = mode_3_cfg;
1316 n = ARRAY_SIZE(mode_3_cfg);
1317 break;
1318 case 4:
1319 cfg = mode_4_cfg;
1320 n = ARRAY_SIZE(mode_4_cfg);
1321 break;
1322 case 5:
1323 cfg = mode_5_cfg;
1324 n = ARRAY_SIZE(mode_5_cfg);
1325 break;
1326 }
1327
1328 pr_debug("%s: setup fifo_mode %d\n", musb_driver_name, fifo_mode);
1329
1330
1331done:
1332 offset = fifo_setup(musb, hw_ep, &ep0_cfg, 0);
1333 /* assert(offset > 0) */
1334
1335 /* NOTE: for RTL versions >= 1.400 EPINFO and RAMINFO would
1336 * be better than static musb->config->num_eps and DYN_FIFO_SIZE...
1337 */
1338
1339 for (i = 0; i < n; i++) {
1340 u8 epn = cfg->hw_ep_num;
1341
1342 if (epn >= musb->config->num_eps) {
1343 pr_debug("%s: invalid ep %d\n",
1344 musb_driver_name, epn);
1345 return -EINVAL;
1346 }
1347 offset = fifo_setup(musb, hw_ep + epn, cfg++, offset);
1348 if (offset < 0) {
1349 pr_debug("%s: mem overrun, ep %d\n",
1350 musb_driver_name, epn);
1351 return offset;
1352 }
1353 epn++;
1354 musb->nr_endpoints = max(epn, musb->nr_endpoints);
1355 }
1356
1357 pr_debug("%s: %d/%d max ep, %d/%d memory\n",
1358 musb_driver_name,
1359 n + 1, musb->config->num_eps * 2 - 1,
1360 offset, (1 << (musb->config->ram_bits + 2)));
1361
1362 if (!musb->bulk_ep) {
1363 pr_debug("%s: missing bulk\n", musb_driver_name);
1364 return -EINVAL;
1365 }
1366
1367 return 0;
1368}
1369
1370
1371/*
1372 * ep_config_from_hw - when MUSB_C_DYNFIFO_DEF is false
1373 * @param musb the controller
1374 */
1375static int ep_config_from_hw(struct musb *musb)
1376{
1377 u8 epnum = 0;
1378 struct musb_hw_ep *hw_ep;
1379 void __iomem *mbase = musb->mregs;
1380 int ret = 0;
1381
1382 musb_dbg(musb, "<== static silicon ep config");
1383
1384 /* FIXME pick up ep0 maxpacket size */
1385
1386 for (epnum = 1; epnum < musb->config->num_eps; epnum++) {
1387 musb_ep_select(mbase, epnum);
1388 hw_ep = musb->endpoints + epnum;
1389
1390 ret = musb_read_fifosize(musb, hw_ep, epnum);
1391 if (ret < 0)
1392 break;
1393
1394 /* FIXME set up hw_ep->{rx,tx}_double_buffered */
1395
1396 /* pick an RX/TX endpoint for bulk */
1397 if (hw_ep->max_packet_sz_tx < 512
1398 || hw_ep->max_packet_sz_rx < 512)
1399 continue;
1400
1401 /* REVISIT: this algorithm is lazy, we should at least
1402 * try to pick a double buffered endpoint.
1403 */
1404 if (musb->bulk_ep)
1405 continue;
1406 musb->bulk_ep = hw_ep;
1407 }
1408
1409 if (!musb->bulk_ep) {
1410 pr_debug("%s: missing bulk\n", musb_driver_name);
1411 return -EINVAL;
1412 }
1413
1414 return 0;
1415}
1416
1417enum { MUSB_CONTROLLER_MHDRC, MUSB_CONTROLLER_HDRC, };
1418
1419/* Initialize MUSB (M)HDRC part of the USB hardware subsystem;
1420 * configure endpoints, or take their config from silicon
1421 */
1422static int musb_core_init(u16 musb_type, struct musb *musb)
1423{
1424 u8 reg;
1425 char *type;
1426 char aInfo[90];
1427 void __iomem *mbase = musb->mregs;
1428 int status = 0;
1429 int i;
1430
1431 /* log core options (read using indexed model) */
1432 reg = musb_read_configdata(mbase);
1433
1434 strcpy(aInfo, (reg & MUSB_CONFIGDATA_UTMIDW) ? "UTMI-16" : "UTMI-8");
1435 if (reg & MUSB_CONFIGDATA_DYNFIFO) {
1436 strcat(aInfo, ", dyn FIFOs");
1437 musb->dyn_fifo = true;
1438 }
1439 if (reg & MUSB_CONFIGDATA_MPRXE) {
1440 strcat(aInfo, ", bulk combine");
1441 musb->bulk_combine = true;
1442 }
1443 if (reg & MUSB_CONFIGDATA_MPTXE) {
1444 strcat(aInfo, ", bulk split");
1445 musb->bulk_split = true;
1446 }
1447 if (reg & MUSB_CONFIGDATA_HBRXE) {
1448 strcat(aInfo, ", HB-ISO Rx");
1449 musb->hb_iso_rx = true;
1450 }
1451 if (reg & MUSB_CONFIGDATA_HBTXE) {
1452 strcat(aInfo, ", HB-ISO Tx");
1453 musb->hb_iso_tx = true;
1454 }
1455 if (reg & MUSB_CONFIGDATA_SOFTCONE)
1456 strcat(aInfo, ", SoftConn");
1457
1458 pr_debug("%s: ConfigData=0x%02x (%s)\n", musb_driver_name, reg, aInfo);
1459
1460 if (MUSB_CONTROLLER_MHDRC == musb_type) {
1461 musb->is_multipoint = 1;
1462 type = "M";
1463 } else {
1464 musb->is_multipoint = 0;
1465 type = "";
1466#ifndef CONFIG_USB_OTG_BLACKLIST_HUB
1467 pr_err("%s: kernel must blacklist external hubs\n",
1468 musb_driver_name);
1469#endif
1470 }
1471
1472 /* log release info */
1473 musb->hwvers = musb_read_hwvers(mbase);
1474 pr_debug("%s: %sHDRC RTL version %d.%d%s\n",
1475 musb_driver_name, type, MUSB_HWVERS_MAJOR(musb->hwvers),
1476 MUSB_HWVERS_MINOR(musb->hwvers),
1477 (musb->hwvers & MUSB_HWVERS_RC) ? "RC" : "");
1478
1479 /* configure ep0 */
1480 musb_configure_ep0(musb);
1481
1482 /* discover endpoint configuration */
1483 musb->nr_endpoints = 1;
1484 musb->epmask = 1;
1485
1486 if (musb->dyn_fifo)
1487 status = ep_config_from_table(musb);
1488 else
1489 status = ep_config_from_hw(musb);
1490
1491 if (status < 0)
1492 return status;
1493
1494 /* finish init, and print endpoint config */
1495 for (i = 0; i < musb->nr_endpoints; i++) {
1496 struct musb_hw_ep *hw_ep = musb->endpoints + i;
1497
1498 hw_ep->fifo = musb->io.fifo_offset(i) + mbase;
1499#if IS_ENABLED(CONFIG_USB_MUSB_TUSB6010)
1500 if (musb->io.quirks & MUSB_IN_TUSB) {
1501 hw_ep->fifo_async = musb->async + 0x400 +
1502 musb->io.fifo_offset(i);
1503 hw_ep->fifo_sync = musb->sync + 0x400 +
1504 musb->io.fifo_offset(i);
1505 hw_ep->fifo_sync_va =
1506 musb->sync_va + 0x400 + musb->io.fifo_offset(i);
1507
1508 if (i == 0)
1509 hw_ep->conf = mbase - 0x400 + TUSB_EP0_CONF;
1510 else
1511 hw_ep->conf = mbase + 0x400 +
1512 (((i - 1) & 0xf) << 2);
1513 }
1514#endif
1515
1516 hw_ep->regs = musb->io.ep_offset(i, 0) + mbase;
1517 hw_ep->rx_reinit = 1;
1518 hw_ep->tx_reinit = 1;
1519
1520 if (hw_ep->max_packet_sz_tx) {
1521 musb_dbg(musb, "%s: hw_ep %d%s, %smax %d",
1522 musb_driver_name, i,
1523 hw_ep->is_shared_fifo ? "shared" : "tx",
1524 hw_ep->tx_double_buffered
1525 ? "doublebuffer, " : "",
1526 hw_ep->max_packet_sz_tx);
1527 }
1528 if (hw_ep->max_packet_sz_rx && !hw_ep->is_shared_fifo) {
1529 musb_dbg(musb, "%s: hw_ep %d%s, %smax %d",
1530 musb_driver_name, i,
1531 "rx",
1532 hw_ep->rx_double_buffered
1533 ? "doublebuffer, " : "",
1534 hw_ep->max_packet_sz_rx);
1535 }
1536 if (!(hw_ep->max_packet_sz_tx || hw_ep->max_packet_sz_rx))
1537 musb_dbg(musb, "hw_ep %d not configured", i);
1538 }
1539
1540 return 0;
1541}
1542
1543/*-------------------------------------------------------------------------*/
1544
1545/*
1546 * handle all the irqs defined by the HDRC core. for now we expect: other
1547 * irq sources (phy, dma, etc) will be handled first, musb->int_* values
1548 * will be assigned, and the irq will already have been acked.
1549 *
1550 * called in irq context with spinlock held, irqs blocked
1551 */
1552irqreturn_t musb_interrupt(struct musb *musb)
1553{
1554 irqreturn_t retval = IRQ_NONE;
1555 unsigned long status;
1556 unsigned long epnum;
1557 u8 devctl;
1558
1559 if (!musb->int_usb && !musb->int_tx && !musb->int_rx)
1560 return IRQ_NONE;
1561
1562 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
1563
1564 trace_musb_isr(musb);
1565
1566 /**
1567 * According to Mentor Graphics' documentation, flowchart on page 98,
1568 * IRQ should be handled as follows:
1569 *
1570 * . Resume IRQ
1571 * . Session Request IRQ
1572 * . VBUS Error IRQ
1573 * . Suspend IRQ
1574 * . Connect IRQ
1575 * . Disconnect IRQ
1576 * . Reset/Babble IRQ
1577 * . SOF IRQ (we're not using this one)
1578 * . Endpoint 0 IRQ
1579 * . TX Endpoints
1580 * . RX Endpoints
1581 *
1582 * We will be following that flowchart in order to avoid any problems
1583 * that might arise with internal Finite State Machine.
1584 */
1585
1586 if (musb->int_usb)
1587 retval |= musb_stage0_irq(musb, musb->int_usb, devctl);
1588
1589 if (musb->int_tx & 1) {
1590 if (is_host_active(musb))
1591 retval |= musb_h_ep0_irq(musb);
1592 else
1593 retval |= musb_g_ep0_irq(musb);
1594
1595 /* we have just handled endpoint 0 IRQ, clear it */
1596 musb->int_tx &= ~BIT(0);
1597 }
1598
1599 status = musb->int_tx;
1600
1601 for_each_set_bit(epnum, &status, 16) {
1602 retval = IRQ_HANDLED;
1603 if (is_host_active(musb))
1604 musb_host_tx(musb, epnum);
1605 else
1606 musb_g_tx(musb, epnum);
1607 }
1608
1609 status = musb->int_rx;
1610
1611 for_each_set_bit(epnum, &status, 16) {
1612 retval = IRQ_HANDLED;
1613 if (is_host_active(musb))
1614 musb_host_rx(musb, epnum);
1615 else
1616 musb_g_rx(musb, epnum);
1617 }
1618
1619 return retval;
1620}
1621EXPORT_SYMBOL_GPL(musb_interrupt);
1622
1623#ifndef CONFIG_MUSB_PIO_ONLY
1624static bool use_dma = 1;
1625
1626/* "modprobe ... use_dma=0" etc */
1627module_param(use_dma, bool, 0644);
1628MODULE_PARM_DESC(use_dma, "enable/disable use of DMA");
1629
1630void musb_dma_completion(struct musb *musb, u8 epnum, u8 transmit)
1631{
1632 /* called with controller lock already held */
1633
1634 if (!epnum) {
1635 if (!is_cppi_enabled(musb)) {
1636 /* endpoint 0 */
1637 if (is_host_active(musb))
1638 musb_h_ep0_irq(musb);
1639 else
1640 musb_g_ep0_irq(musb);
1641 }
1642 } else {
1643 /* endpoints 1..15 */
1644 if (transmit) {
1645 if (is_host_active(musb))
1646 musb_host_tx(musb, epnum);
1647 else
1648 musb_g_tx(musb, epnum);
1649 } else {
1650 /* receive */
1651 if (is_host_active(musb))
1652 musb_host_rx(musb, epnum);
1653 else
1654 musb_g_rx(musb, epnum);
1655 }
1656 }
1657}
1658EXPORT_SYMBOL_GPL(musb_dma_completion);
1659
1660#else
1661#define use_dma 0
1662#endif
1663
1664static int (*musb_phy_callback)(enum musb_vbus_id_status status);
1665
1666/*
1667 * musb_mailbox - optional phy notifier function
1668 * @status phy state change
1669 *
1670 * Optionally gets called from the USB PHY. Note that the USB PHY must be
1671 * disabled at the point the phy_callback is registered or unregistered.
1672 */
1673int musb_mailbox(enum musb_vbus_id_status status)
1674{
1675 if (musb_phy_callback)
1676 return musb_phy_callback(status);
1677
1678 return -ENODEV;
1679};
1680EXPORT_SYMBOL_GPL(musb_mailbox);
1681
1682/*-------------------------------------------------------------------------*/
1683
1684static ssize_t
1685mode_show(struct device *dev, struct device_attribute *attr, char *buf)
1686{
1687 struct musb *musb = dev_to_musb(dev);
1688 unsigned long flags;
1689 int ret = -EINVAL;
1690
1691 spin_lock_irqsave(&musb->lock, flags);
1692 ret = sprintf(buf, "%s\n", usb_otg_state_string(musb->xceiv->otg->state));
1693 spin_unlock_irqrestore(&musb->lock, flags);
1694
1695 return ret;
1696}
1697
1698static ssize_t
1699mode_store(struct device *dev, struct device_attribute *attr,
1700 const char *buf, size_t n)
1701{
1702 struct musb *musb = dev_to_musb(dev);
1703 unsigned long flags;
1704 int status;
1705
1706 spin_lock_irqsave(&musb->lock, flags);
1707 if (sysfs_streq(buf, "host"))
1708 status = musb_platform_set_mode(musb, MUSB_HOST);
1709 else if (sysfs_streq(buf, "peripheral"))
1710 status = musb_platform_set_mode(musb, MUSB_PERIPHERAL);
1711 else if (sysfs_streq(buf, "otg"))
1712 status = musb_platform_set_mode(musb, MUSB_OTG);
1713 else
1714 status = -EINVAL;
1715 spin_unlock_irqrestore(&musb->lock, flags);
1716
1717 return (status == 0) ? n : status;
1718}
1719static DEVICE_ATTR_RW(mode);
1720
1721static ssize_t
1722vbus_store(struct device *dev, struct device_attribute *attr,
1723 const char *buf, size_t n)
1724{
1725 struct musb *musb = dev_to_musb(dev);
1726 unsigned long flags;
1727 unsigned long val;
1728
1729 if (sscanf(buf, "%lu", &val) < 1) {
1730 dev_err(dev, "Invalid VBUS timeout ms value\n");
1731 return -EINVAL;
1732 }
1733
1734 spin_lock_irqsave(&musb->lock, flags);
1735 /* force T(a_wait_bcon) to be zero/unlimited *OR* valid */
1736 musb->a_wait_bcon = val ? max_t(int, val, OTG_TIME_A_WAIT_BCON) : 0 ;
1737 if (musb->xceiv->otg->state == OTG_STATE_A_WAIT_BCON)
1738 musb->is_active = 0;
1739 musb_platform_try_idle(musb, jiffies + msecs_to_jiffies(val));
1740 spin_unlock_irqrestore(&musb->lock, flags);
1741
1742 return n;
1743}
1744
1745static ssize_t
1746vbus_show(struct device *dev, struct device_attribute *attr, char *buf)
1747{
1748 struct musb *musb = dev_to_musb(dev);
1749 unsigned long flags;
1750 unsigned long val;
1751 int vbus;
1752 u8 devctl;
1753
1754 pm_runtime_get_sync(dev);
1755 spin_lock_irqsave(&musb->lock, flags);
1756 val = musb->a_wait_bcon;
1757 vbus = musb_platform_get_vbus_status(musb);
1758 if (vbus < 0) {
1759 /* Use default MUSB method by means of DEVCTL register */
1760 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
1761 if ((devctl & MUSB_DEVCTL_VBUS)
1762 == (3 << MUSB_DEVCTL_VBUS_SHIFT))
1763 vbus = 1;
1764 else
1765 vbus = 0;
1766 }
1767 spin_unlock_irqrestore(&musb->lock, flags);
1768 pm_runtime_put_sync(dev);
1769
1770 return sprintf(buf, "Vbus %s, timeout %lu msec\n",
1771 vbus ? "on" : "off", val);
1772}
1773static DEVICE_ATTR_RW(vbus);
1774
1775/* Gadget drivers can't know that a host is connected so they might want
1776 * to start SRP, but users can. This allows userspace to trigger SRP.
1777 */
1778static ssize_t srp_store(struct device *dev, struct device_attribute *attr,
1779 const char *buf, size_t n)
1780{
1781 struct musb *musb = dev_to_musb(dev);
1782 unsigned short srp;
1783
1784 if (sscanf(buf, "%hu", &srp) != 1
1785 || (srp != 1)) {
1786 dev_err(dev, "SRP: Value must be 1\n");
1787 return -EINVAL;
1788 }
1789
1790 if (srp == 1)
1791 musb_g_wakeup(musb);
1792
1793 return n;
1794}
1795static DEVICE_ATTR_WO(srp);
1796
1797static struct attribute *musb_attributes[] = {
1798 &dev_attr_mode.attr,
1799 &dev_attr_vbus.attr,
1800 &dev_attr_srp.attr,
1801 NULL
1802};
1803
1804static const struct attribute_group musb_attr_group = {
1805 .attrs = musb_attributes,
1806};
1807
1808#define MUSB_QUIRK_B_INVALID_VBUS_91 (MUSB_DEVCTL_BDEVICE | \
1809 (2 << MUSB_DEVCTL_VBUS_SHIFT) | \
1810 MUSB_DEVCTL_SESSION)
1811#define MUSB_QUIRK_A_DISCONNECT_19 ((3 << MUSB_DEVCTL_VBUS_SHIFT) | \
1812 MUSB_DEVCTL_SESSION)
1813
1814/*
1815 * Check the musb devctl session bit to determine if we want to
1816 * allow PM runtime for the device. In general, we want to keep things
1817 * active when the session bit is set except after host disconnect.
1818 *
1819 * Only called from musb_irq_work. If this ever needs to get called
1820 * elsewhere, proper locking must be implemented for musb->session.
1821 */
1822static void musb_pm_runtime_check_session(struct musb *musb)
1823{
1824 u8 devctl, s;
1825 int error;
1826
1827 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
1828
1829 /* Handle session status quirks first */
1830 s = MUSB_DEVCTL_FSDEV | MUSB_DEVCTL_LSDEV |
1831 MUSB_DEVCTL_HR;
1832 switch (devctl & ~s) {
1833 case MUSB_QUIRK_B_INVALID_VBUS_91:
1834 if (musb->quirk_retries && !musb->flush_irq_work) {
1835 musb_dbg(musb,
1836 "Poll devctl on invalid vbus, assume no session");
1837 schedule_delayed_work(&musb->irq_work,
1838 msecs_to_jiffies(1000));
1839 musb->quirk_retries--;
1840 return;
1841 }
1842 /* fall through */
1843 case MUSB_QUIRK_A_DISCONNECT_19:
1844 if (musb->quirk_retries && !musb->flush_irq_work) {
1845 musb_dbg(musb,
1846 "Poll devctl on possible host mode disconnect");
1847 schedule_delayed_work(&musb->irq_work,
1848 msecs_to_jiffies(1000));
1849 musb->quirk_retries--;
1850 return;
1851 }
1852 if (!musb->session)
1853 break;
1854 musb_dbg(musb, "Allow PM on possible host mode disconnect");
1855 pm_runtime_mark_last_busy(musb->controller);
1856 pm_runtime_put_autosuspend(musb->controller);
1857 musb->session = false;
1858 return;
1859 default:
1860 break;
1861 }
1862
1863 /* No need to do anything if session has not changed */
1864 s = devctl & MUSB_DEVCTL_SESSION;
1865 if (s == musb->session)
1866 return;
1867
1868 /* Block PM or allow PM? */
1869 if (s) {
1870 musb_dbg(musb, "Block PM on active session: %02x", devctl);
1871 error = pm_runtime_get_sync(musb->controller);
1872 if (error < 0)
1873 dev_err(musb->controller, "Could not enable: %i\n",
1874 error);
1875 musb->quirk_retries = 3;
1876 } else {
1877 musb_dbg(musb, "Allow PM with no session: %02x", devctl);
1878 pm_runtime_mark_last_busy(musb->controller);
1879 pm_runtime_put_autosuspend(musb->controller);
1880 }
1881
1882 musb->session = s;
1883}
1884
1885/* Only used to provide driver mode change events */
1886static void musb_irq_work(struct work_struct *data)
1887{
1888 struct musb *musb = container_of(data, struct musb, irq_work.work);
1889 int error;
1890
1891 error = pm_runtime_get_sync(musb->controller);
1892 if (error < 0) {
1893 dev_err(musb->controller, "Could not enable: %i\n", error);
1894
1895 return;
1896 }
1897
1898 musb_pm_runtime_check_session(musb);
1899
1900 if (musb->xceiv->otg->state != musb->xceiv_old_state) {
1901 musb->xceiv_old_state = musb->xceiv->otg->state;
1902 sysfs_notify(&musb->controller->kobj, NULL, "mode");
1903 }
1904
1905 pm_runtime_mark_last_busy(musb->controller);
1906 pm_runtime_put_autosuspend(musb->controller);
1907}
1908
1909static void musb_recover_from_babble(struct musb *musb)
1910{
1911 int ret;
1912 u8 devctl;
1913
1914 musb_disable_interrupts(musb);
1915
1916 /*
1917 * wait at least 320 cycles of 60MHz clock. That's 5.3us, we will give
1918 * it some slack and wait for 10us.
1919 */
1920 udelay(10);
1921
1922 ret = musb_platform_recover(musb);
1923 if (ret) {
1924 musb_enable_interrupts(musb);
1925 return;
1926 }
1927
1928 /* drop session bit */
1929 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
1930 devctl &= ~MUSB_DEVCTL_SESSION;
1931 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
1932
1933 /* tell usbcore about it */
1934 musb_root_disconnect(musb);
1935
1936 /*
1937 * When a babble condition occurs, the musb controller
1938 * removes the session bit and the endpoint config is lost.
1939 */
1940 if (musb->dyn_fifo)
1941 ret = ep_config_from_table(musb);
1942 else
1943 ret = ep_config_from_hw(musb);
1944
1945 /* restart session */
1946 if (ret == 0)
1947 musb_start(musb);
1948}
1949
1950/* --------------------------------------------------------------------------
1951 * Init support
1952 */
1953
1954static struct musb *allocate_instance(struct device *dev,
1955 const struct musb_hdrc_config *config, void __iomem *mbase)
1956{
1957 struct musb *musb;
1958 struct musb_hw_ep *ep;
1959 int epnum;
1960 int ret;
1961
1962 musb = devm_kzalloc(dev, sizeof(*musb), GFP_KERNEL);
1963 if (!musb)
1964 return NULL;
1965
1966 INIT_LIST_HEAD(&musb->control);
1967 INIT_LIST_HEAD(&musb->in_bulk);
1968 INIT_LIST_HEAD(&musb->out_bulk);
1969 INIT_LIST_HEAD(&musb->pending_list);
1970
1971 musb->vbuserr_retry = VBUSERR_RETRY_COUNT;
1972 musb->a_wait_bcon = OTG_TIME_A_WAIT_BCON;
1973 musb->mregs = mbase;
1974 musb->ctrl_base = mbase;
1975 musb->nIrq = -ENODEV;
1976 musb->config = config;
1977 BUG_ON(musb->config->num_eps > MUSB_C_NUM_EPS);
1978 for (epnum = 0, ep = musb->endpoints;
1979 epnum < musb->config->num_eps;
1980 epnum++, ep++) {
1981 ep->musb = musb;
1982 ep->epnum = epnum;
1983 }
1984
1985 musb->controller = dev;
1986
1987 ret = musb_host_alloc(musb);
1988 if (ret < 0)
1989 goto err_free;
1990
1991 dev_set_drvdata(dev, musb);
1992
1993 return musb;
1994
1995err_free:
1996 return NULL;
1997}
1998
1999static void musb_free(struct musb *musb)
2000{
2001 /* this has multiple entry modes. it handles fault cleanup after
2002 * probe(), where things may be partially set up, as well as rmmod
2003 * cleanup after everything's been de-activated.
2004 */
2005
2006#ifdef CONFIG_SYSFS
2007 sysfs_remove_group(&musb->controller->kobj, &musb_attr_group);
2008#endif
2009
2010 if (musb->nIrq >= 0) {
2011 if (musb->irq_wake)
2012 disable_irq_wake(musb->nIrq);
2013 free_irq(musb->nIrq, musb);
2014 }
2015
2016 musb_host_free(musb);
2017}
2018
2019struct musb_pending_work {
2020 int (*callback)(struct musb *musb, void *data);
2021 void *data;
2022 struct list_head node;
2023};
2024
2025#ifdef CONFIG_PM
2026/*
2027 * Called from musb_runtime_resume(), musb_resume(), and
2028 * musb_queue_resume_work(). Callers must take musb->lock.
2029 */
2030static int musb_run_resume_work(struct musb *musb)
2031{
2032 struct musb_pending_work *w, *_w;
2033 unsigned long flags;
2034 int error = 0;
2035
2036 spin_lock_irqsave(&musb->list_lock, flags);
2037 list_for_each_entry_safe(w, _w, &musb->pending_list, node) {
2038 if (w->callback) {
2039 error = w->callback(musb, w->data);
2040 if (error < 0) {
2041 dev_err(musb->controller,
2042 "resume callback %p failed: %i\n",
2043 w->callback, error);
2044 }
2045 }
2046 list_del(&w->node);
2047 devm_kfree(musb->controller, w);
2048 }
2049 spin_unlock_irqrestore(&musb->list_lock, flags);
2050
2051 return error;
2052}
2053#endif
2054
2055/*
2056 * Called to run work if device is active or else queue the work to happen
2057 * on resume. Caller must take musb->lock and must hold an RPM reference.
2058 *
2059 * Note that we cowardly refuse queuing work after musb PM runtime
2060 * resume is done calling musb_run_resume_work() and return -EINPROGRESS
2061 * instead.
2062 */
2063int musb_queue_resume_work(struct musb *musb,
2064 int (*callback)(struct musb *musb, void *data),
2065 void *data)
2066{
2067 struct musb_pending_work *w;
2068 unsigned long flags;
2069 int error;
2070
2071 if (WARN_ON(!callback))
2072 return -EINVAL;
2073
2074 if (pm_runtime_active(musb->controller))
2075 return callback(musb, data);
2076
2077 w = devm_kzalloc(musb->controller, sizeof(*w), GFP_ATOMIC);
2078 if (!w)
2079 return -ENOMEM;
2080
2081 w->callback = callback;
2082 w->data = data;
2083 spin_lock_irqsave(&musb->list_lock, flags);
2084 if (musb->is_runtime_suspended) {
2085 list_add_tail(&w->node, &musb->pending_list);
2086 error = 0;
2087 } else {
2088 dev_err(musb->controller, "could not add resume work %p\n",
2089 callback);
2090 devm_kfree(musb->controller, w);
2091 error = -EINPROGRESS;
2092 }
2093 spin_unlock_irqrestore(&musb->list_lock, flags);
2094
2095 return error;
2096}
2097EXPORT_SYMBOL_GPL(musb_queue_resume_work);
2098
2099static void musb_deassert_reset(struct work_struct *work)
2100{
2101 struct musb *musb;
2102 unsigned long flags;
2103
2104 musb = container_of(work, struct musb, deassert_reset_work.work);
2105
2106 spin_lock_irqsave(&musb->lock, flags);
2107
2108 if (musb->port1_status & USB_PORT_STAT_RESET)
2109 musb_port_reset(musb, false);
2110
2111 spin_unlock_irqrestore(&musb->lock, flags);
2112}
2113
2114/*
2115 * Perform generic per-controller initialization.
2116 *
2117 * @dev: the controller (already clocked, etc)
2118 * @nIrq: IRQ number
2119 * @ctrl: virtual address of controller registers,
2120 * not yet corrected for platform-specific offsets
2121 */
2122static int
2123musb_init_controller(struct device *dev, int nIrq, void __iomem *ctrl)
2124{
2125 int status;
2126 struct musb *musb;
2127 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
2128
2129 /* The driver might handle more features than the board; OK.
2130 * Fail when the board needs a feature that's not enabled.
2131 */
2132 if (!plat) {
2133 dev_err(dev, "no platform_data?\n");
2134 status = -ENODEV;
2135 goto fail0;
2136 }
2137
2138 /* allocate */
2139 musb = allocate_instance(dev, plat->config, ctrl);
2140 if (!musb) {
2141 status = -ENOMEM;
2142 goto fail0;
2143 }
2144
2145 spin_lock_init(&musb->lock);
2146 spin_lock_init(&musb->list_lock);
2147 musb->board_set_power = plat->set_power;
2148 musb->min_power = plat->min_power;
2149 musb->ops = plat->platform_ops;
2150 musb->port_mode = plat->mode;
2151
2152 /*
2153 * Initialize the default IO functions. At least omap2430 needs
2154 * these early. We initialize the platform specific IO functions
2155 * later on.
2156 */
2157 musb_readb = musb_default_readb;
2158 musb_writeb = musb_default_writeb;
2159 musb_readw = musb_default_readw;
2160 musb_writew = musb_default_writew;
2161 musb_readl = musb_default_readl;
2162 musb_writel = musb_default_writel;
2163
2164 /* The musb_platform_init() call:
2165 * - adjusts musb->mregs
2166 * - sets the musb->isr
2167 * - may initialize an integrated transceiver
2168 * - initializes musb->xceiv, usually by otg_get_phy()
2169 * - stops powering VBUS
2170 *
2171 * There are various transceiver configurations.
2172 * DaVinci, TUSB60x0, and others integrate them. OMAP3 uses
2173 * external/discrete ones in various flavors (twl4030 family,
2174 * isp1504, non-OTG, etc) mostly hooking up through ULPI.
2175 */
2176 status = musb_platform_init(musb);
2177 if (status < 0)
2178 goto fail1;
2179
2180 if (!musb->isr) {
2181 status = -ENODEV;
2182 goto fail2;
2183 }
2184
2185 if (musb->ops->quirks)
2186 musb->io.quirks = musb->ops->quirks;
2187
2188 /* Most devices use indexed offset or flat offset */
2189 if (musb->io.quirks & MUSB_INDEXED_EP) {
2190 musb->io.ep_offset = musb_indexed_ep_offset;
2191 musb->io.ep_select = musb_indexed_ep_select;
2192 } else {
2193 musb->io.ep_offset = musb_flat_ep_offset;
2194 musb->io.ep_select = musb_flat_ep_select;
2195 }
2196
2197 if (musb->io.quirks & MUSB_G_NO_SKB_RESERVE)
2198 musb->g.quirk_avoids_skb_reserve = 1;
2199
2200 /* At least tusb6010 has its own offsets */
2201 if (musb->ops->ep_offset)
2202 musb->io.ep_offset = musb->ops->ep_offset;
2203 if (musb->ops->ep_select)
2204 musb->io.ep_select = musb->ops->ep_select;
2205
2206 if (musb->ops->fifo_mode)
2207 fifo_mode = musb->ops->fifo_mode;
2208 else
2209 fifo_mode = 4;
2210
2211 if (musb->ops->fifo_offset)
2212 musb->io.fifo_offset = musb->ops->fifo_offset;
2213 else
2214 musb->io.fifo_offset = musb_default_fifo_offset;
2215
2216 if (musb->ops->busctl_offset)
2217 musb->io.busctl_offset = musb->ops->busctl_offset;
2218 else
2219 musb->io.busctl_offset = musb_default_busctl_offset;
2220
2221 if (musb->ops->readb)
2222 musb_readb = musb->ops->readb;
2223 if (musb->ops->writeb)
2224 musb_writeb = musb->ops->writeb;
2225 if (musb->ops->readw)
2226 musb_readw = musb->ops->readw;
2227 if (musb->ops->writew)
2228 musb_writew = musb->ops->writew;
2229 if (musb->ops->readl)
2230 musb_readl = musb->ops->readl;
2231 if (musb->ops->writel)
2232 musb_writel = musb->ops->writel;
2233
2234#ifndef CONFIG_MUSB_PIO_ONLY
2235 if (!musb->ops->dma_init || !musb->ops->dma_exit) {
2236 dev_err(dev, "DMA controller not set\n");
2237 status = -ENODEV;
2238 goto fail2;
2239 }
2240 musb_dma_controller_create = musb->ops->dma_init;
2241 musb_dma_controller_destroy = musb->ops->dma_exit;
2242#endif
2243
2244 if (musb->ops->read_fifo)
2245 musb->io.read_fifo = musb->ops->read_fifo;
2246 else
2247 musb->io.read_fifo = musb_default_read_fifo;
2248
2249 if (musb->ops->write_fifo)
2250 musb->io.write_fifo = musb->ops->write_fifo;
2251 else
2252 musb->io.write_fifo = musb_default_write_fifo;
2253
2254 if (!musb->xceiv->io_ops) {
2255 musb->xceiv->io_dev = musb->controller;
2256 musb->xceiv->io_priv = musb->mregs;
2257 musb->xceiv->io_ops = &musb_ulpi_access;
2258 }
2259
2260 if (musb->ops->phy_callback)
2261 musb_phy_callback = musb->ops->phy_callback;
2262
2263 /*
2264 * We need musb_read/write functions initialized for PM.
2265 * Note that at least 2430 glue needs autosuspend delay
2266 * somewhere above 300 ms for the hardware to idle properly
2267 * after disconnecting the cable in host mode. Let's use
2268 * 500 ms for some margin.
2269 */
2270 pm_runtime_use_autosuspend(musb->controller);
2271 pm_runtime_set_autosuspend_delay(musb->controller, 500);
2272 pm_runtime_enable(musb->controller);
2273 pm_runtime_get_sync(musb->controller);
2274
2275 status = usb_phy_init(musb->xceiv);
2276 if (status < 0)
2277 goto err_usb_phy_init;
2278
2279 if (use_dma && dev->dma_mask) {
2280 musb->dma_controller =
2281 musb_dma_controller_create(musb, musb->mregs);
2282 if (IS_ERR(musb->dma_controller)) {
2283 status = PTR_ERR(musb->dma_controller);
2284 goto fail2_5;
2285 }
2286 }
2287
2288 /* be sure interrupts are disabled before connecting ISR */
2289 musb_platform_disable(musb);
2290 musb_disable_interrupts(musb);
2291 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
2292
2293 /* Init IRQ workqueue before request_irq */
2294 INIT_DELAYED_WORK(&musb->irq_work, musb_irq_work);
2295 INIT_DELAYED_WORK(&musb->deassert_reset_work, musb_deassert_reset);
2296 INIT_DELAYED_WORK(&musb->finish_resume_work, musb_host_finish_resume);
2297
2298 /* setup musb parts of the core (especially endpoints) */
2299 status = musb_core_init(plat->config->multipoint
2300 ? MUSB_CONTROLLER_MHDRC
2301 : MUSB_CONTROLLER_HDRC, musb);
2302 if (status < 0)
2303 goto fail3;
2304
2305 timer_setup(&musb->otg_timer, musb_otg_timer_func, 0);
2306
2307 /* attach to the IRQ */
2308 if (request_irq(nIrq, musb->isr, IRQF_SHARED, dev_name(dev), musb)) {
2309 dev_err(dev, "request_irq %d failed!\n", nIrq);
2310 status = -ENODEV;
2311 goto fail3;
2312 }
2313 musb->nIrq = nIrq;
2314 /* FIXME this handles wakeup irqs wrong */
2315 if (enable_irq_wake(nIrq) == 0) {
2316 musb->irq_wake = 1;
2317 device_init_wakeup(dev, 1);
2318 } else {
2319 musb->irq_wake = 0;
2320 }
2321
2322 /* program PHY to use external vBus if required */
2323 if (plat->extvbus) {
2324 u8 busctl = musb_read_ulpi_buscontrol(musb->mregs);
2325 busctl |= MUSB_ULPI_USE_EXTVBUS;
2326 musb_write_ulpi_buscontrol(musb->mregs, busctl);
2327 }
2328
2329 if (musb->xceiv->otg->default_a) {
2330 MUSB_HST_MODE(musb);
2331 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
2332 } else {
2333 MUSB_DEV_MODE(musb);
2334 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
2335 }
2336
2337 switch (musb->port_mode) {
2338 case MUSB_PORT_MODE_HOST:
2339 status = musb_host_setup(musb, plat->power);
2340 if (status < 0)
2341 goto fail3;
2342 status = musb_platform_set_mode(musb, MUSB_HOST);
2343 break;
2344 case MUSB_PORT_MODE_GADGET:
2345 status = musb_gadget_setup(musb);
2346 if (status < 0)
2347 goto fail3;
2348 status = musb_platform_set_mode(musb, MUSB_PERIPHERAL);
2349 break;
2350 case MUSB_PORT_MODE_DUAL_ROLE:
2351 status = musb_host_setup(musb, plat->power);
2352 if (status < 0)
2353 goto fail3;
2354 status = musb_gadget_setup(musb);
2355 if (status) {
2356 musb_host_cleanup(musb);
2357 goto fail3;
2358 }
2359 status = musb_platform_set_mode(musb, MUSB_OTG);
2360 break;
2361 default:
2362 dev_err(dev, "unsupported port mode %d\n", musb->port_mode);
2363 break;
2364 }
2365
2366 if (status < 0)
2367 goto fail3;
2368
2369 status = musb_init_debugfs(musb);
2370 if (status < 0)
2371 goto fail4;
2372
2373 status = sysfs_create_group(&musb->controller->kobj, &musb_attr_group);
2374 if (status)
2375 goto fail5;
2376
2377 musb->is_initialized = 1;
2378 pm_runtime_mark_last_busy(musb->controller);
2379 pm_runtime_put_autosuspend(musb->controller);
2380
2381 return 0;
2382
2383fail5:
2384 musb_exit_debugfs(musb);
2385
2386fail4:
2387 musb_gadget_cleanup(musb);
2388 musb_host_cleanup(musb);
2389
2390fail3:
2391 cancel_delayed_work_sync(&musb->irq_work);
2392 cancel_delayed_work_sync(&musb->finish_resume_work);
2393 cancel_delayed_work_sync(&musb->deassert_reset_work);
2394 if (musb->dma_controller)
2395 musb_dma_controller_destroy(musb->dma_controller);
2396
2397fail2_5:
2398 usb_phy_shutdown(musb->xceiv);
2399
2400err_usb_phy_init:
2401 pm_runtime_dont_use_autosuspend(musb->controller);
2402 pm_runtime_put_sync(musb->controller);
2403 pm_runtime_disable(musb->controller);
2404
2405fail2:
2406 if (musb->irq_wake)
2407 device_init_wakeup(dev, 0);
2408 musb_platform_exit(musb);
2409
2410fail1:
2411 if (status != -EPROBE_DEFER)
2412 dev_err(musb->controller,
2413 "%s failed with status %d\n", __func__, status);
2414
2415 musb_free(musb);
2416
2417fail0:
2418
2419 return status;
2420
2421}
2422
2423/*-------------------------------------------------------------------------*/
2424
2425/* all implementations (PCI bridge to FPGA, VLYNQ, etc) should just
2426 * bridge to a platform device; this driver then suffices.
2427 */
2428static int musb_probe(struct platform_device *pdev)
2429{
2430 struct device *dev = &pdev->dev;
2431 int irq = platform_get_irq_byname(pdev, "mc");
2432 struct resource *iomem;
2433 void __iomem *base;
2434
2435 if (irq <= 0)
2436 return -ENODEV;
2437
2438 iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2439 base = devm_ioremap_resource(dev, iomem);
2440 if (IS_ERR(base))
2441 return PTR_ERR(base);
2442
2443 return musb_init_controller(dev, irq, base);
2444}
2445
2446static int musb_remove(struct platform_device *pdev)
2447{
2448 struct device *dev = &pdev->dev;
2449 struct musb *musb = dev_to_musb(dev);
2450 unsigned long flags;
2451
2452 /* this gets called on rmmod.
2453 * - Host mode: host may still be active
2454 * - Peripheral mode: peripheral is deactivated (or never-activated)
2455 * - OTG mode: both roles are deactivated (or never-activated)
2456 */
2457 musb_exit_debugfs(musb);
2458
2459 cancel_delayed_work_sync(&musb->irq_work);
2460 cancel_delayed_work_sync(&musb->finish_resume_work);
2461 cancel_delayed_work_sync(&musb->deassert_reset_work);
2462 pm_runtime_get_sync(musb->controller);
2463 musb_host_cleanup(musb);
2464 musb_gadget_cleanup(musb);
2465
2466 musb_platform_disable(musb);
2467 spin_lock_irqsave(&musb->lock, flags);
2468 musb_disable_interrupts(musb);
2469 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
2470 spin_unlock_irqrestore(&musb->lock, flags);
2471 musb_platform_exit(musb);
2472
2473 pm_runtime_dont_use_autosuspend(musb->controller);
2474 pm_runtime_put_sync(musb->controller);
2475 pm_runtime_disable(musb->controller);
2476 musb_phy_callback = NULL;
2477 if (musb->dma_controller)
2478 musb_dma_controller_destroy(musb->dma_controller);
2479 usb_phy_shutdown(musb->xceiv);
2480 musb_free(musb);
2481 device_init_wakeup(dev, 0);
2482 return 0;
2483}
2484
2485#ifdef CONFIG_PM
2486
2487static void musb_save_context(struct musb *musb)
2488{
2489 int i;
2490 void __iomem *musb_base = musb->mregs;
2491 void __iomem *epio;
2492
2493 musb->context.frame = musb_readw(musb_base, MUSB_FRAME);
2494 musb->context.testmode = musb_readb(musb_base, MUSB_TESTMODE);
2495 musb->context.busctl = musb_read_ulpi_buscontrol(musb->mregs);
2496 musb->context.power = musb_readb(musb_base, MUSB_POWER);
2497 musb->context.intrusbe = musb_readb(musb_base, MUSB_INTRUSBE);
2498 musb->context.index = musb_readb(musb_base, MUSB_INDEX);
2499 musb->context.devctl = musb_readb(musb_base, MUSB_DEVCTL);
2500
2501 for (i = 0; i < musb->config->num_eps; ++i) {
2502 struct musb_hw_ep *hw_ep;
2503
2504 hw_ep = &musb->endpoints[i];
2505 if (!hw_ep)
2506 continue;
2507
2508 epio = hw_ep->regs;
2509 if (!epio)
2510 continue;
2511
2512 musb_writeb(musb_base, MUSB_INDEX, i);
2513 musb->context.index_regs[i].txmaxp =
2514 musb_readw(epio, MUSB_TXMAXP);
2515 musb->context.index_regs[i].txcsr =
2516 musb_readw(epio, MUSB_TXCSR);
2517 musb->context.index_regs[i].rxmaxp =
2518 musb_readw(epio, MUSB_RXMAXP);
2519 musb->context.index_regs[i].rxcsr =
2520 musb_readw(epio, MUSB_RXCSR);
2521
2522 if (musb->dyn_fifo) {
2523 musb->context.index_regs[i].txfifoadd =
2524 musb_read_txfifoadd(musb_base);
2525 musb->context.index_regs[i].rxfifoadd =
2526 musb_read_rxfifoadd(musb_base);
2527 musb->context.index_regs[i].txfifosz =
2528 musb_read_txfifosz(musb_base);
2529 musb->context.index_regs[i].rxfifosz =
2530 musb_read_rxfifosz(musb_base);
2531 }
2532
2533 musb->context.index_regs[i].txtype =
2534 musb_readb(epio, MUSB_TXTYPE);
2535 musb->context.index_regs[i].txinterval =
2536 musb_readb(epio, MUSB_TXINTERVAL);
2537 musb->context.index_regs[i].rxtype =
2538 musb_readb(epio, MUSB_RXTYPE);
2539 musb->context.index_regs[i].rxinterval =
2540 musb_readb(epio, MUSB_RXINTERVAL);
2541
2542 musb->context.index_regs[i].txfunaddr =
2543 musb_read_txfunaddr(musb, i);
2544 musb->context.index_regs[i].txhubaddr =
2545 musb_read_txhubaddr(musb, i);
2546 musb->context.index_regs[i].txhubport =
2547 musb_read_txhubport(musb, i);
2548
2549 musb->context.index_regs[i].rxfunaddr =
2550 musb_read_rxfunaddr(musb, i);
2551 musb->context.index_regs[i].rxhubaddr =
2552 musb_read_rxhubaddr(musb, i);
2553 musb->context.index_regs[i].rxhubport =
2554 musb_read_rxhubport(musb, i);
2555 }
2556}
2557
2558static void musb_restore_context(struct musb *musb)
2559{
2560 int i;
2561 void __iomem *musb_base = musb->mregs;
2562 void __iomem *epio;
2563 u8 power;
2564
2565 musb_writew(musb_base, MUSB_FRAME, musb->context.frame);
2566 musb_writeb(musb_base, MUSB_TESTMODE, musb->context.testmode);
2567 musb_write_ulpi_buscontrol(musb->mregs, musb->context.busctl);
2568
2569 /* Don't affect SUSPENDM/RESUME bits in POWER reg */
2570 power = musb_readb(musb_base, MUSB_POWER);
2571 power &= MUSB_POWER_SUSPENDM | MUSB_POWER_RESUME;
2572 musb->context.power &= ~(MUSB_POWER_SUSPENDM | MUSB_POWER_RESUME);
2573 power |= musb->context.power;
2574 musb_writeb(musb_base, MUSB_POWER, power);
2575
2576 musb_writew(musb_base, MUSB_INTRTXE, musb->intrtxe);
2577 musb_writew(musb_base, MUSB_INTRRXE, musb->intrrxe);
2578 musb_writeb(musb_base, MUSB_INTRUSBE, musb->context.intrusbe);
2579 if (musb->context.devctl & MUSB_DEVCTL_SESSION)
2580 musb_writeb(musb_base, MUSB_DEVCTL, musb->context.devctl);
2581
2582 for (i = 0; i < musb->config->num_eps; ++i) {
2583 struct musb_hw_ep *hw_ep;
2584
2585 hw_ep = &musb->endpoints[i];
2586 if (!hw_ep)
2587 continue;
2588
2589 epio = hw_ep->regs;
2590 if (!epio)
2591 continue;
2592
2593 musb_writeb(musb_base, MUSB_INDEX, i);
2594 musb_writew(epio, MUSB_TXMAXP,
2595 musb->context.index_regs[i].txmaxp);
2596 musb_writew(epio, MUSB_TXCSR,
2597 musb->context.index_regs[i].txcsr);
2598 musb_writew(epio, MUSB_RXMAXP,
2599 musb->context.index_regs[i].rxmaxp);
2600 musb_writew(epio, MUSB_RXCSR,
2601 musb->context.index_regs[i].rxcsr);
2602
2603 if (musb->dyn_fifo) {
2604 musb_write_txfifosz(musb_base,
2605 musb->context.index_regs[i].txfifosz);
2606 musb_write_rxfifosz(musb_base,
2607 musb->context.index_regs[i].rxfifosz);
2608 musb_write_txfifoadd(musb_base,
2609 musb->context.index_regs[i].txfifoadd);
2610 musb_write_rxfifoadd(musb_base,
2611 musb->context.index_regs[i].rxfifoadd);
2612 }
2613
2614 musb_writeb(epio, MUSB_TXTYPE,
2615 musb->context.index_regs[i].txtype);
2616 musb_writeb(epio, MUSB_TXINTERVAL,
2617 musb->context.index_regs[i].txinterval);
2618 musb_writeb(epio, MUSB_RXTYPE,
2619 musb->context.index_regs[i].rxtype);
2620 musb_writeb(epio, MUSB_RXINTERVAL,
2621
2622 musb->context.index_regs[i].rxinterval);
2623 musb_write_txfunaddr(musb, i,
2624 musb->context.index_regs[i].txfunaddr);
2625 musb_write_txhubaddr(musb, i,
2626 musb->context.index_regs[i].txhubaddr);
2627 musb_write_txhubport(musb, i,
2628 musb->context.index_regs[i].txhubport);
2629
2630 musb_write_rxfunaddr(musb, i,
2631 musb->context.index_regs[i].rxfunaddr);
2632 musb_write_rxhubaddr(musb, i,
2633 musb->context.index_regs[i].rxhubaddr);
2634 musb_write_rxhubport(musb, i,
2635 musb->context.index_regs[i].rxhubport);
2636 }
2637 musb_writeb(musb_base, MUSB_INDEX, musb->context.index);
2638}
2639
2640static int musb_suspend(struct device *dev)
2641{
2642 struct musb *musb = dev_to_musb(dev);
2643 unsigned long flags;
2644 int ret;
2645
2646 ret = pm_runtime_get_sync(dev);
2647 if (ret < 0) {
2648 pm_runtime_put_noidle(dev);
2649 return ret;
2650 }
2651
2652 musb_platform_disable(musb);
2653 musb_disable_interrupts(musb);
2654
2655 musb->flush_irq_work = true;
2656 while (flush_delayed_work(&musb->irq_work))
2657 ;
2658 musb->flush_irq_work = false;
2659
2660 if (!(musb->io.quirks & MUSB_PRESERVE_SESSION))
2661 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
2662
2663 WARN_ON(!list_empty(&musb->pending_list));
2664
2665 spin_lock_irqsave(&musb->lock, flags);
2666
2667 if (is_peripheral_active(musb)) {
2668 /* FIXME force disconnect unless we know USB will wake
2669 * the system up quickly enough to respond ...
2670 */
2671 } else if (is_host_active(musb)) {
2672 /* we know all the children are suspended; sometimes
2673 * they will even be wakeup-enabled.
2674 */
2675 }
2676
2677 musb_save_context(musb);
2678
2679 spin_unlock_irqrestore(&musb->lock, flags);
2680 return 0;
2681}
2682
2683static int musb_resume(struct device *dev)
2684{
2685 struct musb *musb = dev_to_musb(dev);
2686 unsigned long flags;
2687 int error;
2688 u8 devctl;
2689 u8 mask;
2690
2691 /*
2692 * For static cmos like DaVinci, register values were preserved
2693 * unless for some reason the whole soc powered down or the USB
2694 * module got reset through the PSC (vs just being disabled).
2695 *
2696 * For the DSPS glue layer though, a full register restore has to
2697 * be done. As it shouldn't harm other platforms, we do it
2698 * unconditionally.
2699 */
2700
2701 musb_restore_context(musb);
2702
2703 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
2704 mask = MUSB_DEVCTL_BDEVICE | MUSB_DEVCTL_FSDEV | MUSB_DEVCTL_LSDEV;
2705 if ((devctl & mask) != (musb->context.devctl & mask))
2706 musb->port1_status = 0;
2707
2708 musb_enable_interrupts(musb);
2709 musb_platform_enable(musb);
2710
2711 spin_lock_irqsave(&musb->lock, flags);
2712 error = musb_run_resume_work(musb);
2713 if (error)
2714 dev_err(musb->controller, "resume work failed with %i\n",
2715 error);
2716 spin_unlock_irqrestore(&musb->lock, flags);
2717
2718 pm_runtime_mark_last_busy(dev);
2719 pm_runtime_put_autosuspend(dev);
2720
2721 return 0;
2722}
2723
2724static int musb_runtime_suspend(struct device *dev)
2725{
2726 struct musb *musb = dev_to_musb(dev);
2727
2728 musb_save_context(musb);
2729 musb->is_runtime_suspended = 1;
2730
2731 return 0;
2732}
2733
2734static int musb_runtime_resume(struct device *dev)
2735{
2736 struct musb *musb = dev_to_musb(dev);
2737 unsigned long flags;
2738 int error;
2739
2740 /*
2741 * When pm_runtime_get_sync called for the first time in driver
2742 * init, some of the structure is still not initialized which is
2743 * used in restore function. But clock needs to be
2744 * enabled before any register access, so
2745 * pm_runtime_get_sync has to be called.
2746 * Also context restore without save does not make
2747 * any sense
2748 */
2749 if (!musb->is_initialized)
2750 return 0;
2751
2752 musb_restore_context(musb);
2753
2754 spin_lock_irqsave(&musb->lock, flags);
2755 error = musb_run_resume_work(musb);
2756 if (error)
2757 dev_err(musb->controller, "resume work failed with %i\n",
2758 error);
2759 musb->is_runtime_suspended = 0;
2760 spin_unlock_irqrestore(&musb->lock, flags);
2761
2762 return 0;
2763}
2764
2765static const struct dev_pm_ops musb_dev_pm_ops = {
2766 .suspend = musb_suspend,
2767 .resume = musb_resume,
2768 .runtime_suspend = musb_runtime_suspend,
2769 .runtime_resume = musb_runtime_resume,
2770};
2771
2772#define MUSB_DEV_PM_OPS (&musb_dev_pm_ops)
2773#else
2774#define MUSB_DEV_PM_OPS NULL
2775#endif
2776
2777static struct platform_driver musb_driver = {
2778 .driver = {
2779 .name = (char *)musb_driver_name,
2780 .bus = &platform_bus_type,
2781 .pm = MUSB_DEV_PM_OPS,
2782 },
2783 .probe = musb_probe,
2784 .remove = musb_remove,
2785};
2786
2787module_platform_driver(musb_driver);