Loading...
1/*
2 * Real Time Clock interface for StrongARM SA1x00 and XScale PXA2xx
3 *
4 * Copyright (c) 2000 Nils Faerber
5 *
6 * Based on rtc.c by Paul Gortmaker
7 *
8 * Original Driver by Nils Faerber <nils@kernelconcepts.de>
9 *
10 * Modifications from:
11 * CIH <cih@coventive.com>
12 * Nicolas Pitre <nico@fluxnic.net>
13 * Andrew Christian <andrew.christian@hp.com>
14 *
15 * Converted to the RTC subsystem and Driver Model
16 * by Richard Purdie <rpurdie@rpsys.net>
17 *
18 * This program is free software; you can redistribute it and/or
19 * modify it under the terms of the GNU General Public License
20 * as published by the Free Software Foundation; either version
21 * 2 of the License, or (at your option) any later version.
22 */
23
24#include <linux/platform_device.h>
25#include <linux/module.h>
26#include <linux/rtc.h>
27#include <linux/init.h>
28#include <linux/fs.h>
29#include <linux/interrupt.h>
30#include <linux/string.h>
31#include <linux/pm.h>
32#include <linux/bitops.h>
33
34#include <mach/hardware.h>
35#include <asm/irq.h>
36
37#ifdef CONFIG_ARCH_PXA
38#include <mach/regs-rtc.h>
39#include <mach/regs-ost.h>
40#endif
41
42#define RTC_DEF_DIVIDER (32768 - 1)
43#define RTC_DEF_TRIM 0
44
45static const unsigned long RTC_FREQ = 1024;
46static struct rtc_time rtc_alarm;
47static DEFINE_SPINLOCK(sa1100_rtc_lock);
48
49static inline int rtc_periodic_alarm(struct rtc_time *tm)
50{
51 return (tm->tm_year == -1) ||
52 ((unsigned)tm->tm_mon >= 12) ||
53 ((unsigned)(tm->tm_mday - 1) >= 31) ||
54 ((unsigned)tm->tm_hour > 23) ||
55 ((unsigned)tm->tm_min > 59) ||
56 ((unsigned)tm->tm_sec > 59);
57}
58
59/*
60 * Calculate the next alarm time given the requested alarm time mask
61 * and the current time.
62 */
63static void rtc_next_alarm_time(struct rtc_time *next, struct rtc_time *now,
64 struct rtc_time *alrm)
65{
66 unsigned long next_time;
67 unsigned long now_time;
68
69 next->tm_year = now->tm_year;
70 next->tm_mon = now->tm_mon;
71 next->tm_mday = now->tm_mday;
72 next->tm_hour = alrm->tm_hour;
73 next->tm_min = alrm->tm_min;
74 next->tm_sec = alrm->tm_sec;
75
76 rtc_tm_to_time(now, &now_time);
77 rtc_tm_to_time(next, &next_time);
78
79 if (next_time < now_time) {
80 /* Advance one day */
81 next_time += 60 * 60 * 24;
82 rtc_time_to_tm(next_time, next);
83 }
84}
85
86static int rtc_update_alarm(struct rtc_time *alrm)
87{
88 struct rtc_time alarm_tm, now_tm;
89 unsigned long now, time;
90 int ret;
91
92 do {
93 now = RCNR;
94 rtc_time_to_tm(now, &now_tm);
95 rtc_next_alarm_time(&alarm_tm, &now_tm, alrm);
96 ret = rtc_tm_to_time(&alarm_tm, &time);
97 if (ret != 0)
98 break;
99
100 RTSR = RTSR & (RTSR_HZE|RTSR_ALE|RTSR_AL);
101 RTAR = time;
102 } while (now != RCNR);
103
104 return ret;
105}
106
107static irqreturn_t sa1100_rtc_interrupt(int irq, void *dev_id)
108{
109 struct platform_device *pdev = to_platform_device(dev_id);
110 struct rtc_device *rtc = platform_get_drvdata(pdev);
111 unsigned int rtsr;
112 unsigned long events = 0;
113
114 spin_lock(&sa1100_rtc_lock);
115
116 rtsr = RTSR;
117 /* clear interrupt sources */
118 RTSR = 0;
119 /* Fix for a nasty initialization problem the in SA11xx RTSR register.
120 * See also the comments in sa1100_rtc_probe(). */
121 if (rtsr & (RTSR_ALE | RTSR_HZE)) {
122 /* This is the original code, before there was the if test
123 * above. This code does not clear interrupts that were not
124 * enabled. */
125 RTSR = (RTSR_AL | RTSR_HZ) & (rtsr >> 2);
126 } else {
127 /* For some reason, it is possible to enter this routine
128 * without interruptions enabled, it has been tested with
129 * several units (Bug in SA11xx chip?).
130 *
131 * This situation leads to an infinite "loop" of interrupt
132 * routine calling and as a result the processor seems to
133 * lock on its first call to open(). */
134 RTSR = RTSR_AL | RTSR_HZ;
135 }
136
137 /* clear alarm interrupt if it has occurred */
138 if (rtsr & RTSR_AL)
139 rtsr &= ~RTSR_ALE;
140 RTSR = rtsr & (RTSR_ALE | RTSR_HZE);
141
142 /* update irq data & counter */
143 if (rtsr & RTSR_AL)
144 events |= RTC_AF | RTC_IRQF;
145 if (rtsr & RTSR_HZ)
146 events |= RTC_UF | RTC_IRQF;
147
148 rtc_update_irq(rtc, 1, events);
149
150 if (rtsr & RTSR_AL && rtc_periodic_alarm(&rtc_alarm))
151 rtc_update_alarm(&rtc_alarm);
152
153 spin_unlock(&sa1100_rtc_lock);
154
155 return IRQ_HANDLED;
156}
157
158static int sa1100_rtc_open(struct device *dev)
159{
160 int ret;
161 struct platform_device *plat_dev = to_platform_device(dev);
162 struct rtc_device *rtc = platform_get_drvdata(plat_dev);
163
164 ret = request_irq(IRQ_RTC1Hz, sa1100_rtc_interrupt, IRQF_DISABLED,
165 "rtc 1Hz", dev);
166 if (ret) {
167 dev_err(dev, "IRQ %d already in use.\n", IRQ_RTC1Hz);
168 goto fail_ui;
169 }
170 ret = request_irq(IRQ_RTCAlrm, sa1100_rtc_interrupt, IRQF_DISABLED,
171 "rtc Alrm", dev);
172 if (ret) {
173 dev_err(dev, "IRQ %d already in use.\n", IRQ_RTCAlrm);
174 goto fail_ai;
175 }
176 rtc->max_user_freq = RTC_FREQ;
177 rtc_irq_set_freq(rtc, NULL, RTC_FREQ);
178
179 return 0;
180
181 fail_ai:
182 free_irq(IRQ_RTC1Hz, dev);
183 fail_ui:
184 return ret;
185}
186
187static void sa1100_rtc_release(struct device *dev)
188{
189 spin_lock_irq(&sa1100_rtc_lock);
190 RTSR = 0;
191 OIER &= ~OIER_E1;
192 OSSR = OSSR_M1;
193 spin_unlock_irq(&sa1100_rtc_lock);
194
195 free_irq(IRQ_RTCAlrm, dev);
196 free_irq(IRQ_RTC1Hz, dev);
197}
198
199static int sa1100_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
200{
201 spin_lock_irq(&sa1100_rtc_lock);
202 if (enabled)
203 RTSR |= RTSR_ALE;
204 else
205 RTSR &= ~RTSR_ALE;
206 spin_unlock_irq(&sa1100_rtc_lock);
207 return 0;
208}
209
210static int sa1100_rtc_read_time(struct device *dev, struct rtc_time *tm)
211{
212 rtc_time_to_tm(RCNR, tm);
213 return 0;
214}
215
216static int sa1100_rtc_set_time(struct device *dev, struct rtc_time *tm)
217{
218 unsigned long time;
219 int ret;
220
221 ret = rtc_tm_to_time(tm, &time);
222 if (ret == 0)
223 RCNR = time;
224 return ret;
225}
226
227static int sa1100_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
228{
229 u32 rtsr;
230
231 memcpy(&alrm->time, &rtc_alarm, sizeof(struct rtc_time));
232 rtsr = RTSR;
233 alrm->enabled = (rtsr & RTSR_ALE) ? 1 : 0;
234 alrm->pending = (rtsr & RTSR_AL) ? 1 : 0;
235 return 0;
236}
237
238static int sa1100_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
239{
240 int ret;
241
242 spin_lock_irq(&sa1100_rtc_lock);
243 ret = rtc_update_alarm(&alrm->time);
244 if (ret == 0) {
245 if (alrm->enabled)
246 RTSR |= RTSR_ALE;
247 else
248 RTSR &= ~RTSR_ALE;
249 }
250 spin_unlock_irq(&sa1100_rtc_lock);
251
252 return ret;
253}
254
255static int sa1100_rtc_proc(struct device *dev, struct seq_file *seq)
256{
257 seq_printf(seq, "trim/divider\t\t: 0x%08x\n", (u32) RTTR);
258 seq_printf(seq, "RTSR\t\t\t: 0x%08x\n", (u32)RTSR);
259
260 return 0;
261}
262
263static const struct rtc_class_ops sa1100_rtc_ops = {
264 .open = sa1100_rtc_open,
265 .release = sa1100_rtc_release,
266 .read_time = sa1100_rtc_read_time,
267 .set_time = sa1100_rtc_set_time,
268 .read_alarm = sa1100_rtc_read_alarm,
269 .set_alarm = sa1100_rtc_set_alarm,
270 .proc = sa1100_rtc_proc,
271 .alarm_irq_enable = sa1100_rtc_alarm_irq_enable,
272};
273
274static int sa1100_rtc_probe(struct platform_device *pdev)
275{
276 struct rtc_device *rtc;
277
278 /*
279 * According to the manual we should be able to let RTTR be zero
280 * and then a default diviser for a 32.768KHz clock is used.
281 * Apparently this doesn't work, at least for my SA1110 rev 5.
282 * If the clock divider is uninitialized then reset it to the
283 * default value to get the 1Hz clock.
284 */
285 if (RTTR == 0) {
286 RTTR = RTC_DEF_DIVIDER + (RTC_DEF_TRIM << 16);
287 dev_warn(&pdev->dev, "warning: "
288 "initializing default clock divider/trim value\n");
289 /* The current RTC value probably doesn't make sense either */
290 RCNR = 0;
291 }
292
293 device_init_wakeup(&pdev->dev, 1);
294
295 rtc = rtc_device_register(pdev->name, &pdev->dev, &sa1100_rtc_ops,
296 THIS_MODULE);
297
298 if (IS_ERR(rtc))
299 return PTR_ERR(rtc);
300
301 platform_set_drvdata(pdev, rtc);
302
303 /* Fix for a nasty initialization problem the in SA11xx RTSR register.
304 * See also the comments in sa1100_rtc_interrupt().
305 *
306 * Sometimes bit 1 of the RTSR (RTSR_HZ) will wake up 1, which means an
307 * interrupt pending, even though interrupts were never enabled.
308 * In this case, this bit it must be reset before enabling
309 * interruptions to avoid a nonexistent interrupt to occur.
310 *
311 * In principle, the same problem would apply to bit 0, although it has
312 * never been observed to happen.
313 *
314 * This issue is addressed both here and in sa1100_rtc_interrupt().
315 * If the issue is not addressed here, in the times when the processor
316 * wakes up with the bit set there will be one spurious interrupt.
317 *
318 * The issue is also dealt with in sa1100_rtc_interrupt() to be on the
319 * safe side, once the condition that lead to this strange
320 * initialization is unknown and could in principle happen during
321 * normal processing.
322 *
323 * Notice that clearing bit 1 and 0 is accomplished by writting ONES to
324 * the corresponding bits in RTSR. */
325 RTSR = RTSR_AL | RTSR_HZ;
326
327 return 0;
328}
329
330static int sa1100_rtc_remove(struct platform_device *pdev)
331{
332 struct rtc_device *rtc = platform_get_drvdata(pdev);
333
334 if (rtc)
335 rtc_device_unregister(rtc);
336
337 return 0;
338}
339
340#ifdef CONFIG_PM
341static int sa1100_rtc_suspend(struct device *dev)
342{
343 if (device_may_wakeup(dev))
344 enable_irq_wake(IRQ_RTCAlrm);
345 return 0;
346}
347
348static int sa1100_rtc_resume(struct device *dev)
349{
350 if (device_may_wakeup(dev))
351 disable_irq_wake(IRQ_RTCAlrm);
352 return 0;
353}
354
355static const struct dev_pm_ops sa1100_rtc_pm_ops = {
356 .suspend = sa1100_rtc_suspend,
357 .resume = sa1100_rtc_resume,
358};
359#endif
360
361static struct platform_driver sa1100_rtc_driver = {
362 .probe = sa1100_rtc_probe,
363 .remove = sa1100_rtc_remove,
364 .driver = {
365 .name = "sa1100-rtc",
366#ifdef CONFIG_PM
367 .pm = &sa1100_rtc_pm_ops,
368#endif
369 },
370};
371
372static int __init sa1100_rtc_init(void)
373{
374 return platform_driver_register(&sa1100_rtc_driver);
375}
376
377static void __exit sa1100_rtc_exit(void)
378{
379 platform_driver_unregister(&sa1100_rtc_driver);
380}
381
382module_init(sa1100_rtc_init);
383module_exit(sa1100_rtc_exit);
384
385MODULE_AUTHOR("Richard Purdie <rpurdie@rpsys.net>");
386MODULE_DESCRIPTION("SA11x0/PXA2xx Realtime Clock Driver (RTC)");
387MODULE_LICENSE("GPL");
388MODULE_ALIAS("platform:sa1100-rtc");
1/*
2 * Real Time Clock interface for StrongARM SA1x00 and XScale PXA2xx
3 *
4 * Copyright (c) 2000 Nils Faerber
5 *
6 * Based on rtc.c by Paul Gortmaker
7 *
8 * Original Driver by Nils Faerber <nils@kernelconcepts.de>
9 *
10 * Modifications from:
11 * CIH <cih@coventive.com>
12 * Nicolas Pitre <nico@fluxnic.net>
13 * Andrew Christian <andrew.christian@hp.com>
14 *
15 * Converted to the RTC subsystem and Driver Model
16 * by Richard Purdie <rpurdie@rpsys.net>
17 *
18 * This program is free software; you can redistribute it and/or
19 * modify it under the terms of the GNU General Public License
20 * as published by the Free Software Foundation; either version
21 * 2 of the License, or (at your option) any later version.
22 */
23
24#include <linux/platform_device.h>
25#include <linux/module.h>
26#include <linux/clk.h>
27#include <linux/rtc.h>
28#include <linux/init.h>
29#include <linux/fs.h>
30#include <linux/interrupt.h>
31#include <linux/slab.h>
32#include <linux/string.h>
33#include <linux/of.h>
34#include <linux/pm.h>
35#include <linux/bitops.h>
36#include <linux/io.h>
37
38#define RTSR_HZE BIT(3) /* HZ interrupt enable */
39#define RTSR_ALE BIT(2) /* RTC alarm interrupt enable */
40#define RTSR_HZ BIT(1) /* HZ rising-edge detected */
41#define RTSR_AL BIT(0) /* RTC alarm detected */
42
43#include "rtc-sa1100.h"
44
45#define RTC_DEF_DIVIDER (32768 - 1)
46#define RTC_DEF_TRIM 0
47#define RTC_FREQ 1024
48
49
50static irqreturn_t sa1100_rtc_interrupt(int irq, void *dev_id)
51{
52 struct sa1100_rtc *info = dev_get_drvdata(dev_id);
53 struct rtc_device *rtc = info->rtc;
54 unsigned int rtsr;
55 unsigned long events = 0;
56
57 spin_lock(&info->lock);
58
59 rtsr = readl_relaxed(info->rtsr);
60 /* clear interrupt sources */
61 writel_relaxed(0, info->rtsr);
62 /* Fix for a nasty initialization problem the in SA11xx RTSR register.
63 * See also the comments in sa1100_rtc_probe(). */
64 if (rtsr & (RTSR_ALE | RTSR_HZE)) {
65 /* This is the original code, before there was the if test
66 * above. This code does not clear interrupts that were not
67 * enabled. */
68 writel_relaxed((RTSR_AL | RTSR_HZ) & (rtsr >> 2), info->rtsr);
69 } else {
70 /* For some reason, it is possible to enter this routine
71 * without interruptions enabled, it has been tested with
72 * several units (Bug in SA11xx chip?).
73 *
74 * This situation leads to an infinite "loop" of interrupt
75 * routine calling and as a result the processor seems to
76 * lock on its first call to open(). */
77 writel_relaxed(RTSR_AL | RTSR_HZ, info->rtsr);
78 }
79
80 /* clear alarm interrupt if it has occurred */
81 if (rtsr & RTSR_AL)
82 rtsr &= ~RTSR_ALE;
83 writel_relaxed(rtsr & (RTSR_ALE | RTSR_HZE), info->rtsr);
84
85 /* update irq data & counter */
86 if (rtsr & RTSR_AL)
87 events |= RTC_AF | RTC_IRQF;
88 if (rtsr & RTSR_HZ)
89 events |= RTC_UF | RTC_IRQF;
90
91 rtc_update_irq(rtc, 1, events);
92
93 spin_unlock(&info->lock);
94
95 return IRQ_HANDLED;
96}
97
98static int sa1100_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
99{
100 u32 rtsr;
101 struct sa1100_rtc *info = dev_get_drvdata(dev);
102
103 spin_lock_irq(&info->lock);
104 rtsr = readl_relaxed(info->rtsr);
105 if (enabled)
106 rtsr |= RTSR_ALE;
107 else
108 rtsr &= ~RTSR_ALE;
109 writel_relaxed(rtsr, info->rtsr);
110 spin_unlock_irq(&info->lock);
111 return 0;
112}
113
114static int sa1100_rtc_read_time(struct device *dev, struct rtc_time *tm)
115{
116 struct sa1100_rtc *info = dev_get_drvdata(dev);
117
118 rtc_time_to_tm(readl_relaxed(info->rcnr), tm);
119 return 0;
120}
121
122static int sa1100_rtc_set_time(struct device *dev, struct rtc_time *tm)
123{
124 struct sa1100_rtc *info = dev_get_drvdata(dev);
125 unsigned long time;
126 int ret;
127
128 ret = rtc_tm_to_time(tm, &time);
129 if (ret == 0)
130 writel_relaxed(time, info->rcnr);
131 return ret;
132}
133
134static int sa1100_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
135{
136 u32 rtsr;
137 struct sa1100_rtc *info = dev_get_drvdata(dev);
138
139 rtsr = readl_relaxed(info->rtsr);
140 alrm->enabled = (rtsr & RTSR_ALE) ? 1 : 0;
141 alrm->pending = (rtsr & RTSR_AL) ? 1 : 0;
142 return 0;
143}
144
145static int sa1100_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
146{
147 struct sa1100_rtc *info = dev_get_drvdata(dev);
148 unsigned long time;
149 int ret;
150
151 spin_lock_irq(&info->lock);
152 ret = rtc_tm_to_time(&alrm->time, &time);
153 if (ret != 0)
154 goto out;
155 writel_relaxed(readl_relaxed(info->rtsr) &
156 (RTSR_HZE | RTSR_ALE | RTSR_AL), info->rtsr);
157 writel_relaxed(time, info->rtar);
158 if (alrm->enabled)
159 writel_relaxed(readl_relaxed(info->rtsr) | RTSR_ALE, info->rtsr);
160 else
161 writel_relaxed(readl_relaxed(info->rtsr) & ~RTSR_ALE, info->rtsr);
162out:
163 spin_unlock_irq(&info->lock);
164
165 return ret;
166}
167
168static int sa1100_rtc_proc(struct device *dev, struct seq_file *seq)
169{
170 struct sa1100_rtc *info = dev_get_drvdata(dev);
171
172 seq_printf(seq, "trim/divider\t\t: 0x%08x\n", readl_relaxed(info->rttr));
173 seq_printf(seq, "RTSR\t\t\t: 0x%08x\n", readl_relaxed(info->rtsr));
174
175 return 0;
176}
177
178static const struct rtc_class_ops sa1100_rtc_ops = {
179 .read_time = sa1100_rtc_read_time,
180 .set_time = sa1100_rtc_set_time,
181 .read_alarm = sa1100_rtc_read_alarm,
182 .set_alarm = sa1100_rtc_set_alarm,
183 .proc = sa1100_rtc_proc,
184 .alarm_irq_enable = sa1100_rtc_alarm_irq_enable,
185};
186
187int sa1100_rtc_init(struct platform_device *pdev, struct sa1100_rtc *info)
188{
189 struct rtc_device *rtc;
190 int ret;
191
192 spin_lock_init(&info->lock);
193
194 info->clk = devm_clk_get(&pdev->dev, NULL);
195 if (IS_ERR(info->clk)) {
196 dev_err(&pdev->dev, "failed to find rtc clock source\n");
197 return PTR_ERR(info->clk);
198 }
199
200 ret = clk_prepare_enable(info->clk);
201 if (ret)
202 return ret;
203 /*
204 * According to the manual we should be able to let RTTR be zero
205 * and then a default diviser for a 32.768KHz clock is used.
206 * Apparently this doesn't work, at least for my SA1110 rev 5.
207 * If the clock divider is uninitialized then reset it to the
208 * default value to get the 1Hz clock.
209 */
210 if (readl_relaxed(info->rttr) == 0) {
211 writel_relaxed(RTC_DEF_DIVIDER + (RTC_DEF_TRIM << 16), info->rttr);
212 dev_warn(&pdev->dev, "warning: "
213 "initializing default clock divider/trim value\n");
214 /* The current RTC value probably doesn't make sense either */
215 writel_relaxed(0, info->rcnr);
216 }
217
218 rtc = devm_rtc_device_register(&pdev->dev, pdev->name, &sa1100_rtc_ops,
219 THIS_MODULE);
220 if (IS_ERR(rtc)) {
221 clk_disable_unprepare(info->clk);
222 return PTR_ERR(rtc);
223 }
224 info->rtc = rtc;
225
226 rtc->max_user_freq = RTC_FREQ;
227 rtc_irq_set_freq(rtc, NULL, RTC_FREQ);
228
229 /* Fix for a nasty initialization problem the in SA11xx RTSR register.
230 * See also the comments in sa1100_rtc_interrupt().
231 *
232 * Sometimes bit 1 of the RTSR (RTSR_HZ) will wake up 1, which means an
233 * interrupt pending, even though interrupts were never enabled.
234 * In this case, this bit it must be reset before enabling
235 * interruptions to avoid a nonexistent interrupt to occur.
236 *
237 * In principle, the same problem would apply to bit 0, although it has
238 * never been observed to happen.
239 *
240 * This issue is addressed both here and in sa1100_rtc_interrupt().
241 * If the issue is not addressed here, in the times when the processor
242 * wakes up with the bit set there will be one spurious interrupt.
243 *
244 * The issue is also dealt with in sa1100_rtc_interrupt() to be on the
245 * safe side, once the condition that lead to this strange
246 * initialization is unknown and could in principle happen during
247 * normal processing.
248 *
249 * Notice that clearing bit 1 and 0 is accomplished by writting ONES to
250 * the corresponding bits in RTSR. */
251 writel_relaxed(RTSR_AL | RTSR_HZ, info->rtsr);
252
253 return 0;
254}
255EXPORT_SYMBOL_GPL(sa1100_rtc_init);
256
257static int sa1100_rtc_probe(struct platform_device *pdev)
258{
259 struct sa1100_rtc *info;
260 struct resource *iores;
261 void __iomem *base;
262 int irq_1hz, irq_alarm;
263 int ret;
264
265 irq_1hz = platform_get_irq_byname(pdev, "rtc 1Hz");
266 irq_alarm = platform_get_irq_byname(pdev, "rtc alarm");
267 if (irq_1hz < 0 || irq_alarm < 0)
268 return -ENODEV;
269
270 info = devm_kzalloc(&pdev->dev, sizeof(struct sa1100_rtc), GFP_KERNEL);
271 if (!info)
272 return -ENOMEM;
273 info->irq_1hz = irq_1hz;
274 info->irq_alarm = irq_alarm;
275
276 ret = devm_request_irq(&pdev->dev, irq_1hz, sa1100_rtc_interrupt, 0,
277 "rtc 1Hz", &pdev->dev);
278 if (ret) {
279 dev_err(&pdev->dev, "IRQ %d already in use.\n", irq_1hz);
280 return ret;
281 }
282 ret = devm_request_irq(&pdev->dev, irq_alarm, sa1100_rtc_interrupt, 0,
283 "rtc Alrm", &pdev->dev);
284 if (ret) {
285 dev_err(&pdev->dev, "IRQ %d already in use.\n", irq_alarm);
286 return ret;
287 }
288
289 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
290 base = devm_ioremap_resource(&pdev->dev, iores);
291 if (IS_ERR(base))
292 return PTR_ERR(base);
293
294 if (IS_ENABLED(CONFIG_ARCH_SA1100) ||
295 of_device_is_compatible(pdev->dev.of_node, "mrvl,sa1100-rtc")) {
296 info->rcnr = base + 0x04;
297 info->rtsr = base + 0x10;
298 info->rtar = base + 0x00;
299 info->rttr = base + 0x08;
300 } else {
301 info->rcnr = base + 0x0;
302 info->rtsr = base + 0x8;
303 info->rtar = base + 0x4;
304 info->rttr = base + 0xc;
305 }
306
307 platform_set_drvdata(pdev, info);
308 device_init_wakeup(&pdev->dev, 1);
309
310 return sa1100_rtc_init(pdev, info);
311}
312
313static int sa1100_rtc_remove(struct platform_device *pdev)
314{
315 struct sa1100_rtc *info = platform_get_drvdata(pdev);
316
317 if (info) {
318 spin_lock_irq(&info->lock);
319 writel_relaxed(0, info->rtsr);
320 spin_unlock_irq(&info->lock);
321 clk_disable_unprepare(info->clk);
322 }
323
324 return 0;
325}
326
327#ifdef CONFIG_PM_SLEEP
328static int sa1100_rtc_suspend(struct device *dev)
329{
330 struct sa1100_rtc *info = dev_get_drvdata(dev);
331 if (device_may_wakeup(dev))
332 enable_irq_wake(info->irq_alarm);
333 return 0;
334}
335
336static int sa1100_rtc_resume(struct device *dev)
337{
338 struct sa1100_rtc *info = dev_get_drvdata(dev);
339 if (device_may_wakeup(dev))
340 disable_irq_wake(info->irq_alarm);
341 return 0;
342}
343#endif
344
345static SIMPLE_DEV_PM_OPS(sa1100_rtc_pm_ops, sa1100_rtc_suspend,
346 sa1100_rtc_resume);
347
348#ifdef CONFIG_OF
349static const struct of_device_id sa1100_rtc_dt_ids[] = {
350 { .compatible = "mrvl,sa1100-rtc", },
351 { .compatible = "mrvl,mmp-rtc", },
352 {}
353};
354MODULE_DEVICE_TABLE(of, sa1100_rtc_dt_ids);
355#endif
356
357static struct platform_driver sa1100_rtc_driver = {
358 .probe = sa1100_rtc_probe,
359 .remove = sa1100_rtc_remove,
360 .driver = {
361 .name = "sa1100-rtc",
362 .pm = &sa1100_rtc_pm_ops,
363 .of_match_table = of_match_ptr(sa1100_rtc_dt_ids),
364 },
365};
366
367module_platform_driver(sa1100_rtc_driver);
368
369MODULE_AUTHOR("Richard Purdie <rpurdie@rpsys.net>");
370MODULE_DESCRIPTION("SA11x0/PXA2xx Realtime Clock Driver (RTC)");
371MODULE_LICENSE("GPL");
372MODULE_ALIAS("platform:sa1100-rtc");