Loading...
1/*
2 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/nl80211.h>
18#include <linux/delay.h>
19#include "ath9k.h"
20#include "btcoex.h"
21
22static u8 parse_mpdudensity(u8 mpdudensity)
23{
24 /*
25 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
26 * 0 for no restriction
27 * 1 for 1/4 us
28 * 2 for 1/2 us
29 * 3 for 1 us
30 * 4 for 2 us
31 * 5 for 4 us
32 * 6 for 8 us
33 * 7 for 16 us
34 */
35 switch (mpdudensity) {
36 case 0:
37 return 0;
38 case 1:
39 case 2:
40 case 3:
41 /* Our lower layer calculations limit our precision to
42 1 microsecond */
43 return 1;
44 case 4:
45 return 2;
46 case 5:
47 return 4;
48 case 6:
49 return 8;
50 case 7:
51 return 16;
52 default:
53 return 0;
54 }
55}
56
57static bool ath9k_has_pending_frames(struct ath_softc *sc, struct ath_txq *txq)
58{
59 bool pending = false;
60
61 spin_lock_bh(&txq->axq_lock);
62
63 if (txq->axq_depth || !list_empty(&txq->axq_acq))
64 pending = true;
65
66 spin_unlock_bh(&txq->axq_lock);
67 return pending;
68}
69
70static bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
71{
72 unsigned long flags;
73 bool ret;
74
75 spin_lock_irqsave(&sc->sc_pm_lock, flags);
76 ret = ath9k_hw_setpower(sc->sc_ah, mode);
77 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
78
79 return ret;
80}
81
82void ath9k_ps_wakeup(struct ath_softc *sc)
83{
84 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
85 unsigned long flags;
86 enum ath9k_power_mode power_mode;
87
88 spin_lock_irqsave(&sc->sc_pm_lock, flags);
89 if (++sc->ps_usecount != 1)
90 goto unlock;
91
92 power_mode = sc->sc_ah->power_mode;
93 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
94
95 /*
96 * While the hardware is asleep, the cycle counters contain no
97 * useful data. Better clear them now so that they don't mess up
98 * survey data results.
99 */
100 if (power_mode != ATH9K_PM_AWAKE) {
101 spin_lock(&common->cc_lock);
102 ath_hw_cycle_counters_update(common);
103 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
104 spin_unlock(&common->cc_lock);
105 }
106
107 unlock:
108 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
109}
110
111void ath9k_ps_restore(struct ath_softc *sc)
112{
113 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
114 unsigned long flags;
115
116 spin_lock_irqsave(&sc->sc_pm_lock, flags);
117 if (--sc->ps_usecount != 0)
118 goto unlock;
119
120 spin_lock(&common->cc_lock);
121 ath_hw_cycle_counters_update(common);
122 spin_unlock(&common->cc_lock);
123
124 if (sc->ps_idle)
125 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
126 else if (sc->ps_enabled &&
127 !(sc->ps_flags & (PS_WAIT_FOR_BEACON |
128 PS_WAIT_FOR_CAB |
129 PS_WAIT_FOR_PSPOLL_DATA |
130 PS_WAIT_FOR_TX_ACK)))
131 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
132
133 unlock:
134 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
135}
136
137void ath_start_ani(struct ath_common *common)
138{
139 struct ath_hw *ah = common->ah;
140 unsigned long timestamp = jiffies_to_msecs(jiffies);
141 struct ath_softc *sc = (struct ath_softc *) common->priv;
142
143 if (!(sc->sc_flags & SC_OP_ANI_RUN))
144 return;
145
146 if (sc->sc_flags & SC_OP_OFFCHANNEL)
147 return;
148
149 common->ani.longcal_timer = timestamp;
150 common->ani.shortcal_timer = timestamp;
151 common->ani.checkani_timer = timestamp;
152
153 mod_timer(&common->ani.timer,
154 jiffies +
155 msecs_to_jiffies((u32)ah->config.ani_poll_interval));
156}
157
158static void ath_update_survey_nf(struct ath_softc *sc, int channel)
159{
160 struct ath_hw *ah = sc->sc_ah;
161 struct ath9k_channel *chan = &ah->channels[channel];
162 struct survey_info *survey = &sc->survey[channel];
163
164 if (chan->noisefloor) {
165 survey->filled |= SURVEY_INFO_NOISE_DBM;
166 survey->noise = chan->noisefloor;
167 }
168}
169
170/*
171 * Updates the survey statistics and returns the busy time since last
172 * update in %, if the measurement duration was long enough for the
173 * result to be useful, -1 otherwise.
174 */
175static int ath_update_survey_stats(struct ath_softc *sc)
176{
177 struct ath_hw *ah = sc->sc_ah;
178 struct ath_common *common = ath9k_hw_common(ah);
179 int pos = ah->curchan - &ah->channels[0];
180 struct survey_info *survey = &sc->survey[pos];
181 struct ath_cycle_counters *cc = &common->cc_survey;
182 unsigned int div = common->clockrate * 1000;
183 int ret = 0;
184
185 if (!ah->curchan)
186 return -1;
187
188 if (ah->power_mode == ATH9K_PM_AWAKE)
189 ath_hw_cycle_counters_update(common);
190
191 if (cc->cycles > 0) {
192 survey->filled |= SURVEY_INFO_CHANNEL_TIME |
193 SURVEY_INFO_CHANNEL_TIME_BUSY |
194 SURVEY_INFO_CHANNEL_TIME_RX |
195 SURVEY_INFO_CHANNEL_TIME_TX;
196 survey->channel_time += cc->cycles / div;
197 survey->channel_time_busy += cc->rx_busy / div;
198 survey->channel_time_rx += cc->rx_frame / div;
199 survey->channel_time_tx += cc->tx_frame / div;
200 }
201
202 if (cc->cycles < div)
203 return -1;
204
205 if (cc->cycles > 0)
206 ret = cc->rx_busy * 100 / cc->cycles;
207
208 memset(cc, 0, sizeof(*cc));
209
210 ath_update_survey_nf(sc, pos);
211
212 return ret;
213}
214
215/*
216 * Set/change channels. If the channel is really being changed, it's done
217 * by reseting the chip. To accomplish this we must first cleanup any pending
218 * DMA, then restart stuff.
219*/
220static int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
221 struct ath9k_channel *hchan)
222{
223 struct ath_hw *ah = sc->sc_ah;
224 struct ath_common *common = ath9k_hw_common(ah);
225 struct ieee80211_conf *conf = &common->hw->conf;
226 bool fastcc = true, stopped;
227 struct ieee80211_channel *channel = hw->conf.channel;
228 struct ath9k_hw_cal_data *caldata = NULL;
229 int r;
230
231 if (sc->sc_flags & SC_OP_INVALID)
232 return -EIO;
233
234 sc->hw_busy_count = 0;
235
236 del_timer_sync(&common->ani.timer);
237 cancel_work_sync(&sc->paprd_work);
238 cancel_work_sync(&sc->hw_check_work);
239 cancel_delayed_work_sync(&sc->tx_complete_work);
240 cancel_delayed_work_sync(&sc->hw_pll_work);
241
242 ath9k_ps_wakeup(sc);
243
244 spin_lock_bh(&sc->sc_pcu_lock);
245
246 /*
247 * This is only performed if the channel settings have
248 * actually changed.
249 *
250 * To switch channels clear any pending DMA operations;
251 * wait long enough for the RX fifo to drain, reset the
252 * hardware at the new frequency, and then re-enable
253 * the relevant bits of the h/w.
254 */
255 ath9k_hw_disable_interrupts(ah);
256 stopped = ath_drain_all_txq(sc, false);
257
258 if (!ath_stoprecv(sc))
259 stopped = false;
260
261 if (!ath9k_hw_check_alive(ah))
262 stopped = false;
263
264 /* XXX: do not flush receive queue here. We don't want
265 * to flush data frames already in queue because of
266 * changing channel. */
267
268 if (!stopped || !(sc->sc_flags & SC_OP_OFFCHANNEL))
269 fastcc = false;
270
271 if (!(sc->sc_flags & SC_OP_OFFCHANNEL))
272 caldata = &sc->caldata;
273
274 ath_dbg(common, ATH_DBG_CONFIG,
275 "(%u MHz) -> (%u MHz), conf_is_ht40: %d fastcc: %d\n",
276 sc->sc_ah->curchan->channel,
277 channel->center_freq, conf_is_ht40(conf),
278 fastcc);
279
280 r = ath9k_hw_reset(ah, hchan, caldata, fastcc);
281 if (r) {
282 ath_err(common,
283 "Unable to reset channel (%u MHz), reset status %d\n",
284 channel->center_freq, r);
285 goto ps_restore;
286 }
287
288 if (ath_startrecv(sc) != 0) {
289 ath_err(common, "Unable to restart recv logic\n");
290 r = -EIO;
291 goto ps_restore;
292 }
293
294 ath9k_cmn_update_txpow(ah, sc->curtxpow,
295 sc->config.txpowlimit, &sc->curtxpow);
296 ath9k_hw_set_interrupts(ah, ah->imask);
297
298 if (!(sc->sc_flags & (SC_OP_OFFCHANNEL))) {
299 if (sc->sc_flags & SC_OP_BEACONS)
300 ath_set_beacon(sc);
301 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
302 ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work, HZ/2);
303 if (!common->disable_ani)
304 ath_start_ani(common);
305 }
306
307 ps_restore:
308 ieee80211_wake_queues(hw);
309
310 spin_unlock_bh(&sc->sc_pcu_lock);
311
312 ath9k_ps_restore(sc);
313 return r;
314}
315
316static void ath_paprd_activate(struct ath_softc *sc)
317{
318 struct ath_hw *ah = sc->sc_ah;
319 struct ath9k_hw_cal_data *caldata = ah->caldata;
320 struct ath_common *common = ath9k_hw_common(ah);
321 int chain;
322
323 if (!caldata || !caldata->paprd_done)
324 return;
325
326 ath9k_ps_wakeup(sc);
327 ar9003_paprd_enable(ah, false);
328 for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
329 if (!(common->tx_chainmask & BIT(chain)))
330 continue;
331
332 ar9003_paprd_populate_single_table(ah, caldata, chain);
333 }
334
335 ar9003_paprd_enable(ah, true);
336 ath9k_ps_restore(sc);
337}
338
339static bool ath_paprd_send_frame(struct ath_softc *sc, struct sk_buff *skb, int chain)
340{
341 struct ieee80211_hw *hw = sc->hw;
342 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
343 struct ath_hw *ah = sc->sc_ah;
344 struct ath_common *common = ath9k_hw_common(ah);
345 struct ath_tx_control txctl;
346 int time_left;
347
348 memset(&txctl, 0, sizeof(txctl));
349 txctl.txq = sc->tx.txq_map[WME_AC_BE];
350
351 memset(tx_info, 0, sizeof(*tx_info));
352 tx_info->band = hw->conf.channel->band;
353 tx_info->flags |= IEEE80211_TX_CTL_NO_ACK;
354 tx_info->control.rates[0].idx = 0;
355 tx_info->control.rates[0].count = 1;
356 tx_info->control.rates[0].flags = IEEE80211_TX_RC_MCS;
357 tx_info->control.rates[1].idx = -1;
358
359 init_completion(&sc->paprd_complete);
360 txctl.paprd = BIT(chain);
361
362 if (ath_tx_start(hw, skb, &txctl) != 0) {
363 ath_dbg(common, ATH_DBG_CALIBRATE, "PAPRD TX failed\n");
364 dev_kfree_skb_any(skb);
365 return false;
366 }
367
368 time_left = wait_for_completion_timeout(&sc->paprd_complete,
369 msecs_to_jiffies(ATH_PAPRD_TIMEOUT));
370
371 if (!time_left)
372 ath_dbg(common, ATH_DBG_CALIBRATE,
373 "Timeout waiting for paprd training on TX chain %d\n",
374 chain);
375
376 return !!time_left;
377}
378
379void ath_paprd_calibrate(struct work_struct *work)
380{
381 struct ath_softc *sc = container_of(work, struct ath_softc, paprd_work);
382 struct ieee80211_hw *hw = sc->hw;
383 struct ath_hw *ah = sc->sc_ah;
384 struct ieee80211_hdr *hdr;
385 struct sk_buff *skb = NULL;
386 struct ath9k_hw_cal_data *caldata = ah->caldata;
387 struct ath_common *common = ath9k_hw_common(ah);
388 int ftype;
389 int chain_ok = 0;
390 int chain;
391 int len = 1800;
392
393 if (!caldata)
394 return;
395
396 ath9k_ps_wakeup(sc);
397
398 if (ar9003_paprd_init_table(ah) < 0)
399 goto fail_paprd;
400
401 skb = alloc_skb(len, GFP_KERNEL);
402 if (!skb)
403 goto fail_paprd;
404
405 skb_put(skb, len);
406 memset(skb->data, 0, len);
407 hdr = (struct ieee80211_hdr *)skb->data;
408 ftype = IEEE80211_FTYPE_DATA | IEEE80211_STYPE_NULLFUNC;
409 hdr->frame_control = cpu_to_le16(ftype);
410 hdr->duration_id = cpu_to_le16(10);
411 memcpy(hdr->addr1, hw->wiphy->perm_addr, ETH_ALEN);
412 memcpy(hdr->addr2, hw->wiphy->perm_addr, ETH_ALEN);
413 memcpy(hdr->addr3, hw->wiphy->perm_addr, ETH_ALEN);
414
415 for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
416 if (!(common->tx_chainmask & BIT(chain)))
417 continue;
418
419 chain_ok = 0;
420
421 ath_dbg(common, ATH_DBG_CALIBRATE,
422 "Sending PAPRD frame for thermal measurement "
423 "on chain %d\n", chain);
424 if (!ath_paprd_send_frame(sc, skb, chain))
425 goto fail_paprd;
426
427 ar9003_paprd_setup_gain_table(ah, chain);
428
429 ath_dbg(common, ATH_DBG_CALIBRATE,
430 "Sending PAPRD training frame on chain %d\n", chain);
431 if (!ath_paprd_send_frame(sc, skb, chain))
432 goto fail_paprd;
433
434 if (!ar9003_paprd_is_done(ah)) {
435 ath_dbg(common, ATH_DBG_CALIBRATE,
436 "PAPRD not yet done on chain %d\n", chain);
437 break;
438 }
439
440 if (ar9003_paprd_create_curve(ah, caldata, chain)) {
441 ath_dbg(common, ATH_DBG_CALIBRATE,
442 "PAPRD create curve failed on chain %d\n",
443 chain);
444 break;
445 }
446
447 chain_ok = 1;
448 }
449 kfree_skb(skb);
450
451 if (chain_ok) {
452 caldata->paprd_done = true;
453 ath_paprd_activate(sc);
454 }
455
456fail_paprd:
457 ath9k_ps_restore(sc);
458}
459
460/*
461 * This routine performs the periodic noise floor calibration function
462 * that is used to adjust and optimize the chip performance. This
463 * takes environmental changes (location, temperature) into account.
464 * When the task is complete, it reschedules itself depending on the
465 * appropriate interval that was calculated.
466 */
467void ath_ani_calibrate(unsigned long data)
468{
469 struct ath_softc *sc = (struct ath_softc *)data;
470 struct ath_hw *ah = sc->sc_ah;
471 struct ath_common *common = ath9k_hw_common(ah);
472 bool longcal = false;
473 bool shortcal = false;
474 bool aniflag = false;
475 unsigned int timestamp = jiffies_to_msecs(jiffies);
476 u32 cal_interval, short_cal_interval, long_cal_interval;
477 unsigned long flags;
478
479 if (ah->caldata && ah->caldata->nfcal_interference)
480 long_cal_interval = ATH_LONG_CALINTERVAL_INT;
481 else
482 long_cal_interval = ATH_LONG_CALINTERVAL;
483
484 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
485 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
486
487 /* Only calibrate if awake */
488 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
489 goto set_timer;
490
491 ath9k_ps_wakeup(sc);
492
493 /* Long calibration runs independently of short calibration. */
494 if ((timestamp - common->ani.longcal_timer) >= long_cal_interval) {
495 longcal = true;
496 ath_dbg(common, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
497 common->ani.longcal_timer = timestamp;
498 }
499
500 /* Short calibration applies only while caldone is false */
501 if (!common->ani.caldone) {
502 if ((timestamp - common->ani.shortcal_timer) >= short_cal_interval) {
503 shortcal = true;
504 ath_dbg(common, ATH_DBG_ANI,
505 "shortcal @%lu\n", jiffies);
506 common->ani.shortcal_timer = timestamp;
507 common->ani.resetcal_timer = timestamp;
508 }
509 } else {
510 if ((timestamp - common->ani.resetcal_timer) >=
511 ATH_RESTART_CALINTERVAL) {
512 common->ani.caldone = ath9k_hw_reset_calvalid(ah);
513 if (common->ani.caldone)
514 common->ani.resetcal_timer = timestamp;
515 }
516 }
517
518 /* Verify whether we must check ANI */
519 if ((timestamp - common->ani.checkani_timer) >=
520 ah->config.ani_poll_interval) {
521 aniflag = true;
522 common->ani.checkani_timer = timestamp;
523 }
524
525 /* Call ANI routine if necessary */
526 if (aniflag) {
527 spin_lock_irqsave(&common->cc_lock, flags);
528 ath9k_hw_ani_monitor(ah, ah->curchan);
529 ath_update_survey_stats(sc);
530 spin_unlock_irqrestore(&common->cc_lock, flags);
531 }
532
533 /* Perform calibration if necessary */
534 if (longcal || shortcal) {
535 common->ani.caldone =
536 ath9k_hw_calibrate(ah, ah->curchan,
537 common->rx_chainmask, longcal);
538 }
539
540 ath9k_ps_restore(sc);
541
542set_timer:
543 /*
544 * Set timer interval based on previous results.
545 * The interval must be the shortest necessary to satisfy ANI,
546 * short calibration and long calibration.
547 */
548 cal_interval = ATH_LONG_CALINTERVAL;
549 if (sc->sc_ah->config.enable_ani)
550 cal_interval = min(cal_interval,
551 (u32)ah->config.ani_poll_interval);
552 if (!common->ani.caldone)
553 cal_interval = min(cal_interval, (u32)short_cal_interval);
554
555 mod_timer(&common->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
556 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_PAPRD) && ah->caldata) {
557 if (!ah->caldata->paprd_done)
558 ieee80211_queue_work(sc->hw, &sc->paprd_work);
559 else if (!ah->paprd_table_write_done)
560 ath_paprd_activate(sc);
561 }
562}
563
564static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
565{
566 struct ath_node *an;
567 struct ath_hw *ah = sc->sc_ah;
568 an = (struct ath_node *)sta->drv_priv;
569
570#ifdef CONFIG_ATH9K_DEBUGFS
571 spin_lock(&sc->nodes_lock);
572 list_add(&an->list, &sc->nodes);
573 spin_unlock(&sc->nodes_lock);
574 an->sta = sta;
575#endif
576 if ((ah->caps.hw_caps) & ATH9K_HW_CAP_APM)
577 sc->sc_flags |= SC_OP_ENABLE_APM;
578
579 if (sc->sc_flags & SC_OP_TXAGGR) {
580 ath_tx_node_init(sc, an);
581 an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
582 sta->ht_cap.ampdu_factor);
583 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
584 }
585}
586
587static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
588{
589 struct ath_node *an = (struct ath_node *)sta->drv_priv;
590
591#ifdef CONFIG_ATH9K_DEBUGFS
592 spin_lock(&sc->nodes_lock);
593 list_del(&an->list);
594 spin_unlock(&sc->nodes_lock);
595 an->sta = NULL;
596#endif
597
598 if (sc->sc_flags & SC_OP_TXAGGR)
599 ath_tx_node_cleanup(sc, an);
600}
601
602void ath_hw_check(struct work_struct *work)
603{
604 struct ath_softc *sc = container_of(work, struct ath_softc, hw_check_work);
605 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
606 unsigned long flags;
607 int busy;
608
609 ath9k_ps_wakeup(sc);
610 if (ath9k_hw_check_alive(sc->sc_ah))
611 goto out;
612
613 spin_lock_irqsave(&common->cc_lock, flags);
614 busy = ath_update_survey_stats(sc);
615 spin_unlock_irqrestore(&common->cc_lock, flags);
616
617 ath_dbg(common, ATH_DBG_RESET, "Possible baseband hang, "
618 "busy=%d (try %d)\n", busy, sc->hw_busy_count + 1);
619 if (busy >= 99) {
620 if (++sc->hw_busy_count >= 3) {
621 spin_lock_bh(&sc->sc_pcu_lock);
622 ath_reset(sc, true);
623 spin_unlock_bh(&sc->sc_pcu_lock);
624 }
625 } else if (busy >= 0)
626 sc->hw_busy_count = 0;
627
628out:
629 ath9k_ps_restore(sc);
630}
631
632static void ath_hw_pll_rx_hang_check(struct ath_softc *sc, u32 pll_sqsum)
633{
634 static int count;
635 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
636
637 if (pll_sqsum >= 0x40000) {
638 count++;
639 if (count == 3) {
640 /* Rx is hung for more than 500ms. Reset it */
641 ath_dbg(common, ATH_DBG_RESET,
642 "Possible RX hang, resetting");
643 spin_lock_bh(&sc->sc_pcu_lock);
644 ath_reset(sc, true);
645 spin_unlock_bh(&sc->sc_pcu_lock);
646 count = 0;
647 }
648 } else
649 count = 0;
650}
651
652void ath_hw_pll_work(struct work_struct *work)
653{
654 struct ath_softc *sc = container_of(work, struct ath_softc,
655 hw_pll_work.work);
656 u32 pll_sqsum;
657
658 if (AR_SREV_9485(sc->sc_ah)) {
659
660 ath9k_ps_wakeup(sc);
661 pll_sqsum = ar9003_get_pll_sqsum_dvc(sc->sc_ah);
662 ath9k_ps_restore(sc);
663
664 ath_hw_pll_rx_hang_check(sc, pll_sqsum);
665
666 ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work, HZ/5);
667 }
668}
669
670
671void ath9k_tasklet(unsigned long data)
672{
673 struct ath_softc *sc = (struct ath_softc *)data;
674 struct ath_hw *ah = sc->sc_ah;
675 struct ath_common *common = ath9k_hw_common(ah);
676
677 u32 status = sc->intrstatus;
678 u32 rxmask;
679
680 if ((status & ATH9K_INT_FATAL) ||
681 (status & ATH9K_INT_BB_WATCHDOG)) {
682 spin_lock(&sc->sc_pcu_lock);
683 ath_reset(sc, true);
684 spin_unlock(&sc->sc_pcu_lock);
685 return;
686 }
687
688 ath9k_ps_wakeup(sc);
689 spin_lock(&sc->sc_pcu_lock);
690
691 /*
692 * Only run the baseband hang check if beacons stop working in AP or
693 * IBSS mode, because it has a high false positive rate. For station
694 * mode it should not be necessary, since the upper layers will detect
695 * this through a beacon miss automatically and the following channel
696 * change will trigger a hardware reset anyway
697 */
698 if (ath9k_hw_numtxpending(ah, sc->beacon.beaconq) != 0 &&
699 !ath9k_hw_check_alive(ah))
700 ieee80211_queue_work(sc->hw, &sc->hw_check_work);
701
702 if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
703 /*
704 * TSF sync does not look correct; remain awake to sync with
705 * the next Beacon.
706 */
707 ath_dbg(common, ATH_DBG_PS,
708 "TSFOOR - Sync with next Beacon\n");
709 sc->ps_flags |= PS_WAIT_FOR_BEACON | PS_BEACON_SYNC |
710 PS_TSFOOR_SYNC;
711 }
712
713 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
714 rxmask = (ATH9K_INT_RXHP | ATH9K_INT_RXLP | ATH9K_INT_RXEOL |
715 ATH9K_INT_RXORN);
716 else
717 rxmask = (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
718
719 if (status & rxmask) {
720 /* Check for high priority Rx first */
721 if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
722 (status & ATH9K_INT_RXHP))
723 ath_rx_tasklet(sc, 0, true);
724
725 ath_rx_tasklet(sc, 0, false);
726 }
727
728 if (status & ATH9K_INT_TX) {
729 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
730 ath_tx_edma_tasklet(sc);
731 else
732 ath_tx_tasklet(sc);
733 }
734
735 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
736 if (status & ATH9K_INT_GENTIMER)
737 ath_gen_timer_isr(sc->sc_ah);
738
739 /* re-enable hardware interrupt */
740 ath9k_hw_enable_interrupts(ah);
741
742 spin_unlock(&sc->sc_pcu_lock);
743 ath9k_ps_restore(sc);
744}
745
746irqreturn_t ath_isr(int irq, void *dev)
747{
748#define SCHED_INTR ( \
749 ATH9K_INT_FATAL | \
750 ATH9K_INT_BB_WATCHDOG | \
751 ATH9K_INT_RXORN | \
752 ATH9K_INT_RXEOL | \
753 ATH9K_INT_RX | \
754 ATH9K_INT_RXLP | \
755 ATH9K_INT_RXHP | \
756 ATH9K_INT_TX | \
757 ATH9K_INT_BMISS | \
758 ATH9K_INT_CST | \
759 ATH9K_INT_TSFOOR | \
760 ATH9K_INT_GENTIMER)
761
762 struct ath_softc *sc = dev;
763 struct ath_hw *ah = sc->sc_ah;
764 struct ath_common *common = ath9k_hw_common(ah);
765 enum ath9k_int status;
766 bool sched = false;
767
768 /*
769 * The hardware is not ready/present, don't
770 * touch anything. Note this can happen early
771 * on if the IRQ is shared.
772 */
773 if (sc->sc_flags & SC_OP_INVALID)
774 return IRQ_NONE;
775
776
777 /* shared irq, not for us */
778
779 if (!ath9k_hw_intrpend(ah))
780 return IRQ_NONE;
781
782 /*
783 * Figure out the reason(s) for the interrupt. Note
784 * that the hal returns a pseudo-ISR that may include
785 * bits we haven't explicitly enabled so we mask the
786 * value to insure we only process bits we requested.
787 */
788 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
789 status &= ah->imask; /* discard unasked-for bits */
790
791 /*
792 * If there are no status bits set, then this interrupt was not
793 * for me (should have been caught above).
794 */
795 if (!status)
796 return IRQ_NONE;
797
798 /* Cache the status */
799 sc->intrstatus = status;
800
801 if (status & SCHED_INTR)
802 sched = true;
803
804 /*
805 * If a FATAL or RXORN interrupt is received, we have to reset the
806 * chip immediately.
807 */
808 if ((status & ATH9K_INT_FATAL) || ((status & ATH9K_INT_RXORN) &&
809 !(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)))
810 goto chip_reset;
811
812 if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
813 (status & ATH9K_INT_BB_WATCHDOG)) {
814
815 spin_lock(&common->cc_lock);
816 ath_hw_cycle_counters_update(common);
817 ar9003_hw_bb_watchdog_dbg_info(ah);
818 spin_unlock(&common->cc_lock);
819
820 goto chip_reset;
821 }
822
823 if (status & ATH9K_INT_SWBA)
824 tasklet_schedule(&sc->bcon_tasklet);
825
826 if (status & ATH9K_INT_TXURN)
827 ath9k_hw_updatetxtriglevel(ah, true);
828
829 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
830 if (status & ATH9K_INT_RXEOL) {
831 ah->imask &= ~(ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
832 ath9k_hw_set_interrupts(ah, ah->imask);
833 }
834 }
835
836 if (status & ATH9K_INT_MIB) {
837 /*
838 * Disable interrupts until we service the MIB
839 * interrupt; otherwise it will continue to
840 * fire.
841 */
842 ath9k_hw_disable_interrupts(ah);
843 /*
844 * Let the hal handle the event. We assume
845 * it will clear whatever condition caused
846 * the interrupt.
847 */
848 spin_lock(&common->cc_lock);
849 ath9k_hw_proc_mib_event(ah);
850 spin_unlock(&common->cc_lock);
851 ath9k_hw_enable_interrupts(ah);
852 }
853
854 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
855 if (status & ATH9K_INT_TIM_TIMER) {
856 if (ATH_DBG_WARN_ON_ONCE(sc->ps_idle))
857 goto chip_reset;
858 /* Clear RxAbort bit so that we can
859 * receive frames */
860 ath9k_setpower(sc, ATH9K_PM_AWAKE);
861 ath9k_hw_setrxabort(sc->sc_ah, 0);
862 sc->ps_flags |= PS_WAIT_FOR_BEACON;
863 }
864
865chip_reset:
866
867 ath_debug_stat_interrupt(sc, status);
868
869 if (sched) {
870 /* turn off every interrupt */
871 ath9k_hw_disable_interrupts(ah);
872 tasklet_schedule(&sc->intr_tq);
873 }
874
875 return IRQ_HANDLED;
876
877#undef SCHED_INTR
878}
879
880static void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw)
881{
882 struct ath_hw *ah = sc->sc_ah;
883 struct ath_common *common = ath9k_hw_common(ah);
884 struct ieee80211_channel *channel = hw->conf.channel;
885 int r;
886
887 ath9k_ps_wakeup(sc);
888 spin_lock_bh(&sc->sc_pcu_lock);
889
890 ath9k_hw_configpcipowersave(ah, 0, 0);
891
892 if (!ah->curchan)
893 ah->curchan = ath9k_cmn_get_curchannel(sc->hw, ah);
894
895 r = ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
896 if (r) {
897 ath_err(common,
898 "Unable to reset channel (%u MHz), reset status %d\n",
899 channel->center_freq, r);
900 }
901
902 ath9k_cmn_update_txpow(ah, sc->curtxpow,
903 sc->config.txpowlimit, &sc->curtxpow);
904 if (ath_startrecv(sc) != 0) {
905 ath_err(common, "Unable to restart recv logic\n");
906 goto out;
907 }
908 if (sc->sc_flags & SC_OP_BEACONS)
909 ath_set_beacon(sc); /* restart beacons */
910
911 /* Re-Enable interrupts */
912 ath9k_hw_set_interrupts(ah, ah->imask);
913
914 /* Enable LED */
915 ath9k_hw_cfg_output(ah, ah->led_pin,
916 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
917 ath9k_hw_set_gpio(ah, ah->led_pin, 0);
918
919 ieee80211_wake_queues(hw);
920 ieee80211_queue_delayed_work(hw, &sc->hw_pll_work, HZ/2);
921
922out:
923 spin_unlock_bh(&sc->sc_pcu_lock);
924
925 ath9k_ps_restore(sc);
926}
927
928void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw)
929{
930 struct ath_hw *ah = sc->sc_ah;
931 struct ieee80211_channel *channel = hw->conf.channel;
932 int r;
933
934 ath9k_ps_wakeup(sc);
935 cancel_delayed_work_sync(&sc->hw_pll_work);
936
937 spin_lock_bh(&sc->sc_pcu_lock);
938
939 ieee80211_stop_queues(hw);
940
941 /*
942 * Keep the LED on when the radio is disabled
943 * during idle unassociated state.
944 */
945 if (!sc->ps_idle) {
946 ath9k_hw_set_gpio(ah, ah->led_pin, 1);
947 ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
948 }
949
950 /* Disable interrupts */
951 ath9k_hw_disable_interrupts(ah);
952
953 ath_drain_all_txq(sc, false); /* clear pending tx frames */
954
955 ath_stoprecv(sc); /* turn off frame recv */
956 ath_flushrecv(sc); /* flush recv queue */
957
958 if (!ah->curchan)
959 ah->curchan = ath9k_cmn_get_curchannel(hw, ah);
960
961 r = ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
962 if (r) {
963 ath_err(ath9k_hw_common(sc->sc_ah),
964 "Unable to reset channel (%u MHz), reset status %d\n",
965 channel->center_freq, r);
966 }
967
968 ath9k_hw_phy_disable(ah);
969
970 ath9k_hw_configpcipowersave(ah, 1, 1);
971
972 spin_unlock_bh(&sc->sc_pcu_lock);
973 ath9k_ps_restore(sc);
974}
975
976int ath_reset(struct ath_softc *sc, bool retry_tx)
977{
978 struct ath_hw *ah = sc->sc_ah;
979 struct ath_common *common = ath9k_hw_common(ah);
980 struct ieee80211_hw *hw = sc->hw;
981 int r;
982
983 sc->hw_busy_count = 0;
984
985 /* Stop ANI */
986
987 del_timer_sync(&common->ani.timer);
988
989 ath9k_ps_wakeup(sc);
990
991 ieee80211_stop_queues(hw);
992
993 ath9k_hw_disable_interrupts(ah);
994 ath_drain_all_txq(sc, retry_tx);
995
996 ath_stoprecv(sc);
997 ath_flushrecv(sc);
998
999 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, ah->caldata, false);
1000 if (r)
1001 ath_err(common,
1002 "Unable to reset hardware; reset status %d\n", r);
1003
1004 if (ath_startrecv(sc) != 0)
1005 ath_err(common, "Unable to start recv logic\n");
1006
1007 /*
1008 * We may be doing a reset in response to a request
1009 * that changes the channel so update any state that
1010 * might change as a result.
1011 */
1012 ath9k_cmn_update_txpow(ah, sc->curtxpow,
1013 sc->config.txpowlimit, &sc->curtxpow);
1014
1015 if ((sc->sc_flags & SC_OP_BEACONS) || !(sc->sc_flags & (SC_OP_OFFCHANNEL)))
1016 ath_set_beacon(sc); /* restart beacons */
1017
1018 ath9k_hw_set_interrupts(ah, ah->imask);
1019
1020 if (retry_tx) {
1021 int i;
1022 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1023 if (ATH_TXQ_SETUP(sc, i)) {
1024 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1025 ath_txq_schedule(sc, &sc->tx.txq[i]);
1026 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
1027 }
1028 }
1029 }
1030
1031 ieee80211_wake_queues(hw);
1032
1033 /* Start ANI */
1034 if (!common->disable_ani)
1035 ath_start_ani(common);
1036
1037 ath9k_ps_restore(sc);
1038
1039 return r;
1040}
1041
1042/**********************/
1043/* mac80211 callbacks */
1044/**********************/
1045
1046static int ath9k_start(struct ieee80211_hw *hw)
1047{
1048 struct ath_softc *sc = hw->priv;
1049 struct ath_hw *ah = sc->sc_ah;
1050 struct ath_common *common = ath9k_hw_common(ah);
1051 struct ieee80211_channel *curchan = hw->conf.channel;
1052 struct ath9k_channel *init_channel;
1053 int r;
1054
1055 ath_dbg(common, ATH_DBG_CONFIG,
1056 "Starting driver with initial channel: %d MHz\n",
1057 curchan->center_freq);
1058
1059 ath9k_ps_wakeup(sc);
1060
1061 mutex_lock(&sc->mutex);
1062
1063 /* setup initial channel */
1064 sc->chan_idx = curchan->hw_value;
1065
1066 init_channel = ath9k_cmn_get_curchannel(hw, ah);
1067
1068 /* Reset SERDES registers */
1069 ath9k_hw_configpcipowersave(ah, 0, 0);
1070
1071 /*
1072 * The basic interface to setting the hardware in a good
1073 * state is ``reset''. On return the hardware is known to
1074 * be powered up and with interrupts disabled. This must
1075 * be followed by initialization of the appropriate bits
1076 * and then setup of the interrupt mask.
1077 */
1078 spin_lock_bh(&sc->sc_pcu_lock);
1079 r = ath9k_hw_reset(ah, init_channel, ah->caldata, false);
1080 if (r) {
1081 ath_err(common,
1082 "Unable to reset hardware; reset status %d (freq %u MHz)\n",
1083 r, curchan->center_freq);
1084 spin_unlock_bh(&sc->sc_pcu_lock);
1085 goto mutex_unlock;
1086 }
1087
1088 /*
1089 * This is needed only to setup initial state
1090 * but it's best done after a reset.
1091 */
1092 ath9k_cmn_update_txpow(ah, sc->curtxpow,
1093 sc->config.txpowlimit, &sc->curtxpow);
1094
1095 /*
1096 * Setup the hardware after reset:
1097 * The receive engine is set going.
1098 * Frame transmit is handled entirely
1099 * in the frame output path; there's nothing to do
1100 * here except setup the interrupt mask.
1101 */
1102 if (ath_startrecv(sc) != 0) {
1103 ath_err(common, "Unable to start recv logic\n");
1104 r = -EIO;
1105 spin_unlock_bh(&sc->sc_pcu_lock);
1106 goto mutex_unlock;
1107 }
1108 spin_unlock_bh(&sc->sc_pcu_lock);
1109
1110 /* Setup our intr mask. */
1111 ah->imask = ATH9K_INT_TX | ATH9K_INT_RXEOL |
1112 ATH9K_INT_RXORN | ATH9K_INT_FATAL |
1113 ATH9K_INT_GLOBAL;
1114
1115 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
1116 ah->imask |= ATH9K_INT_RXHP |
1117 ATH9K_INT_RXLP |
1118 ATH9K_INT_BB_WATCHDOG;
1119 else
1120 ah->imask |= ATH9K_INT_RX;
1121
1122 ah->imask |= ATH9K_INT_GTT;
1123
1124 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
1125 ah->imask |= ATH9K_INT_CST;
1126
1127 sc->sc_flags &= ~SC_OP_INVALID;
1128 sc->sc_ah->is_monitoring = false;
1129
1130 /* Disable BMISS interrupt when we're not associated */
1131 ah->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
1132 ath9k_hw_set_interrupts(ah, ah->imask);
1133
1134 ieee80211_wake_queues(hw);
1135
1136 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
1137
1138 if ((ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) &&
1139 !ah->btcoex_hw.enabled) {
1140 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
1141 AR_STOMP_LOW_WLAN_WGHT);
1142 ath9k_hw_btcoex_enable(ah);
1143
1144 if (common->bus_ops->bt_coex_prep)
1145 common->bus_ops->bt_coex_prep(common);
1146 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
1147 ath9k_btcoex_timer_resume(sc);
1148 }
1149
1150 if (ah->caps.pcie_lcr_extsync_en && common->bus_ops->extn_synch_en)
1151 common->bus_ops->extn_synch_en(common);
1152
1153mutex_unlock:
1154 mutex_unlock(&sc->mutex);
1155
1156 ath9k_ps_restore(sc);
1157
1158 return r;
1159}
1160
1161static void ath9k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
1162{
1163 struct ath_softc *sc = hw->priv;
1164 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1165 struct ath_tx_control txctl;
1166 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1167
1168 if (sc->ps_enabled) {
1169 /*
1170 * mac80211 does not set PM field for normal data frames, so we
1171 * need to update that based on the current PS mode.
1172 */
1173 if (ieee80211_is_data(hdr->frame_control) &&
1174 !ieee80211_is_nullfunc(hdr->frame_control) &&
1175 !ieee80211_has_pm(hdr->frame_control)) {
1176 ath_dbg(common, ATH_DBG_PS,
1177 "Add PM=1 for a TX frame while in PS mode\n");
1178 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
1179 }
1180 }
1181
1182 if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
1183 /*
1184 * We are using PS-Poll and mac80211 can request TX while in
1185 * power save mode. Need to wake up hardware for the TX to be
1186 * completed and if needed, also for RX of buffered frames.
1187 */
1188 ath9k_ps_wakeup(sc);
1189 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
1190 ath9k_hw_setrxabort(sc->sc_ah, 0);
1191 if (ieee80211_is_pspoll(hdr->frame_control)) {
1192 ath_dbg(common, ATH_DBG_PS,
1193 "Sending PS-Poll to pick a buffered frame\n");
1194 sc->ps_flags |= PS_WAIT_FOR_PSPOLL_DATA;
1195 } else {
1196 ath_dbg(common, ATH_DBG_PS,
1197 "Wake up to complete TX\n");
1198 sc->ps_flags |= PS_WAIT_FOR_TX_ACK;
1199 }
1200 /*
1201 * The actual restore operation will happen only after
1202 * the sc_flags bit is cleared. We are just dropping
1203 * the ps_usecount here.
1204 */
1205 ath9k_ps_restore(sc);
1206 }
1207
1208 memset(&txctl, 0, sizeof(struct ath_tx_control));
1209 txctl.txq = sc->tx.txq_map[skb_get_queue_mapping(skb)];
1210
1211 ath_dbg(common, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
1212
1213 if (ath_tx_start(hw, skb, &txctl) != 0) {
1214 ath_dbg(common, ATH_DBG_XMIT, "TX failed\n");
1215 goto exit;
1216 }
1217
1218 return;
1219exit:
1220 dev_kfree_skb_any(skb);
1221}
1222
1223static void ath9k_stop(struct ieee80211_hw *hw)
1224{
1225 struct ath_softc *sc = hw->priv;
1226 struct ath_hw *ah = sc->sc_ah;
1227 struct ath_common *common = ath9k_hw_common(ah);
1228
1229 mutex_lock(&sc->mutex);
1230
1231 cancel_delayed_work_sync(&sc->tx_complete_work);
1232 cancel_delayed_work_sync(&sc->hw_pll_work);
1233 cancel_work_sync(&sc->paprd_work);
1234 cancel_work_sync(&sc->hw_check_work);
1235
1236 if (sc->sc_flags & SC_OP_INVALID) {
1237 ath_dbg(common, ATH_DBG_ANY, "Device not present\n");
1238 mutex_unlock(&sc->mutex);
1239 return;
1240 }
1241
1242 /* Ensure HW is awake when we try to shut it down. */
1243 ath9k_ps_wakeup(sc);
1244
1245 if (ah->btcoex_hw.enabled) {
1246 ath9k_hw_btcoex_disable(ah);
1247 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
1248 ath9k_btcoex_timer_pause(sc);
1249 }
1250
1251 spin_lock_bh(&sc->sc_pcu_lock);
1252
1253 /* prevent tasklets to enable interrupts once we disable them */
1254 ah->imask &= ~ATH9K_INT_GLOBAL;
1255
1256 /* make sure h/w will not generate any interrupt
1257 * before setting the invalid flag. */
1258 ath9k_hw_disable_interrupts(ah);
1259
1260 if (!(sc->sc_flags & SC_OP_INVALID)) {
1261 ath_drain_all_txq(sc, false);
1262 ath_stoprecv(sc);
1263 ath9k_hw_phy_disable(ah);
1264 } else
1265 sc->rx.rxlink = NULL;
1266
1267 if (sc->rx.frag) {
1268 dev_kfree_skb_any(sc->rx.frag);
1269 sc->rx.frag = NULL;
1270 }
1271
1272 /* disable HAL and put h/w to sleep */
1273 ath9k_hw_disable(ah);
1274
1275 spin_unlock_bh(&sc->sc_pcu_lock);
1276
1277 /* we can now sync irq and kill any running tasklets, since we already
1278 * disabled interrupts and not holding a spin lock */
1279 synchronize_irq(sc->irq);
1280 tasklet_kill(&sc->intr_tq);
1281 tasklet_kill(&sc->bcon_tasklet);
1282
1283 ath9k_ps_restore(sc);
1284
1285 sc->ps_idle = true;
1286 ath_radio_disable(sc, hw);
1287
1288 sc->sc_flags |= SC_OP_INVALID;
1289
1290 mutex_unlock(&sc->mutex);
1291
1292 ath_dbg(common, ATH_DBG_CONFIG, "Driver halt\n");
1293}
1294
1295bool ath9k_uses_beacons(int type)
1296{
1297 switch (type) {
1298 case NL80211_IFTYPE_AP:
1299 case NL80211_IFTYPE_ADHOC:
1300 case NL80211_IFTYPE_MESH_POINT:
1301 return true;
1302 default:
1303 return false;
1304 }
1305}
1306
1307static void ath9k_reclaim_beacon(struct ath_softc *sc,
1308 struct ieee80211_vif *vif)
1309{
1310 struct ath_vif *avp = (void *)vif->drv_priv;
1311
1312 ath9k_set_beaconing_status(sc, false);
1313 ath_beacon_return(sc, avp);
1314 ath9k_set_beaconing_status(sc, true);
1315 sc->sc_flags &= ~SC_OP_BEACONS;
1316}
1317
1318static void ath9k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
1319{
1320 struct ath9k_vif_iter_data *iter_data = data;
1321 int i;
1322
1323 if (iter_data->hw_macaddr)
1324 for (i = 0; i < ETH_ALEN; i++)
1325 iter_data->mask[i] &=
1326 ~(iter_data->hw_macaddr[i] ^ mac[i]);
1327
1328 switch (vif->type) {
1329 case NL80211_IFTYPE_AP:
1330 iter_data->naps++;
1331 break;
1332 case NL80211_IFTYPE_STATION:
1333 iter_data->nstations++;
1334 break;
1335 case NL80211_IFTYPE_ADHOC:
1336 iter_data->nadhocs++;
1337 break;
1338 case NL80211_IFTYPE_MESH_POINT:
1339 iter_data->nmeshes++;
1340 break;
1341 case NL80211_IFTYPE_WDS:
1342 iter_data->nwds++;
1343 break;
1344 default:
1345 iter_data->nothers++;
1346 break;
1347 }
1348}
1349
1350/* Called with sc->mutex held. */
1351void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
1352 struct ieee80211_vif *vif,
1353 struct ath9k_vif_iter_data *iter_data)
1354{
1355 struct ath_softc *sc = hw->priv;
1356 struct ath_hw *ah = sc->sc_ah;
1357 struct ath_common *common = ath9k_hw_common(ah);
1358
1359 /*
1360 * Use the hardware MAC address as reference, the hardware uses it
1361 * together with the BSSID mask when matching addresses.
1362 */
1363 memset(iter_data, 0, sizeof(*iter_data));
1364 iter_data->hw_macaddr = common->macaddr;
1365 memset(&iter_data->mask, 0xff, ETH_ALEN);
1366
1367 if (vif)
1368 ath9k_vif_iter(iter_data, vif->addr, vif);
1369
1370 /* Get list of all active MAC addresses */
1371 ieee80211_iterate_active_interfaces_atomic(sc->hw, ath9k_vif_iter,
1372 iter_data);
1373}
1374
1375/* Called with sc->mutex held. */
1376static void ath9k_calculate_summary_state(struct ieee80211_hw *hw,
1377 struct ieee80211_vif *vif)
1378{
1379 struct ath_softc *sc = hw->priv;
1380 struct ath_hw *ah = sc->sc_ah;
1381 struct ath_common *common = ath9k_hw_common(ah);
1382 struct ath9k_vif_iter_data iter_data;
1383
1384 ath9k_calculate_iter_data(hw, vif, &iter_data);
1385
1386 /* Set BSSID mask. */
1387 memcpy(common->bssidmask, iter_data.mask, ETH_ALEN);
1388 ath_hw_setbssidmask(common);
1389
1390 /* Set op-mode & TSF */
1391 if (iter_data.naps > 0) {
1392 ath9k_hw_set_tsfadjust(ah, 1);
1393 sc->sc_flags |= SC_OP_TSF_RESET;
1394 ah->opmode = NL80211_IFTYPE_AP;
1395 } else {
1396 ath9k_hw_set_tsfadjust(ah, 0);
1397 sc->sc_flags &= ~SC_OP_TSF_RESET;
1398
1399 if (iter_data.nmeshes)
1400 ah->opmode = NL80211_IFTYPE_MESH_POINT;
1401 else if (iter_data.nwds)
1402 ah->opmode = NL80211_IFTYPE_AP;
1403 else if (iter_data.nadhocs)
1404 ah->opmode = NL80211_IFTYPE_ADHOC;
1405 else
1406 ah->opmode = NL80211_IFTYPE_STATION;
1407 }
1408
1409 /*
1410 * Enable MIB interrupts when there are hardware phy counters.
1411 */
1412 if ((iter_data.nstations + iter_data.nadhocs + iter_data.nmeshes) > 0) {
1413 if (ah->config.enable_ani)
1414 ah->imask |= ATH9K_INT_MIB;
1415 ah->imask |= ATH9K_INT_TSFOOR;
1416 } else {
1417 ah->imask &= ~ATH9K_INT_MIB;
1418 ah->imask &= ~ATH9K_INT_TSFOOR;
1419 }
1420
1421 ath9k_hw_set_interrupts(ah, ah->imask);
1422
1423 /* Set up ANI */
1424 if (iter_data.naps > 0) {
1425 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
1426
1427 if (!common->disable_ani) {
1428 sc->sc_flags |= SC_OP_ANI_RUN;
1429 ath_start_ani(common);
1430 }
1431
1432 } else {
1433 sc->sc_flags &= ~SC_OP_ANI_RUN;
1434 del_timer_sync(&common->ani.timer);
1435 }
1436}
1437
1438/* Called with sc->mutex held, vif counts set up properly. */
1439static void ath9k_do_vif_add_setup(struct ieee80211_hw *hw,
1440 struct ieee80211_vif *vif)
1441{
1442 struct ath_softc *sc = hw->priv;
1443
1444 ath9k_calculate_summary_state(hw, vif);
1445
1446 if (ath9k_uses_beacons(vif->type)) {
1447 int error;
1448 /* This may fail because upper levels do not have beacons
1449 * properly configured yet. That's OK, we assume it
1450 * will be properly configured and then we will be notified
1451 * in the info_changed method and set up beacons properly
1452 * there.
1453 */
1454 ath9k_set_beaconing_status(sc, false);
1455 error = ath_beacon_alloc(sc, vif);
1456 if (!error)
1457 ath_beacon_config(sc, vif);
1458 ath9k_set_beaconing_status(sc, true);
1459 }
1460}
1461
1462
1463static int ath9k_add_interface(struct ieee80211_hw *hw,
1464 struct ieee80211_vif *vif)
1465{
1466 struct ath_softc *sc = hw->priv;
1467 struct ath_hw *ah = sc->sc_ah;
1468 struct ath_common *common = ath9k_hw_common(ah);
1469 int ret = 0;
1470
1471 ath9k_ps_wakeup(sc);
1472 mutex_lock(&sc->mutex);
1473
1474 switch (vif->type) {
1475 case NL80211_IFTYPE_STATION:
1476 case NL80211_IFTYPE_WDS:
1477 case NL80211_IFTYPE_ADHOC:
1478 case NL80211_IFTYPE_AP:
1479 case NL80211_IFTYPE_MESH_POINT:
1480 break;
1481 default:
1482 ath_err(common, "Interface type %d not yet supported\n",
1483 vif->type);
1484 ret = -EOPNOTSUPP;
1485 goto out;
1486 }
1487
1488 if (ath9k_uses_beacons(vif->type)) {
1489 if (sc->nbcnvifs >= ATH_BCBUF) {
1490 ath_err(common, "Not enough beacon buffers when adding"
1491 " new interface of type: %i\n",
1492 vif->type);
1493 ret = -ENOBUFS;
1494 goto out;
1495 }
1496 }
1497
1498 if ((ah->opmode == NL80211_IFTYPE_ADHOC) ||
1499 ((vif->type == NL80211_IFTYPE_ADHOC) &&
1500 sc->nvifs > 0)) {
1501 ath_err(common, "Cannot create ADHOC interface when other"
1502 " interfaces already exist.\n");
1503 ret = -EINVAL;
1504 goto out;
1505 }
1506
1507 ath_dbg(common, ATH_DBG_CONFIG,
1508 "Attach a VIF of type: %d\n", vif->type);
1509
1510 sc->nvifs++;
1511
1512 ath9k_do_vif_add_setup(hw, vif);
1513out:
1514 mutex_unlock(&sc->mutex);
1515 ath9k_ps_restore(sc);
1516 return ret;
1517}
1518
1519static int ath9k_change_interface(struct ieee80211_hw *hw,
1520 struct ieee80211_vif *vif,
1521 enum nl80211_iftype new_type,
1522 bool p2p)
1523{
1524 struct ath_softc *sc = hw->priv;
1525 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1526 int ret = 0;
1527
1528 ath_dbg(common, ATH_DBG_CONFIG, "Change Interface\n");
1529 mutex_lock(&sc->mutex);
1530 ath9k_ps_wakeup(sc);
1531
1532 /* See if new interface type is valid. */
1533 if ((new_type == NL80211_IFTYPE_ADHOC) &&
1534 (sc->nvifs > 1)) {
1535 ath_err(common, "When using ADHOC, it must be the only"
1536 " interface.\n");
1537 ret = -EINVAL;
1538 goto out;
1539 }
1540
1541 if (ath9k_uses_beacons(new_type) &&
1542 !ath9k_uses_beacons(vif->type)) {
1543 if (sc->nbcnvifs >= ATH_BCBUF) {
1544 ath_err(common, "No beacon slot available\n");
1545 ret = -ENOBUFS;
1546 goto out;
1547 }
1548 }
1549
1550 /* Clean up old vif stuff */
1551 if (ath9k_uses_beacons(vif->type))
1552 ath9k_reclaim_beacon(sc, vif);
1553
1554 /* Add new settings */
1555 vif->type = new_type;
1556 vif->p2p = p2p;
1557
1558 ath9k_do_vif_add_setup(hw, vif);
1559out:
1560 ath9k_ps_restore(sc);
1561 mutex_unlock(&sc->mutex);
1562 return ret;
1563}
1564
1565static void ath9k_remove_interface(struct ieee80211_hw *hw,
1566 struct ieee80211_vif *vif)
1567{
1568 struct ath_softc *sc = hw->priv;
1569 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1570
1571 ath_dbg(common, ATH_DBG_CONFIG, "Detach Interface\n");
1572
1573 ath9k_ps_wakeup(sc);
1574 mutex_lock(&sc->mutex);
1575
1576 sc->nvifs--;
1577
1578 /* Reclaim beacon resources */
1579 if (ath9k_uses_beacons(vif->type))
1580 ath9k_reclaim_beacon(sc, vif);
1581
1582 ath9k_calculate_summary_state(hw, NULL);
1583
1584 mutex_unlock(&sc->mutex);
1585 ath9k_ps_restore(sc);
1586}
1587
1588static void ath9k_enable_ps(struct ath_softc *sc)
1589{
1590 struct ath_hw *ah = sc->sc_ah;
1591
1592 sc->ps_enabled = true;
1593 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1594 if ((ah->imask & ATH9K_INT_TIM_TIMER) == 0) {
1595 ah->imask |= ATH9K_INT_TIM_TIMER;
1596 ath9k_hw_set_interrupts(ah, ah->imask);
1597 }
1598 ath9k_hw_setrxabort(ah, 1);
1599 }
1600}
1601
1602static void ath9k_disable_ps(struct ath_softc *sc)
1603{
1604 struct ath_hw *ah = sc->sc_ah;
1605
1606 sc->ps_enabled = false;
1607 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
1608 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1609 ath9k_hw_setrxabort(ah, 0);
1610 sc->ps_flags &= ~(PS_WAIT_FOR_BEACON |
1611 PS_WAIT_FOR_CAB |
1612 PS_WAIT_FOR_PSPOLL_DATA |
1613 PS_WAIT_FOR_TX_ACK);
1614 if (ah->imask & ATH9K_INT_TIM_TIMER) {
1615 ah->imask &= ~ATH9K_INT_TIM_TIMER;
1616 ath9k_hw_set_interrupts(ah, ah->imask);
1617 }
1618 }
1619
1620}
1621
1622static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
1623{
1624 struct ath_softc *sc = hw->priv;
1625 struct ath_hw *ah = sc->sc_ah;
1626 struct ath_common *common = ath9k_hw_common(ah);
1627 struct ieee80211_conf *conf = &hw->conf;
1628 bool disable_radio = false;
1629
1630 mutex_lock(&sc->mutex);
1631
1632 /*
1633 * Leave this as the first check because we need to turn on the
1634 * radio if it was disabled before prior to processing the rest
1635 * of the changes. Likewise we must only disable the radio towards
1636 * the end.
1637 */
1638 if (changed & IEEE80211_CONF_CHANGE_IDLE) {
1639 sc->ps_idle = !!(conf->flags & IEEE80211_CONF_IDLE);
1640 if (!sc->ps_idle) {
1641 ath_radio_enable(sc, hw);
1642 ath_dbg(common, ATH_DBG_CONFIG,
1643 "not-idle: enabling radio\n");
1644 } else {
1645 disable_radio = true;
1646 }
1647 }
1648
1649 /*
1650 * We just prepare to enable PS. We have to wait until our AP has
1651 * ACK'd our null data frame to disable RX otherwise we'll ignore
1652 * those ACKs and end up retransmitting the same null data frames.
1653 * IEEE80211_CONF_CHANGE_PS is only passed by mac80211 for STA mode.
1654 */
1655 if (changed & IEEE80211_CONF_CHANGE_PS) {
1656 unsigned long flags;
1657 spin_lock_irqsave(&sc->sc_pm_lock, flags);
1658 if (conf->flags & IEEE80211_CONF_PS)
1659 ath9k_enable_ps(sc);
1660 else
1661 ath9k_disable_ps(sc);
1662 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
1663 }
1664
1665 if (changed & IEEE80211_CONF_CHANGE_MONITOR) {
1666 if (conf->flags & IEEE80211_CONF_MONITOR) {
1667 ath_dbg(common, ATH_DBG_CONFIG,
1668 "Monitor mode is enabled\n");
1669 sc->sc_ah->is_monitoring = true;
1670 } else {
1671 ath_dbg(common, ATH_DBG_CONFIG,
1672 "Monitor mode is disabled\n");
1673 sc->sc_ah->is_monitoring = false;
1674 }
1675 }
1676
1677 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
1678 struct ieee80211_channel *curchan = hw->conf.channel;
1679 int pos = curchan->hw_value;
1680 int old_pos = -1;
1681 unsigned long flags;
1682
1683 if (ah->curchan)
1684 old_pos = ah->curchan - &ah->channels[0];
1685
1686 if (hw->conf.flags & IEEE80211_CONF_OFFCHANNEL)
1687 sc->sc_flags |= SC_OP_OFFCHANNEL;
1688 else
1689 sc->sc_flags &= ~SC_OP_OFFCHANNEL;
1690
1691 ath_dbg(common, ATH_DBG_CONFIG,
1692 "Set channel: %d MHz type: %d\n",
1693 curchan->center_freq, conf->channel_type);
1694
1695 ath9k_cmn_update_ichannel(&sc->sc_ah->channels[pos],
1696 curchan, conf->channel_type);
1697
1698 /* update survey stats for the old channel before switching */
1699 spin_lock_irqsave(&common->cc_lock, flags);
1700 ath_update_survey_stats(sc);
1701 spin_unlock_irqrestore(&common->cc_lock, flags);
1702
1703 /*
1704 * If the operating channel changes, change the survey in-use flags
1705 * along with it.
1706 * Reset the survey data for the new channel, unless we're switching
1707 * back to the operating channel from an off-channel operation.
1708 */
1709 if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL) &&
1710 sc->cur_survey != &sc->survey[pos]) {
1711
1712 if (sc->cur_survey)
1713 sc->cur_survey->filled &= ~SURVEY_INFO_IN_USE;
1714
1715 sc->cur_survey = &sc->survey[pos];
1716
1717 memset(sc->cur_survey, 0, sizeof(struct survey_info));
1718 sc->cur_survey->filled |= SURVEY_INFO_IN_USE;
1719 } else if (!(sc->survey[pos].filled & SURVEY_INFO_IN_USE)) {
1720 memset(&sc->survey[pos], 0, sizeof(struct survey_info));
1721 }
1722
1723 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
1724 ath_err(common, "Unable to set channel\n");
1725 mutex_unlock(&sc->mutex);
1726 return -EINVAL;
1727 }
1728
1729 /*
1730 * The most recent snapshot of channel->noisefloor for the old
1731 * channel is only available after the hardware reset. Copy it to
1732 * the survey stats now.
1733 */
1734 if (old_pos >= 0)
1735 ath_update_survey_nf(sc, old_pos);
1736 }
1737
1738 if (changed & IEEE80211_CONF_CHANGE_POWER) {
1739 ath_dbg(common, ATH_DBG_CONFIG,
1740 "Set power: %d\n", conf->power_level);
1741 sc->config.txpowlimit = 2 * conf->power_level;
1742 ath9k_ps_wakeup(sc);
1743 ath9k_cmn_update_txpow(ah, sc->curtxpow,
1744 sc->config.txpowlimit, &sc->curtxpow);
1745 ath9k_ps_restore(sc);
1746 }
1747
1748 if (disable_radio) {
1749 ath_dbg(common, ATH_DBG_CONFIG, "idle: disabling radio\n");
1750 ath_radio_disable(sc, hw);
1751 }
1752
1753 mutex_unlock(&sc->mutex);
1754
1755 return 0;
1756}
1757
1758#define SUPPORTED_FILTERS \
1759 (FIF_PROMISC_IN_BSS | \
1760 FIF_ALLMULTI | \
1761 FIF_CONTROL | \
1762 FIF_PSPOLL | \
1763 FIF_OTHER_BSS | \
1764 FIF_BCN_PRBRESP_PROMISC | \
1765 FIF_PROBE_REQ | \
1766 FIF_FCSFAIL)
1767
1768/* FIXME: sc->sc_full_reset ? */
1769static void ath9k_configure_filter(struct ieee80211_hw *hw,
1770 unsigned int changed_flags,
1771 unsigned int *total_flags,
1772 u64 multicast)
1773{
1774 struct ath_softc *sc = hw->priv;
1775 u32 rfilt;
1776
1777 changed_flags &= SUPPORTED_FILTERS;
1778 *total_flags &= SUPPORTED_FILTERS;
1779
1780 sc->rx.rxfilter = *total_flags;
1781 ath9k_ps_wakeup(sc);
1782 rfilt = ath_calcrxfilter(sc);
1783 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
1784 ath9k_ps_restore(sc);
1785
1786 ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_CONFIG,
1787 "Set HW RX filter: 0x%x\n", rfilt);
1788}
1789
1790static int ath9k_sta_add(struct ieee80211_hw *hw,
1791 struct ieee80211_vif *vif,
1792 struct ieee80211_sta *sta)
1793{
1794 struct ath_softc *sc = hw->priv;
1795 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1796 struct ath_node *an = (struct ath_node *) sta->drv_priv;
1797 struct ieee80211_key_conf ps_key = { };
1798
1799 ath_node_attach(sc, sta);
1800
1801 if (vif->type != NL80211_IFTYPE_AP &&
1802 vif->type != NL80211_IFTYPE_AP_VLAN)
1803 return 0;
1804
1805 an->ps_key = ath_key_config(common, vif, sta, &ps_key);
1806
1807 return 0;
1808}
1809
1810static void ath9k_del_ps_key(struct ath_softc *sc,
1811 struct ieee80211_vif *vif,
1812 struct ieee80211_sta *sta)
1813{
1814 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1815 struct ath_node *an = (struct ath_node *) sta->drv_priv;
1816 struct ieee80211_key_conf ps_key = { .hw_key_idx = an->ps_key };
1817
1818 if (!an->ps_key)
1819 return;
1820
1821 ath_key_delete(common, &ps_key);
1822}
1823
1824static int ath9k_sta_remove(struct ieee80211_hw *hw,
1825 struct ieee80211_vif *vif,
1826 struct ieee80211_sta *sta)
1827{
1828 struct ath_softc *sc = hw->priv;
1829
1830 ath9k_del_ps_key(sc, vif, sta);
1831 ath_node_detach(sc, sta);
1832
1833 return 0;
1834}
1835
1836static void ath9k_sta_notify(struct ieee80211_hw *hw,
1837 struct ieee80211_vif *vif,
1838 enum sta_notify_cmd cmd,
1839 struct ieee80211_sta *sta)
1840{
1841 struct ath_softc *sc = hw->priv;
1842 struct ath_node *an = (struct ath_node *) sta->drv_priv;
1843
1844 switch (cmd) {
1845 case STA_NOTIFY_SLEEP:
1846 an->sleeping = true;
1847 if (ath_tx_aggr_sleep(sc, an))
1848 ieee80211_sta_set_tim(sta);
1849 break;
1850 case STA_NOTIFY_AWAKE:
1851 an->sleeping = false;
1852 ath_tx_aggr_wakeup(sc, an);
1853 break;
1854 }
1855}
1856
1857static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
1858 const struct ieee80211_tx_queue_params *params)
1859{
1860 struct ath_softc *sc = hw->priv;
1861 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1862 struct ath_txq *txq;
1863 struct ath9k_tx_queue_info qi;
1864 int ret = 0;
1865
1866 if (queue >= WME_NUM_AC)
1867 return 0;
1868
1869 txq = sc->tx.txq_map[queue];
1870
1871 ath9k_ps_wakeup(sc);
1872 mutex_lock(&sc->mutex);
1873
1874 memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
1875
1876 qi.tqi_aifs = params->aifs;
1877 qi.tqi_cwmin = params->cw_min;
1878 qi.tqi_cwmax = params->cw_max;
1879 qi.tqi_burstTime = params->txop;
1880
1881 ath_dbg(common, ATH_DBG_CONFIG,
1882 "Configure tx [queue/halq] [%d/%d], aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
1883 queue, txq->axq_qnum, params->aifs, params->cw_min,
1884 params->cw_max, params->txop);
1885
1886 ret = ath_txq_update(sc, txq->axq_qnum, &qi);
1887 if (ret)
1888 ath_err(common, "TXQ Update failed\n");
1889
1890 if (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC)
1891 if (queue == WME_AC_BE && !ret)
1892 ath_beaconq_config(sc);
1893
1894 mutex_unlock(&sc->mutex);
1895 ath9k_ps_restore(sc);
1896
1897 return ret;
1898}
1899
1900static int ath9k_set_key(struct ieee80211_hw *hw,
1901 enum set_key_cmd cmd,
1902 struct ieee80211_vif *vif,
1903 struct ieee80211_sta *sta,
1904 struct ieee80211_key_conf *key)
1905{
1906 struct ath_softc *sc = hw->priv;
1907 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1908 int ret = 0;
1909
1910 if (ath9k_modparam_nohwcrypt)
1911 return -ENOSPC;
1912
1913 if (vif->type == NL80211_IFTYPE_ADHOC &&
1914 (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
1915 key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
1916 !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
1917 /*
1918 * For now, disable hw crypto for the RSN IBSS group keys. This
1919 * could be optimized in the future to use a modified key cache
1920 * design to support per-STA RX GTK, but until that gets
1921 * implemented, use of software crypto for group addressed
1922 * frames is a acceptable to allow RSN IBSS to be used.
1923 */
1924 return -EOPNOTSUPP;
1925 }
1926
1927 mutex_lock(&sc->mutex);
1928 ath9k_ps_wakeup(sc);
1929 ath_dbg(common, ATH_DBG_CONFIG, "Set HW Key\n");
1930
1931 switch (cmd) {
1932 case SET_KEY:
1933 if (sta)
1934 ath9k_del_ps_key(sc, vif, sta);
1935
1936 ret = ath_key_config(common, vif, sta, key);
1937 if (ret >= 0) {
1938 key->hw_key_idx = ret;
1939 /* push IV and Michael MIC generation to stack */
1940 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
1941 if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
1942 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
1943 if (sc->sc_ah->sw_mgmt_crypto &&
1944 key->cipher == WLAN_CIPHER_SUITE_CCMP)
1945 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
1946 ret = 0;
1947 }
1948 break;
1949 case DISABLE_KEY:
1950 ath_key_delete(common, key);
1951 break;
1952 default:
1953 ret = -EINVAL;
1954 }
1955
1956 ath9k_ps_restore(sc);
1957 mutex_unlock(&sc->mutex);
1958
1959 return ret;
1960}
1961static void ath9k_bss_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
1962{
1963 struct ath_softc *sc = data;
1964 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1965 struct ieee80211_bss_conf *bss_conf = &vif->bss_conf;
1966 struct ath_vif *avp = (void *)vif->drv_priv;
1967
1968 /*
1969 * Skip iteration if primary station vif's bss info
1970 * was not changed
1971 */
1972 if (sc->sc_flags & SC_OP_PRIM_STA_VIF)
1973 return;
1974
1975 if (bss_conf->assoc) {
1976 sc->sc_flags |= SC_OP_PRIM_STA_VIF;
1977 avp->primary_sta_vif = true;
1978 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
1979 common->curaid = bss_conf->aid;
1980 ath9k_hw_write_associd(sc->sc_ah);
1981 ath_dbg(common, ATH_DBG_CONFIG,
1982 "Bss Info ASSOC %d, bssid: %pM\n",
1983 bss_conf->aid, common->curbssid);
1984 ath_beacon_config(sc, vif);
1985 /*
1986 * Request a re-configuration of Beacon related timers
1987 * on the receipt of the first Beacon frame (i.e.,
1988 * after time sync with the AP).
1989 */
1990 sc->ps_flags |= PS_BEACON_SYNC | PS_WAIT_FOR_BEACON;
1991 /* Reset rssi stats */
1992 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
1993 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
1994
1995 if (!common->disable_ani) {
1996 sc->sc_flags |= SC_OP_ANI_RUN;
1997 ath_start_ani(common);
1998 }
1999
2000 }
2001}
2002
2003static void ath9k_config_bss(struct ath_softc *sc, struct ieee80211_vif *vif)
2004{
2005 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2006 struct ieee80211_bss_conf *bss_conf = &vif->bss_conf;
2007 struct ath_vif *avp = (void *)vif->drv_priv;
2008
2009 if (sc->sc_ah->opmode != NL80211_IFTYPE_STATION)
2010 return;
2011
2012 /* Reconfigure bss info */
2013 if (avp->primary_sta_vif && !bss_conf->assoc) {
2014 ath_dbg(common, ATH_DBG_CONFIG,
2015 "Bss Info DISASSOC %d, bssid %pM\n",
2016 common->curaid, common->curbssid);
2017 sc->sc_flags &= ~(SC_OP_PRIM_STA_VIF | SC_OP_BEACONS);
2018 avp->primary_sta_vif = false;
2019 memset(common->curbssid, 0, ETH_ALEN);
2020 common->curaid = 0;
2021 }
2022
2023 ieee80211_iterate_active_interfaces_atomic(
2024 sc->hw, ath9k_bss_iter, sc);
2025
2026 /*
2027 * None of station vifs are associated.
2028 * Clear bssid & aid
2029 */
2030 if (!(sc->sc_flags & SC_OP_PRIM_STA_VIF)) {
2031 ath9k_hw_write_associd(sc->sc_ah);
2032 /* Stop ANI */
2033 sc->sc_flags &= ~SC_OP_ANI_RUN;
2034 del_timer_sync(&common->ani.timer);
2035 }
2036}
2037
2038static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2039 struct ieee80211_vif *vif,
2040 struct ieee80211_bss_conf *bss_conf,
2041 u32 changed)
2042{
2043 struct ath_softc *sc = hw->priv;
2044 struct ath_hw *ah = sc->sc_ah;
2045 struct ath_common *common = ath9k_hw_common(ah);
2046 struct ath_vif *avp = (void *)vif->drv_priv;
2047 int slottime;
2048 int error;
2049
2050 ath9k_ps_wakeup(sc);
2051 mutex_lock(&sc->mutex);
2052
2053 if (changed & BSS_CHANGED_BSSID) {
2054 ath9k_config_bss(sc, vif);
2055
2056 ath_dbg(common, ATH_DBG_CONFIG, "BSSID: %pM aid: 0x%x\n",
2057 common->curbssid, common->curaid);
2058 }
2059
2060 if (changed & BSS_CHANGED_IBSS) {
2061 /* There can be only one vif available */
2062 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
2063 common->curaid = bss_conf->aid;
2064 ath9k_hw_write_associd(sc->sc_ah);
2065
2066 if (bss_conf->ibss_joined) {
2067 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
2068
2069 if (!common->disable_ani) {
2070 sc->sc_flags |= SC_OP_ANI_RUN;
2071 ath_start_ani(common);
2072 }
2073
2074 } else {
2075 sc->sc_flags &= ~SC_OP_ANI_RUN;
2076 del_timer_sync(&common->ani.timer);
2077 }
2078 }
2079
2080 /* Enable transmission of beacons (AP, IBSS, MESH) */
2081 if ((changed & BSS_CHANGED_BEACON) ||
2082 ((changed & BSS_CHANGED_BEACON_ENABLED) && bss_conf->enable_beacon)) {
2083 ath9k_set_beaconing_status(sc, false);
2084 error = ath_beacon_alloc(sc, vif);
2085 if (!error)
2086 ath_beacon_config(sc, vif);
2087 ath9k_set_beaconing_status(sc, true);
2088 }
2089
2090 if (changed & BSS_CHANGED_ERP_SLOT) {
2091 if (bss_conf->use_short_slot)
2092 slottime = 9;
2093 else
2094 slottime = 20;
2095 if (vif->type == NL80211_IFTYPE_AP) {
2096 /*
2097 * Defer update, so that connected stations can adjust
2098 * their settings at the same time.
2099 * See beacon.c for more details
2100 */
2101 sc->beacon.slottime = slottime;
2102 sc->beacon.updateslot = UPDATE;
2103 } else {
2104 ah->slottime = slottime;
2105 ath9k_hw_init_global_settings(ah);
2106 }
2107 }
2108
2109 /* Disable transmission of beacons */
2110 if ((changed & BSS_CHANGED_BEACON_ENABLED) &&
2111 !bss_conf->enable_beacon) {
2112 ath9k_set_beaconing_status(sc, false);
2113 avp->is_bslot_active = false;
2114 ath9k_set_beaconing_status(sc, true);
2115 }
2116
2117 if (changed & BSS_CHANGED_BEACON_INT) {
2118 /*
2119 * In case of AP mode, the HW TSF has to be reset
2120 * when the beacon interval changes.
2121 */
2122 if (vif->type == NL80211_IFTYPE_AP) {
2123 sc->sc_flags |= SC_OP_TSF_RESET;
2124 ath9k_set_beaconing_status(sc, false);
2125 error = ath_beacon_alloc(sc, vif);
2126 if (!error)
2127 ath_beacon_config(sc, vif);
2128 ath9k_set_beaconing_status(sc, true);
2129 } else
2130 ath_beacon_config(sc, vif);
2131 }
2132
2133 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
2134 ath_dbg(common, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
2135 bss_conf->use_short_preamble);
2136 if (bss_conf->use_short_preamble)
2137 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
2138 else
2139 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
2140 }
2141
2142 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
2143 ath_dbg(common, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
2144 bss_conf->use_cts_prot);
2145 if (bss_conf->use_cts_prot &&
2146 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
2147 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
2148 else
2149 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
2150 }
2151
2152 mutex_unlock(&sc->mutex);
2153 ath9k_ps_restore(sc);
2154}
2155
2156static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2157{
2158 struct ath_softc *sc = hw->priv;
2159 u64 tsf;
2160
2161 mutex_lock(&sc->mutex);
2162 ath9k_ps_wakeup(sc);
2163 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2164 ath9k_ps_restore(sc);
2165 mutex_unlock(&sc->mutex);
2166
2167 return tsf;
2168}
2169
2170static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2171{
2172 struct ath_softc *sc = hw->priv;
2173
2174 mutex_lock(&sc->mutex);
2175 ath9k_ps_wakeup(sc);
2176 ath9k_hw_settsf64(sc->sc_ah, tsf);
2177 ath9k_ps_restore(sc);
2178 mutex_unlock(&sc->mutex);
2179}
2180
2181static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2182{
2183 struct ath_softc *sc = hw->priv;
2184
2185 mutex_lock(&sc->mutex);
2186
2187 ath9k_ps_wakeup(sc);
2188 ath9k_hw_reset_tsf(sc->sc_ah);
2189 ath9k_ps_restore(sc);
2190
2191 mutex_unlock(&sc->mutex);
2192}
2193
2194static int ath9k_ampdu_action(struct ieee80211_hw *hw,
2195 struct ieee80211_vif *vif,
2196 enum ieee80211_ampdu_mlme_action action,
2197 struct ieee80211_sta *sta,
2198 u16 tid, u16 *ssn, u8 buf_size)
2199{
2200 struct ath_softc *sc = hw->priv;
2201 int ret = 0;
2202
2203 local_bh_disable();
2204
2205 switch (action) {
2206 case IEEE80211_AMPDU_RX_START:
2207 if (!(sc->sc_flags & SC_OP_RXAGGR))
2208 ret = -ENOTSUPP;
2209 break;
2210 case IEEE80211_AMPDU_RX_STOP:
2211 break;
2212 case IEEE80211_AMPDU_TX_START:
2213 if (!(sc->sc_flags & SC_OP_TXAGGR))
2214 return -EOPNOTSUPP;
2215
2216 ath9k_ps_wakeup(sc);
2217 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
2218 if (!ret)
2219 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2220 ath9k_ps_restore(sc);
2221 break;
2222 case IEEE80211_AMPDU_TX_STOP:
2223 ath9k_ps_wakeup(sc);
2224 ath_tx_aggr_stop(sc, sta, tid);
2225 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2226 ath9k_ps_restore(sc);
2227 break;
2228 case IEEE80211_AMPDU_TX_OPERATIONAL:
2229 ath9k_ps_wakeup(sc);
2230 ath_tx_aggr_resume(sc, sta, tid);
2231 ath9k_ps_restore(sc);
2232 break;
2233 default:
2234 ath_err(ath9k_hw_common(sc->sc_ah), "Unknown AMPDU action\n");
2235 }
2236
2237 local_bh_enable();
2238
2239 return ret;
2240}
2241
2242static int ath9k_get_survey(struct ieee80211_hw *hw, int idx,
2243 struct survey_info *survey)
2244{
2245 struct ath_softc *sc = hw->priv;
2246 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2247 struct ieee80211_supported_band *sband;
2248 struct ieee80211_channel *chan;
2249 unsigned long flags;
2250 int pos;
2251
2252 spin_lock_irqsave(&common->cc_lock, flags);
2253 if (idx == 0)
2254 ath_update_survey_stats(sc);
2255
2256 sband = hw->wiphy->bands[IEEE80211_BAND_2GHZ];
2257 if (sband && idx >= sband->n_channels) {
2258 idx -= sband->n_channels;
2259 sband = NULL;
2260 }
2261
2262 if (!sband)
2263 sband = hw->wiphy->bands[IEEE80211_BAND_5GHZ];
2264
2265 if (!sband || idx >= sband->n_channels) {
2266 spin_unlock_irqrestore(&common->cc_lock, flags);
2267 return -ENOENT;
2268 }
2269
2270 chan = &sband->channels[idx];
2271 pos = chan->hw_value;
2272 memcpy(survey, &sc->survey[pos], sizeof(*survey));
2273 survey->channel = chan;
2274 spin_unlock_irqrestore(&common->cc_lock, flags);
2275
2276 return 0;
2277}
2278
2279static void ath9k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
2280{
2281 struct ath_softc *sc = hw->priv;
2282 struct ath_hw *ah = sc->sc_ah;
2283
2284 mutex_lock(&sc->mutex);
2285 ah->coverage_class = coverage_class;
2286
2287 ath9k_ps_wakeup(sc);
2288 ath9k_hw_init_global_settings(ah);
2289 ath9k_ps_restore(sc);
2290
2291 mutex_unlock(&sc->mutex);
2292}
2293
2294static void ath9k_flush(struct ieee80211_hw *hw, bool drop)
2295{
2296 struct ath_softc *sc = hw->priv;
2297 struct ath_hw *ah = sc->sc_ah;
2298 struct ath_common *common = ath9k_hw_common(ah);
2299 int timeout = 200; /* ms */
2300 int i, j;
2301 bool drain_txq;
2302
2303 mutex_lock(&sc->mutex);
2304 cancel_delayed_work_sync(&sc->tx_complete_work);
2305
2306 if (ah->ah_flags & AH_UNPLUGGED) {
2307 ath_dbg(common, ATH_DBG_ANY, "Device has been unplugged!\n");
2308 mutex_unlock(&sc->mutex);
2309 return;
2310 }
2311
2312 if (sc->sc_flags & SC_OP_INVALID) {
2313 ath_dbg(common, ATH_DBG_ANY, "Device not present\n");
2314 mutex_unlock(&sc->mutex);
2315 return;
2316 }
2317
2318 if (drop)
2319 timeout = 1;
2320
2321 for (j = 0; j < timeout; j++) {
2322 bool npend = false;
2323
2324 if (j)
2325 usleep_range(1000, 2000);
2326
2327 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2328 if (!ATH_TXQ_SETUP(sc, i))
2329 continue;
2330
2331 npend = ath9k_has_pending_frames(sc, &sc->tx.txq[i]);
2332
2333 if (npend)
2334 break;
2335 }
2336
2337 if (!npend)
2338 goto out;
2339 }
2340
2341 ath9k_ps_wakeup(sc);
2342 spin_lock_bh(&sc->sc_pcu_lock);
2343 drain_txq = ath_drain_all_txq(sc, false);
2344 if (!drain_txq)
2345 ath_reset(sc, false);
2346 spin_unlock_bh(&sc->sc_pcu_lock);
2347 ath9k_ps_restore(sc);
2348 ieee80211_wake_queues(hw);
2349
2350out:
2351 ieee80211_queue_delayed_work(hw, &sc->tx_complete_work, 0);
2352 mutex_unlock(&sc->mutex);
2353}
2354
2355static bool ath9k_tx_frames_pending(struct ieee80211_hw *hw)
2356{
2357 struct ath_softc *sc = hw->priv;
2358 int i;
2359
2360 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2361 if (!ATH_TXQ_SETUP(sc, i))
2362 continue;
2363
2364 if (ath9k_has_pending_frames(sc, &sc->tx.txq[i]))
2365 return true;
2366 }
2367 return false;
2368}
2369
2370static int ath9k_tx_last_beacon(struct ieee80211_hw *hw)
2371{
2372 struct ath_softc *sc = hw->priv;
2373 struct ath_hw *ah = sc->sc_ah;
2374 struct ieee80211_vif *vif;
2375 struct ath_vif *avp;
2376 struct ath_buf *bf;
2377 struct ath_tx_status ts;
2378 int status;
2379
2380 vif = sc->beacon.bslot[0];
2381 if (!vif)
2382 return 0;
2383
2384 avp = (void *)vif->drv_priv;
2385 if (!avp->is_bslot_active)
2386 return 0;
2387
2388 if (!sc->beacon.tx_processed) {
2389 tasklet_disable(&sc->bcon_tasklet);
2390
2391 bf = avp->av_bcbuf;
2392 if (!bf || !bf->bf_mpdu)
2393 goto skip;
2394
2395 status = ath9k_hw_txprocdesc(ah, bf->bf_desc, &ts);
2396 if (status == -EINPROGRESS)
2397 goto skip;
2398
2399 sc->beacon.tx_processed = true;
2400 sc->beacon.tx_last = !(ts.ts_status & ATH9K_TXERR_MASK);
2401
2402skip:
2403 tasklet_enable(&sc->bcon_tasklet);
2404 }
2405
2406 return sc->beacon.tx_last;
2407}
2408
2409struct ieee80211_ops ath9k_ops = {
2410 .tx = ath9k_tx,
2411 .start = ath9k_start,
2412 .stop = ath9k_stop,
2413 .add_interface = ath9k_add_interface,
2414 .change_interface = ath9k_change_interface,
2415 .remove_interface = ath9k_remove_interface,
2416 .config = ath9k_config,
2417 .configure_filter = ath9k_configure_filter,
2418 .sta_add = ath9k_sta_add,
2419 .sta_remove = ath9k_sta_remove,
2420 .sta_notify = ath9k_sta_notify,
2421 .conf_tx = ath9k_conf_tx,
2422 .bss_info_changed = ath9k_bss_info_changed,
2423 .set_key = ath9k_set_key,
2424 .get_tsf = ath9k_get_tsf,
2425 .set_tsf = ath9k_set_tsf,
2426 .reset_tsf = ath9k_reset_tsf,
2427 .ampdu_action = ath9k_ampdu_action,
2428 .get_survey = ath9k_get_survey,
2429 .rfkill_poll = ath9k_rfkill_poll_state,
2430 .set_coverage_class = ath9k_set_coverage_class,
2431 .flush = ath9k_flush,
2432 .tx_frames_pending = ath9k_tx_frames_pending,
2433 .tx_last_beacon = ath9k_tx_last_beacon,
2434};
1/*
2 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/nl80211.h>
18#include <linux/delay.h>
19#include "ath9k.h"
20#include "btcoex.h"
21
22u8 ath9k_parse_mpdudensity(u8 mpdudensity)
23{
24 /*
25 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
26 * 0 for no restriction
27 * 1 for 1/4 us
28 * 2 for 1/2 us
29 * 3 for 1 us
30 * 4 for 2 us
31 * 5 for 4 us
32 * 6 for 8 us
33 * 7 for 16 us
34 */
35 switch (mpdudensity) {
36 case 0:
37 return 0;
38 case 1:
39 case 2:
40 case 3:
41 /* Our lower layer calculations limit our precision to
42 1 microsecond */
43 return 1;
44 case 4:
45 return 2;
46 case 5:
47 return 4;
48 case 6:
49 return 8;
50 case 7:
51 return 16;
52 default:
53 return 0;
54 }
55}
56
57static bool ath9k_has_pending_frames(struct ath_softc *sc, struct ath_txq *txq,
58 bool sw_pending)
59{
60 bool pending = false;
61
62 spin_lock_bh(&txq->axq_lock);
63
64 if (txq->axq_depth) {
65 pending = true;
66 goto out;
67 }
68
69 if (!sw_pending)
70 goto out;
71
72 if (txq->mac80211_qnum >= 0) {
73 struct list_head *list;
74
75 list = &sc->cur_chan->acq[txq->mac80211_qnum];
76 if (!list_empty(list))
77 pending = true;
78 }
79out:
80 spin_unlock_bh(&txq->axq_lock);
81 return pending;
82}
83
84static bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
85{
86 unsigned long flags;
87 bool ret;
88
89 spin_lock_irqsave(&sc->sc_pm_lock, flags);
90 ret = ath9k_hw_setpower(sc->sc_ah, mode);
91 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
92
93 return ret;
94}
95
96void ath_ps_full_sleep(unsigned long data)
97{
98 struct ath_softc *sc = (struct ath_softc *) data;
99 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
100 bool reset;
101
102 spin_lock(&common->cc_lock);
103 ath_hw_cycle_counters_update(common);
104 spin_unlock(&common->cc_lock);
105
106 ath9k_hw_setrxabort(sc->sc_ah, 1);
107 ath9k_hw_stopdmarecv(sc->sc_ah, &reset);
108
109 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
110}
111
112void ath9k_ps_wakeup(struct ath_softc *sc)
113{
114 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
115 unsigned long flags;
116 enum ath9k_power_mode power_mode;
117
118 spin_lock_irqsave(&sc->sc_pm_lock, flags);
119 if (++sc->ps_usecount != 1)
120 goto unlock;
121
122 del_timer_sync(&sc->sleep_timer);
123 power_mode = sc->sc_ah->power_mode;
124 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
125
126 /*
127 * While the hardware is asleep, the cycle counters contain no
128 * useful data. Better clear them now so that they don't mess up
129 * survey data results.
130 */
131 if (power_mode != ATH9K_PM_AWAKE) {
132 spin_lock(&common->cc_lock);
133 ath_hw_cycle_counters_update(common);
134 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
135 memset(&common->cc_ani, 0, sizeof(common->cc_ani));
136 spin_unlock(&common->cc_lock);
137 }
138
139 unlock:
140 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
141}
142
143void ath9k_ps_restore(struct ath_softc *sc)
144{
145 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
146 enum ath9k_power_mode mode;
147 unsigned long flags;
148
149 spin_lock_irqsave(&sc->sc_pm_lock, flags);
150 if (--sc->ps_usecount != 0)
151 goto unlock;
152
153 if (sc->ps_idle) {
154 mod_timer(&sc->sleep_timer, jiffies + HZ / 10);
155 goto unlock;
156 }
157
158 if (sc->ps_enabled &&
159 !(sc->ps_flags & (PS_WAIT_FOR_BEACON |
160 PS_WAIT_FOR_CAB |
161 PS_WAIT_FOR_PSPOLL_DATA |
162 PS_WAIT_FOR_TX_ACK |
163 PS_WAIT_FOR_ANI))) {
164 mode = ATH9K_PM_NETWORK_SLEEP;
165 if (ath9k_hw_btcoex_is_enabled(sc->sc_ah))
166 ath9k_btcoex_stop_gen_timer(sc);
167 } else {
168 goto unlock;
169 }
170
171 spin_lock(&common->cc_lock);
172 ath_hw_cycle_counters_update(common);
173 spin_unlock(&common->cc_lock);
174
175 ath9k_hw_setpower(sc->sc_ah, mode);
176
177 unlock:
178 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
179}
180
181static void __ath_cancel_work(struct ath_softc *sc)
182{
183 cancel_work_sync(&sc->paprd_work);
184 cancel_delayed_work_sync(&sc->tx_complete_work);
185 cancel_delayed_work_sync(&sc->hw_pll_work);
186
187#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
188 if (ath9k_hw_mci_is_enabled(sc->sc_ah))
189 cancel_work_sync(&sc->mci_work);
190#endif
191}
192
193void ath_cancel_work(struct ath_softc *sc)
194{
195 __ath_cancel_work(sc);
196 cancel_work_sync(&sc->hw_reset_work);
197}
198
199void ath_restart_work(struct ath_softc *sc)
200{
201 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
202
203 if (AR_SREV_9340(sc->sc_ah) || AR_SREV_9330(sc->sc_ah))
204 ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work,
205 msecs_to_jiffies(ATH_PLL_WORK_INTERVAL));
206
207 ath_start_ani(sc);
208}
209
210static bool ath_prepare_reset(struct ath_softc *sc)
211{
212 struct ath_hw *ah = sc->sc_ah;
213 bool ret = true;
214
215 ieee80211_stop_queues(sc->hw);
216 ath_stop_ani(sc);
217 ath9k_hw_disable_interrupts(ah);
218
219 if (AR_SREV_9300_20_OR_LATER(ah)) {
220 ret &= ath_stoprecv(sc);
221 ret &= ath_drain_all_txq(sc);
222 } else {
223 ret &= ath_drain_all_txq(sc);
224 ret &= ath_stoprecv(sc);
225 }
226
227 return ret;
228}
229
230static bool ath_complete_reset(struct ath_softc *sc, bool start)
231{
232 struct ath_hw *ah = sc->sc_ah;
233 struct ath_common *common = ath9k_hw_common(ah);
234 unsigned long flags;
235
236 ath9k_calculate_summary_state(sc, sc->cur_chan);
237 ath_startrecv(sc);
238 ath9k_cmn_update_txpow(ah, sc->cur_chan->cur_txpower,
239 sc->cur_chan->txpower,
240 &sc->cur_chan->cur_txpower);
241 clear_bit(ATH_OP_HW_RESET, &common->op_flags);
242
243 if (!sc->cur_chan->offchannel && start) {
244 /* restore per chanctx TSF timer */
245 if (sc->cur_chan->tsf_val) {
246 u32 offset;
247
248 offset = ath9k_hw_get_tsf_offset(&sc->cur_chan->tsf_ts,
249 NULL);
250 ath9k_hw_settsf64(ah, sc->cur_chan->tsf_val + offset);
251 }
252
253
254 if (!test_bit(ATH_OP_BEACONS, &common->op_flags))
255 goto work;
256
257 if (ah->opmode == NL80211_IFTYPE_STATION &&
258 test_bit(ATH_OP_PRIM_STA_VIF, &common->op_flags)) {
259 spin_lock_irqsave(&sc->sc_pm_lock, flags);
260 sc->ps_flags |= PS_BEACON_SYNC | PS_WAIT_FOR_BEACON;
261 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
262 } else {
263 ath9k_set_beacon(sc);
264 }
265 work:
266 ath_restart_work(sc);
267 ath_txq_schedule_all(sc);
268 }
269
270 sc->gtt_cnt = 0;
271
272 ath9k_hw_set_interrupts(ah);
273 ath9k_hw_enable_interrupts(ah);
274 ieee80211_wake_queues(sc->hw);
275 ath9k_p2p_ps_timer(sc);
276
277 return true;
278}
279
280static int ath_reset_internal(struct ath_softc *sc, struct ath9k_channel *hchan)
281{
282 struct ath_hw *ah = sc->sc_ah;
283 struct ath_common *common = ath9k_hw_common(ah);
284 struct ath9k_hw_cal_data *caldata = NULL;
285 bool fastcc = true;
286 int r;
287
288 __ath_cancel_work(sc);
289
290 disable_irq(sc->irq);
291 tasklet_disable(&sc->intr_tq);
292 tasklet_disable(&sc->bcon_tasklet);
293 spin_lock_bh(&sc->sc_pcu_lock);
294
295 if (!sc->cur_chan->offchannel) {
296 fastcc = false;
297 caldata = &sc->cur_chan->caldata;
298 }
299
300 if (!hchan) {
301 fastcc = false;
302 hchan = ah->curchan;
303 }
304
305 if (!ath_prepare_reset(sc))
306 fastcc = false;
307
308 if (ath9k_is_chanctx_enabled())
309 fastcc = false;
310
311 spin_lock_bh(&sc->chan_lock);
312 sc->cur_chandef = sc->cur_chan->chandef;
313 spin_unlock_bh(&sc->chan_lock);
314
315 ath_dbg(common, CONFIG, "Reset to %u MHz, HT40: %d fastcc: %d\n",
316 hchan->channel, IS_CHAN_HT40(hchan), fastcc);
317
318 r = ath9k_hw_reset(ah, hchan, caldata, fastcc);
319 if (r) {
320 ath_err(common,
321 "Unable to reset channel, reset status %d\n", r);
322
323 ath9k_hw_enable_interrupts(ah);
324 ath9k_queue_reset(sc, RESET_TYPE_BB_HANG);
325
326 goto out;
327 }
328
329 if (ath9k_hw_mci_is_enabled(sc->sc_ah) &&
330 sc->cur_chan->offchannel)
331 ath9k_mci_set_txpower(sc, true, false);
332
333 if (!ath_complete_reset(sc, true))
334 r = -EIO;
335
336out:
337 enable_irq(sc->irq);
338 spin_unlock_bh(&sc->sc_pcu_lock);
339 tasklet_enable(&sc->bcon_tasklet);
340 tasklet_enable(&sc->intr_tq);
341
342 return r;
343}
344
345static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta,
346 struct ieee80211_vif *vif)
347{
348 struct ath_node *an;
349 an = (struct ath_node *)sta->drv_priv;
350
351 an->sc = sc;
352 an->sta = sta;
353 an->vif = vif;
354 memset(&an->key_idx, 0, sizeof(an->key_idx));
355
356 ath_tx_node_init(sc, an);
357
358 ath_dynack_node_init(sc->sc_ah, an);
359}
360
361static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
362{
363 struct ath_node *an = (struct ath_node *)sta->drv_priv;
364 ath_tx_node_cleanup(sc, an);
365
366 ath_dynack_node_deinit(sc->sc_ah, an);
367}
368
369void ath9k_tasklet(unsigned long data)
370{
371 struct ath_softc *sc = (struct ath_softc *)data;
372 struct ath_hw *ah = sc->sc_ah;
373 struct ath_common *common = ath9k_hw_common(ah);
374 enum ath_reset_type type;
375 unsigned long flags;
376 u32 status;
377 u32 rxmask;
378
379 spin_lock_irqsave(&sc->intr_lock, flags);
380 status = sc->intrstatus;
381 sc->intrstatus = 0;
382 spin_unlock_irqrestore(&sc->intr_lock, flags);
383
384 ath9k_ps_wakeup(sc);
385 spin_lock(&sc->sc_pcu_lock);
386
387 if (status & ATH9K_INT_FATAL) {
388 type = RESET_TYPE_FATAL_INT;
389 ath9k_queue_reset(sc, type);
390 ath_dbg(common, RESET, "FATAL: Skipping interrupts\n");
391 goto out;
392 }
393
394 if ((ah->config.hw_hang_checks & HW_BB_WATCHDOG) &&
395 (status & ATH9K_INT_BB_WATCHDOG)) {
396 spin_lock(&common->cc_lock);
397 ath_hw_cycle_counters_update(common);
398 ar9003_hw_bb_watchdog_dbg_info(ah);
399 spin_unlock(&common->cc_lock);
400
401 if (ar9003_hw_bb_watchdog_check(ah)) {
402 type = RESET_TYPE_BB_WATCHDOG;
403 ath9k_queue_reset(sc, type);
404
405 ath_dbg(common, RESET,
406 "BB_WATCHDOG: Skipping interrupts\n");
407 goto out;
408 }
409 }
410
411 if (status & ATH9K_INT_GTT) {
412 sc->gtt_cnt++;
413
414 if ((sc->gtt_cnt >= MAX_GTT_CNT) && !ath9k_hw_check_alive(ah)) {
415 type = RESET_TYPE_TX_GTT;
416 ath9k_queue_reset(sc, type);
417 ath_dbg(common, RESET,
418 "GTT: Skipping interrupts\n");
419 goto out;
420 }
421 }
422
423 spin_lock_irqsave(&sc->sc_pm_lock, flags);
424 if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
425 /*
426 * TSF sync does not look correct; remain awake to sync with
427 * the next Beacon.
428 */
429 ath_dbg(common, PS, "TSFOOR - Sync with next Beacon\n");
430 sc->ps_flags |= PS_WAIT_FOR_BEACON | PS_BEACON_SYNC;
431 }
432 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
433
434 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
435 rxmask = (ATH9K_INT_RXHP | ATH9K_INT_RXLP | ATH9K_INT_RXEOL |
436 ATH9K_INT_RXORN);
437 else
438 rxmask = (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
439
440 if (status & rxmask) {
441 /* Check for high priority Rx first */
442 if ((ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
443 (status & ATH9K_INT_RXHP))
444 ath_rx_tasklet(sc, 0, true);
445
446 ath_rx_tasklet(sc, 0, false);
447 }
448
449 if (status & ATH9K_INT_TX) {
450 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
451 /*
452 * For EDMA chips, TX completion is enabled for the
453 * beacon queue, so if a beacon has been transmitted
454 * successfully after a GTT interrupt, the GTT counter
455 * gets reset to zero here.
456 */
457 sc->gtt_cnt = 0;
458
459 ath_tx_edma_tasklet(sc);
460 } else {
461 ath_tx_tasklet(sc);
462 }
463
464 wake_up(&sc->tx_wait);
465 }
466
467 if (status & ATH9K_INT_GENTIMER)
468 ath_gen_timer_isr(sc->sc_ah);
469
470 ath9k_btcoex_handle_interrupt(sc, status);
471
472 /* re-enable hardware interrupt */
473 ath9k_hw_resume_interrupts(ah);
474out:
475 spin_unlock(&sc->sc_pcu_lock);
476 ath9k_ps_restore(sc);
477}
478
479irqreturn_t ath_isr(int irq, void *dev)
480{
481#define SCHED_INTR ( \
482 ATH9K_INT_FATAL | \
483 ATH9K_INT_BB_WATCHDOG | \
484 ATH9K_INT_RXORN | \
485 ATH9K_INT_RXEOL | \
486 ATH9K_INT_RX | \
487 ATH9K_INT_RXLP | \
488 ATH9K_INT_RXHP | \
489 ATH9K_INT_TX | \
490 ATH9K_INT_BMISS | \
491 ATH9K_INT_CST | \
492 ATH9K_INT_GTT | \
493 ATH9K_INT_TSFOOR | \
494 ATH9K_INT_GENTIMER | \
495 ATH9K_INT_MCI)
496
497 struct ath_softc *sc = dev;
498 struct ath_hw *ah = sc->sc_ah;
499 struct ath_common *common = ath9k_hw_common(ah);
500 enum ath9k_int status;
501 u32 sync_cause = 0;
502 bool sched = false;
503
504 /*
505 * The hardware is not ready/present, don't
506 * touch anything. Note this can happen early
507 * on if the IRQ is shared.
508 */
509 if (!ah || test_bit(ATH_OP_INVALID, &common->op_flags))
510 return IRQ_NONE;
511
512 /* shared irq, not for us */
513 if (!ath9k_hw_intrpend(ah))
514 return IRQ_NONE;
515
516 /*
517 * Figure out the reason(s) for the interrupt. Note
518 * that the hal returns a pseudo-ISR that may include
519 * bits we haven't explicitly enabled so we mask the
520 * value to insure we only process bits we requested.
521 */
522 ath9k_hw_getisr(ah, &status, &sync_cause); /* NB: clears ISR too */
523 ath9k_debug_sync_cause(sc, sync_cause);
524 status &= ah->imask; /* discard unasked-for bits */
525
526 if (test_bit(ATH_OP_HW_RESET, &common->op_flags))
527 return IRQ_HANDLED;
528
529 /*
530 * If there are no status bits set, then this interrupt was not
531 * for me (should have been caught above).
532 */
533 if (!status)
534 return IRQ_NONE;
535
536 /* Cache the status */
537 spin_lock(&sc->intr_lock);
538 sc->intrstatus |= status;
539 spin_unlock(&sc->intr_lock);
540
541 if (status & SCHED_INTR)
542 sched = true;
543
544 /*
545 * If a FATAL interrupt is received, we have to reset the chip
546 * immediately.
547 */
548 if (status & ATH9K_INT_FATAL)
549 goto chip_reset;
550
551 if ((ah->config.hw_hang_checks & HW_BB_WATCHDOG) &&
552 (status & ATH9K_INT_BB_WATCHDOG))
553 goto chip_reset;
554
555 if (status & ATH9K_INT_SWBA)
556 tasklet_schedule(&sc->bcon_tasklet);
557
558 if (status & ATH9K_INT_TXURN)
559 ath9k_hw_updatetxtriglevel(ah, true);
560
561 if (status & ATH9K_INT_RXEOL) {
562 ah->imask &= ~(ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
563 ath9k_hw_set_interrupts(ah);
564 }
565
566 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
567 if (status & ATH9K_INT_TIM_TIMER) {
568 if (ATH_DBG_WARN_ON_ONCE(sc->ps_idle))
569 goto chip_reset;
570 /* Clear RxAbort bit so that we can
571 * receive frames */
572 ath9k_setpower(sc, ATH9K_PM_AWAKE);
573 spin_lock(&sc->sc_pm_lock);
574 ath9k_hw_setrxabort(sc->sc_ah, 0);
575 sc->ps_flags |= PS_WAIT_FOR_BEACON;
576 spin_unlock(&sc->sc_pm_lock);
577 }
578
579chip_reset:
580
581 ath_debug_stat_interrupt(sc, status);
582
583 if (sched) {
584 /* turn off every interrupt */
585 ath9k_hw_kill_interrupts(ah);
586 tasklet_schedule(&sc->intr_tq);
587 }
588
589 return IRQ_HANDLED;
590
591#undef SCHED_INTR
592}
593
594/*
595 * This function is called when a HW reset cannot be deferred
596 * and has to be immediate.
597 */
598int ath_reset(struct ath_softc *sc, struct ath9k_channel *hchan)
599{
600 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
601 int r;
602
603 ath9k_hw_kill_interrupts(sc->sc_ah);
604 set_bit(ATH_OP_HW_RESET, &common->op_flags);
605
606 ath9k_ps_wakeup(sc);
607 r = ath_reset_internal(sc, hchan);
608 ath9k_ps_restore(sc);
609
610 return r;
611}
612
613/*
614 * When a HW reset can be deferred, it is added to the
615 * hw_reset_work workqueue, but we set ATH_OP_HW_RESET before
616 * queueing.
617 */
618void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type)
619{
620 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
621#ifdef CONFIG_ATH9K_DEBUGFS
622 RESET_STAT_INC(sc, type);
623#endif
624 ath9k_hw_kill_interrupts(sc->sc_ah);
625 set_bit(ATH_OP_HW_RESET, &common->op_flags);
626 ieee80211_queue_work(sc->hw, &sc->hw_reset_work);
627}
628
629void ath_reset_work(struct work_struct *work)
630{
631 struct ath_softc *sc = container_of(work, struct ath_softc, hw_reset_work);
632
633 ath9k_ps_wakeup(sc);
634 ath_reset_internal(sc, NULL);
635 ath9k_ps_restore(sc);
636}
637
638/**********************/
639/* mac80211 callbacks */
640/**********************/
641
642static int ath9k_start(struct ieee80211_hw *hw)
643{
644 struct ath_softc *sc = hw->priv;
645 struct ath_hw *ah = sc->sc_ah;
646 struct ath_common *common = ath9k_hw_common(ah);
647 struct ieee80211_channel *curchan = sc->cur_chan->chandef.chan;
648 struct ath_chanctx *ctx = sc->cur_chan;
649 struct ath9k_channel *init_channel;
650 int r;
651
652 ath_dbg(common, CONFIG,
653 "Starting driver with initial channel: %d MHz\n",
654 curchan->center_freq);
655
656 ath9k_ps_wakeup(sc);
657 mutex_lock(&sc->mutex);
658
659 init_channel = ath9k_cmn_get_channel(hw, ah, &ctx->chandef);
660 sc->cur_chandef = hw->conf.chandef;
661
662 /* Reset SERDES registers */
663 ath9k_hw_configpcipowersave(ah, false);
664
665 /*
666 * The basic interface to setting the hardware in a good
667 * state is ``reset''. On return the hardware is known to
668 * be powered up and with interrupts disabled. This must
669 * be followed by initialization of the appropriate bits
670 * and then setup of the interrupt mask.
671 */
672 spin_lock_bh(&sc->sc_pcu_lock);
673
674 atomic_set(&ah->intr_ref_cnt, -1);
675
676 r = ath9k_hw_reset(ah, init_channel, ah->caldata, false);
677 if (r) {
678 ath_err(common,
679 "Unable to reset hardware; reset status %d (freq %u MHz)\n",
680 r, curchan->center_freq);
681 ah->reset_power_on = false;
682 }
683
684 /* Setup our intr mask. */
685 ah->imask = ATH9K_INT_TX | ATH9K_INT_RXEOL |
686 ATH9K_INT_RXORN | ATH9K_INT_FATAL |
687 ATH9K_INT_GLOBAL;
688
689 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
690 ah->imask |= ATH9K_INT_RXHP |
691 ATH9K_INT_RXLP;
692 else
693 ah->imask |= ATH9K_INT_RX;
694
695 if (ah->config.hw_hang_checks & HW_BB_WATCHDOG)
696 ah->imask |= ATH9K_INT_BB_WATCHDOG;
697
698 /*
699 * Enable GTT interrupts only for AR9003/AR9004 chips
700 * for now.
701 */
702 if (AR_SREV_9300_20_OR_LATER(ah))
703 ah->imask |= ATH9K_INT_GTT;
704
705 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
706 ah->imask |= ATH9K_INT_CST;
707
708 ath_mci_enable(sc);
709
710 clear_bit(ATH_OP_INVALID, &common->op_flags);
711 sc->sc_ah->is_monitoring = false;
712
713 if (!ath_complete_reset(sc, false))
714 ah->reset_power_on = false;
715
716 if (ah->led_pin >= 0) {
717 ath9k_hw_set_gpio(ah, ah->led_pin,
718 (ah->config.led_active_high) ? 1 : 0);
719 ath9k_hw_gpio_request_out(ah, ah->led_pin, NULL,
720 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
721 }
722
723 /*
724 * Reset key cache to sane defaults (all entries cleared) instead of
725 * semi-random values after suspend/resume.
726 */
727 ath9k_cmn_init_crypto(sc->sc_ah);
728
729 ath9k_hw_reset_tsf(ah);
730
731 spin_unlock_bh(&sc->sc_pcu_lock);
732
733 mutex_unlock(&sc->mutex);
734
735 ath9k_ps_restore(sc);
736
737 ath9k_rng_start(sc);
738
739 return 0;
740}
741
742static void ath9k_tx(struct ieee80211_hw *hw,
743 struct ieee80211_tx_control *control,
744 struct sk_buff *skb)
745{
746 struct ath_softc *sc = hw->priv;
747 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
748 struct ath_tx_control txctl;
749 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
750 unsigned long flags;
751
752 if (sc->ps_enabled) {
753 /*
754 * mac80211 does not set PM field for normal data frames, so we
755 * need to update that based on the current PS mode.
756 */
757 if (ieee80211_is_data(hdr->frame_control) &&
758 !ieee80211_is_nullfunc(hdr->frame_control) &&
759 !ieee80211_has_pm(hdr->frame_control)) {
760 ath_dbg(common, PS,
761 "Add PM=1 for a TX frame while in PS mode\n");
762 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
763 }
764 }
765
766 if (unlikely(sc->sc_ah->power_mode == ATH9K_PM_NETWORK_SLEEP)) {
767 /*
768 * We are using PS-Poll and mac80211 can request TX while in
769 * power save mode. Need to wake up hardware for the TX to be
770 * completed and if needed, also for RX of buffered frames.
771 */
772 ath9k_ps_wakeup(sc);
773 spin_lock_irqsave(&sc->sc_pm_lock, flags);
774 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
775 ath9k_hw_setrxabort(sc->sc_ah, 0);
776 if (ieee80211_is_pspoll(hdr->frame_control)) {
777 ath_dbg(common, PS,
778 "Sending PS-Poll to pick a buffered frame\n");
779 sc->ps_flags |= PS_WAIT_FOR_PSPOLL_DATA;
780 } else {
781 ath_dbg(common, PS, "Wake up to complete TX\n");
782 sc->ps_flags |= PS_WAIT_FOR_TX_ACK;
783 }
784 /*
785 * The actual restore operation will happen only after
786 * the ps_flags bit is cleared. We are just dropping
787 * the ps_usecount here.
788 */
789 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
790 ath9k_ps_restore(sc);
791 }
792
793 /*
794 * Cannot tx while the hardware is in full sleep, it first needs a full
795 * chip reset to recover from that
796 */
797 if (unlikely(sc->sc_ah->power_mode == ATH9K_PM_FULL_SLEEP)) {
798 ath_err(common, "TX while HW is in FULL_SLEEP mode\n");
799 goto exit;
800 }
801
802 memset(&txctl, 0, sizeof(struct ath_tx_control));
803 txctl.txq = sc->tx.txq_map[skb_get_queue_mapping(skb)];
804 txctl.sta = control->sta;
805
806 ath_dbg(common, XMIT, "transmitting packet, skb: %p\n", skb);
807
808 if (ath_tx_start(hw, skb, &txctl) != 0) {
809 ath_dbg(common, XMIT, "TX failed\n");
810 TX_STAT_INC(txctl.txq->axq_qnum, txfailed);
811 goto exit;
812 }
813
814 return;
815exit:
816 ieee80211_free_txskb(hw, skb);
817}
818
819static void ath9k_stop(struct ieee80211_hw *hw)
820{
821 struct ath_softc *sc = hw->priv;
822 struct ath_hw *ah = sc->sc_ah;
823 struct ath_common *common = ath9k_hw_common(ah);
824 bool prev_idle;
825
826 ath9k_deinit_channel_context(sc);
827
828 ath9k_rng_stop(sc);
829
830 mutex_lock(&sc->mutex);
831
832 ath_cancel_work(sc);
833
834 if (test_bit(ATH_OP_INVALID, &common->op_flags)) {
835 ath_dbg(common, ANY, "Device not present\n");
836 mutex_unlock(&sc->mutex);
837 return;
838 }
839
840 /* Ensure HW is awake when we try to shut it down. */
841 ath9k_ps_wakeup(sc);
842
843 spin_lock_bh(&sc->sc_pcu_lock);
844
845 /* prevent tasklets to enable interrupts once we disable them */
846 ah->imask &= ~ATH9K_INT_GLOBAL;
847
848 /* make sure h/w will not generate any interrupt
849 * before setting the invalid flag. */
850 ath9k_hw_disable_interrupts(ah);
851
852 spin_unlock_bh(&sc->sc_pcu_lock);
853
854 /* we can now sync irq and kill any running tasklets, since we already
855 * disabled interrupts and not holding a spin lock */
856 synchronize_irq(sc->irq);
857 tasklet_kill(&sc->intr_tq);
858 tasklet_kill(&sc->bcon_tasklet);
859
860 prev_idle = sc->ps_idle;
861 sc->ps_idle = true;
862
863 spin_lock_bh(&sc->sc_pcu_lock);
864
865 if (ah->led_pin >= 0) {
866 ath9k_hw_set_gpio(ah, ah->led_pin,
867 (ah->config.led_active_high) ? 0 : 1);
868 ath9k_hw_gpio_request_in(ah, ah->led_pin, NULL);
869 }
870
871 ath_prepare_reset(sc);
872
873 if (sc->rx.frag) {
874 dev_kfree_skb_any(sc->rx.frag);
875 sc->rx.frag = NULL;
876 }
877
878 if (!ah->curchan)
879 ah->curchan = ath9k_cmn_get_channel(hw, ah,
880 &sc->cur_chan->chandef);
881
882 ath9k_hw_reset(ah, ah->curchan, ah->caldata, false);
883
884 set_bit(ATH_OP_INVALID, &common->op_flags);
885
886 ath9k_hw_phy_disable(ah);
887
888 ath9k_hw_configpcipowersave(ah, true);
889
890 spin_unlock_bh(&sc->sc_pcu_lock);
891
892 ath9k_ps_restore(sc);
893
894 sc->ps_idle = prev_idle;
895
896 mutex_unlock(&sc->mutex);
897
898 ath_dbg(common, CONFIG, "Driver halt\n");
899}
900
901static bool ath9k_uses_beacons(int type)
902{
903 switch (type) {
904 case NL80211_IFTYPE_AP:
905 case NL80211_IFTYPE_ADHOC:
906 case NL80211_IFTYPE_MESH_POINT:
907 return true;
908 default:
909 return false;
910 }
911}
912
913static void ath9k_vif_iter_set_beacon(struct ath9k_vif_iter_data *iter_data,
914 struct ieee80211_vif *vif)
915{
916 /* Use the first (configured) interface, but prefering AP interfaces. */
917 if (!iter_data->primary_beacon_vif) {
918 iter_data->primary_beacon_vif = vif;
919 } else {
920 if (iter_data->primary_beacon_vif->type != NL80211_IFTYPE_AP &&
921 vif->type == NL80211_IFTYPE_AP)
922 iter_data->primary_beacon_vif = vif;
923 }
924
925 iter_data->beacons = true;
926 iter_data->nbcnvifs += 1;
927}
928
929static void ath9k_vif_iter(struct ath9k_vif_iter_data *iter_data,
930 u8 *mac, struct ieee80211_vif *vif)
931{
932 struct ath_vif *avp = (struct ath_vif *)vif->drv_priv;
933 int i;
934
935 if (iter_data->has_hw_macaddr) {
936 for (i = 0; i < ETH_ALEN; i++)
937 iter_data->mask[i] &=
938 ~(iter_data->hw_macaddr[i] ^ mac[i]);
939 } else {
940 memcpy(iter_data->hw_macaddr, mac, ETH_ALEN);
941 iter_data->has_hw_macaddr = true;
942 }
943
944 if (!vif->bss_conf.use_short_slot)
945 iter_data->slottime = 20;
946
947 switch (vif->type) {
948 case NL80211_IFTYPE_AP:
949 iter_data->naps++;
950 if (vif->bss_conf.enable_beacon)
951 ath9k_vif_iter_set_beacon(iter_data, vif);
952 break;
953 case NL80211_IFTYPE_STATION:
954 iter_data->nstations++;
955 if (avp->assoc && !iter_data->primary_sta)
956 iter_data->primary_sta = vif;
957 break;
958 case NL80211_IFTYPE_OCB:
959 iter_data->nocbs++;
960 break;
961 case NL80211_IFTYPE_ADHOC:
962 iter_data->nadhocs++;
963 if (vif->bss_conf.enable_beacon)
964 ath9k_vif_iter_set_beacon(iter_data, vif);
965 break;
966 case NL80211_IFTYPE_MESH_POINT:
967 iter_data->nmeshes++;
968 if (vif->bss_conf.enable_beacon)
969 ath9k_vif_iter_set_beacon(iter_data, vif);
970 break;
971 case NL80211_IFTYPE_WDS:
972 iter_data->nwds++;
973 break;
974 default:
975 break;
976 }
977}
978
979static void ath9k_update_bssid_mask(struct ath_softc *sc,
980 struct ath_chanctx *ctx,
981 struct ath9k_vif_iter_data *iter_data)
982{
983 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
984 struct ath_vif *avp;
985 int i;
986
987 if (!ath9k_is_chanctx_enabled())
988 return;
989
990 list_for_each_entry(avp, &ctx->vifs, list) {
991 if (ctx->nvifs_assigned != 1)
992 continue;
993
994 if (!iter_data->has_hw_macaddr)
995 continue;
996
997 ether_addr_copy(common->curbssid, avp->bssid);
998
999 /* perm_addr will be used as the p2p device address. */
1000 for (i = 0; i < ETH_ALEN; i++)
1001 iter_data->mask[i] &=
1002 ~(iter_data->hw_macaddr[i] ^
1003 sc->hw->wiphy->perm_addr[i]);
1004 }
1005}
1006
1007/* Called with sc->mutex held. */
1008void ath9k_calculate_iter_data(struct ath_softc *sc,
1009 struct ath_chanctx *ctx,
1010 struct ath9k_vif_iter_data *iter_data)
1011{
1012 struct ath_vif *avp;
1013
1014 /*
1015 * The hardware will use primary station addr together with the
1016 * BSSID mask when matching addresses.
1017 */
1018 memset(iter_data, 0, sizeof(*iter_data));
1019 eth_broadcast_addr(iter_data->mask);
1020 iter_data->slottime = 9;
1021
1022 list_for_each_entry(avp, &ctx->vifs, list)
1023 ath9k_vif_iter(iter_data, avp->vif->addr, avp->vif);
1024
1025 ath9k_update_bssid_mask(sc, ctx, iter_data);
1026}
1027
1028static void ath9k_set_assoc_state(struct ath_softc *sc,
1029 struct ieee80211_vif *vif, bool changed)
1030{
1031 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1032 struct ath_vif *avp = (struct ath_vif *)vif->drv_priv;
1033 unsigned long flags;
1034
1035 set_bit(ATH_OP_PRIM_STA_VIF, &common->op_flags);
1036
1037 ether_addr_copy(common->curbssid, avp->bssid);
1038 common->curaid = avp->aid;
1039 ath9k_hw_write_associd(sc->sc_ah);
1040
1041 if (changed) {
1042 common->last_rssi = ATH_RSSI_DUMMY_MARKER;
1043 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
1044
1045 spin_lock_irqsave(&sc->sc_pm_lock, flags);
1046 sc->ps_flags |= PS_BEACON_SYNC | PS_WAIT_FOR_BEACON;
1047 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
1048 }
1049
1050 if (ath9k_hw_mci_is_enabled(sc->sc_ah))
1051 ath9k_mci_update_wlan_channels(sc, false);
1052
1053 ath_dbg(common, CONFIG,
1054 "Primary Station interface: %pM, BSSID: %pM\n",
1055 vif->addr, common->curbssid);
1056}
1057
1058#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
1059static void ath9k_set_offchannel_state(struct ath_softc *sc)
1060{
1061 struct ath_hw *ah = sc->sc_ah;
1062 struct ath_common *common = ath9k_hw_common(ah);
1063 struct ieee80211_vif *vif = NULL;
1064
1065 ath9k_ps_wakeup(sc);
1066
1067 if (sc->offchannel.state < ATH_OFFCHANNEL_ROC_START)
1068 vif = sc->offchannel.scan_vif;
1069 else
1070 vif = sc->offchannel.roc_vif;
1071
1072 if (WARN_ON(!vif))
1073 goto exit;
1074
1075 eth_zero_addr(common->curbssid);
1076 eth_broadcast_addr(common->bssidmask);
1077 memcpy(common->macaddr, vif->addr, ETH_ALEN);
1078 common->curaid = 0;
1079 ah->opmode = vif->type;
1080 ah->imask &= ~ATH9K_INT_SWBA;
1081 ah->imask &= ~ATH9K_INT_TSFOOR;
1082 ah->slottime = 9;
1083
1084 ath_hw_setbssidmask(common);
1085 ath9k_hw_setopmode(ah);
1086 ath9k_hw_write_associd(sc->sc_ah);
1087 ath9k_hw_set_interrupts(ah);
1088 ath9k_hw_init_global_settings(ah);
1089
1090exit:
1091 ath9k_ps_restore(sc);
1092}
1093#endif
1094
1095/* Called with sc->mutex held. */
1096void ath9k_calculate_summary_state(struct ath_softc *sc,
1097 struct ath_chanctx *ctx)
1098{
1099 struct ath_hw *ah = sc->sc_ah;
1100 struct ath_common *common = ath9k_hw_common(ah);
1101 struct ath9k_vif_iter_data iter_data;
1102
1103 ath_chanctx_check_active(sc, ctx);
1104
1105 if (ctx != sc->cur_chan)
1106 return;
1107
1108#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
1109 if (ctx == &sc->offchannel.chan)
1110 return ath9k_set_offchannel_state(sc);
1111#endif
1112
1113 ath9k_ps_wakeup(sc);
1114 ath9k_calculate_iter_data(sc, ctx, &iter_data);
1115
1116 if (iter_data.has_hw_macaddr)
1117 memcpy(common->macaddr, iter_data.hw_macaddr, ETH_ALEN);
1118
1119 memcpy(common->bssidmask, iter_data.mask, ETH_ALEN);
1120 ath_hw_setbssidmask(common);
1121
1122 if (iter_data.naps > 0) {
1123 ath9k_hw_set_tsfadjust(ah, true);
1124 ah->opmode = NL80211_IFTYPE_AP;
1125 } else {
1126 ath9k_hw_set_tsfadjust(ah, false);
1127 if (iter_data.beacons)
1128 ath9k_beacon_ensure_primary_slot(sc);
1129
1130 if (iter_data.nmeshes)
1131 ah->opmode = NL80211_IFTYPE_MESH_POINT;
1132 else if (iter_data.nocbs)
1133 ah->opmode = NL80211_IFTYPE_OCB;
1134 else if (iter_data.nwds)
1135 ah->opmode = NL80211_IFTYPE_AP;
1136 else if (iter_data.nadhocs)
1137 ah->opmode = NL80211_IFTYPE_ADHOC;
1138 else
1139 ah->opmode = NL80211_IFTYPE_STATION;
1140 }
1141
1142 ath9k_hw_setopmode(ah);
1143
1144 ctx->switch_after_beacon = false;
1145 if ((iter_data.nstations + iter_data.nadhocs + iter_data.nmeshes) > 0)
1146 ah->imask |= ATH9K_INT_TSFOOR;
1147 else {
1148 ah->imask &= ~ATH9K_INT_TSFOOR;
1149 if (iter_data.naps == 1 && iter_data.beacons)
1150 ctx->switch_after_beacon = true;
1151 }
1152
1153 if (ah->opmode == NL80211_IFTYPE_STATION) {
1154 bool changed = (iter_data.primary_sta != ctx->primary_sta);
1155
1156 if (iter_data.primary_sta) {
1157 iter_data.primary_beacon_vif = iter_data.primary_sta;
1158 iter_data.beacons = true;
1159 ath9k_set_assoc_state(sc, iter_data.primary_sta,
1160 changed);
1161 ctx->primary_sta = iter_data.primary_sta;
1162 } else {
1163 ctx->primary_sta = NULL;
1164 eth_zero_addr(common->curbssid);
1165 common->curaid = 0;
1166 ath9k_hw_write_associd(sc->sc_ah);
1167 if (ath9k_hw_mci_is_enabled(sc->sc_ah))
1168 ath9k_mci_update_wlan_channels(sc, true);
1169 }
1170 }
1171 sc->nbcnvifs = iter_data.nbcnvifs;
1172 ath9k_beacon_config(sc, iter_data.primary_beacon_vif,
1173 iter_data.beacons);
1174 ath9k_hw_set_interrupts(ah);
1175
1176 if (ah->slottime != iter_data.slottime) {
1177 ah->slottime = iter_data.slottime;
1178 ath9k_hw_init_global_settings(ah);
1179 }
1180
1181 if (iter_data.primary_sta)
1182 set_bit(ATH_OP_PRIM_STA_VIF, &common->op_flags);
1183 else
1184 clear_bit(ATH_OP_PRIM_STA_VIF, &common->op_flags);
1185
1186 ath_dbg(common, CONFIG,
1187 "macaddr: %pM, bssid: %pM, bssidmask: %pM\n",
1188 common->macaddr, common->curbssid, common->bssidmask);
1189
1190 ath9k_ps_restore(sc);
1191}
1192
1193static void ath9k_tpc_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
1194{
1195 int *power = (int *)data;
1196
1197 if (*power < vif->bss_conf.txpower)
1198 *power = vif->bss_conf.txpower;
1199}
1200
1201/* Called with sc->mutex held. */
1202void ath9k_set_txpower(struct ath_softc *sc, struct ieee80211_vif *vif)
1203{
1204 int power;
1205 struct ath_hw *ah = sc->sc_ah;
1206 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
1207
1208 ath9k_ps_wakeup(sc);
1209 if (ah->tpc_enabled) {
1210 power = (vif) ? vif->bss_conf.txpower : -1;
1211 ieee80211_iterate_active_interfaces_atomic(
1212 sc->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
1213 ath9k_tpc_vif_iter, &power);
1214 if (power == -1)
1215 power = sc->hw->conf.power_level;
1216 } else {
1217 power = sc->hw->conf.power_level;
1218 }
1219 sc->cur_chan->txpower = 2 * power;
1220 ath9k_hw_set_txpowerlimit(ah, sc->cur_chan->txpower, false);
1221 sc->cur_chan->cur_txpower = reg->max_power_level;
1222 ath9k_ps_restore(sc);
1223}
1224
1225static void ath9k_assign_hw_queues(struct ieee80211_hw *hw,
1226 struct ieee80211_vif *vif)
1227{
1228 int i;
1229
1230 if (!ath9k_is_chanctx_enabled())
1231 return;
1232
1233 for (i = 0; i < IEEE80211_NUM_ACS; i++)
1234 vif->hw_queue[i] = i;
1235
1236 if (vif->type == NL80211_IFTYPE_AP ||
1237 vif->type == NL80211_IFTYPE_MESH_POINT)
1238 vif->cab_queue = hw->queues - 2;
1239 else
1240 vif->cab_queue = IEEE80211_INVAL_HW_QUEUE;
1241}
1242
1243static int ath9k_add_interface(struct ieee80211_hw *hw,
1244 struct ieee80211_vif *vif)
1245{
1246 struct ath_softc *sc = hw->priv;
1247 struct ath_hw *ah = sc->sc_ah;
1248 struct ath_common *common = ath9k_hw_common(ah);
1249 struct ath_vif *avp = (void *)vif->drv_priv;
1250 struct ath_node *an = &avp->mcast_node;
1251
1252 mutex_lock(&sc->mutex);
1253
1254 if (IS_ENABLED(CONFIG_ATH9K_TX99)) {
1255 if (sc->cur_chan->nvifs >= 1) {
1256 mutex_unlock(&sc->mutex);
1257 return -EOPNOTSUPP;
1258 }
1259 sc->tx99_vif = vif;
1260 }
1261
1262 ath_dbg(common, CONFIG, "Attach a VIF of type: %d\n", vif->type);
1263 sc->cur_chan->nvifs++;
1264
1265 if (vif->type == NL80211_IFTYPE_STATION && ath9k_is_chanctx_enabled())
1266 vif->driver_flags |= IEEE80211_VIF_GET_NOA_UPDATE;
1267
1268 if (ath9k_uses_beacons(vif->type))
1269 ath9k_beacon_assign_slot(sc, vif);
1270
1271 avp->vif = vif;
1272 if (!ath9k_is_chanctx_enabled()) {
1273 avp->chanctx = sc->cur_chan;
1274 list_add_tail(&avp->list, &avp->chanctx->vifs);
1275 }
1276
1277 ath9k_calculate_summary_state(sc, avp->chanctx);
1278
1279 ath9k_assign_hw_queues(hw, vif);
1280
1281 ath9k_set_txpower(sc, vif);
1282
1283 an->sc = sc;
1284 an->sta = NULL;
1285 an->vif = vif;
1286 an->no_ps_filter = true;
1287 ath_tx_node_init(sc, an);
1288
1289 mutex_unlock(&sc->mutex);
1290 return 0;
1291}
1292
1293static int ath9k_change_interface(struct ieee80211_hw *hw,
1294 struct ieee80211_vif *vif,
1295 enum nl80211_iftype new_type,
1296 bool p2p)
1297{
1298 struct ath_softc *sc = hw->priv;
1299 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1300 struct ath_vif *avp = (void *)vif->drv_priv;
1301
1302 mutex_lock(&sc->mutex);
1303
1304 if (IS_ENABLED(CONFIG_ATH9K_TX99)) {
1305 mutex_unlock(&sc->mutex);
1306 return -EOPNOTSUPP;
1307 }
1308
1309 ath_dbg(common, CONFIG, "Change Interface\n");
1310
1311 if (ath9k_uses_beacons(vif->type))
1312 ath9k_beacon_remove_slot(sc, vif);
1313
1314 vif->type = new_type;
1315 vif->p2p = p2p;
1316
1317 if (ath9k_uses_beacons(vif->type))
1318 ath9k_beacon_assign_slot(sc, vif);
1319
1320 ath9k_assign_hw_queues(hw, vif);
1321 ath9k_calculate_summary_state(sc, avp->chanctx);
1322
1323 ath9k_set_txpower(sc, vif);
1324
1325 mutex_unlock(&sc->mutex);
1326 return 0;
1327}
1328
1329static void ath9k_remove_interface(struct ieee80211_hw *hw,
1330 struct ieee80211_vif *vif)
1331{
1332 struct ath_softc *sc = hw->priv;
1333 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1334 struct ath_vif *avp = (void *)vif->drv_priv;
1335
1336 ath_dbg(common, CONFIG, "Detach Interface\n");
1337
1338 mutex_lock(&sc->mutex);
1339
1340 ath9k_p2p_remove_vif(sc, vif);
1341
1342 sc->cur_chan->nvifs--;
1343 sc->tx99_vif = NULL;
1344 if (!ath9k_is_chanctx_enabled())
1345 list_del(&avp->list);
1346
1347 if (ath9k_uses_beacons(vif->type))
1348 ath9k_beacon_remove_slot(sc, vif);
1349
1350 ath_tx_node_cleanup(sc, &avp->mcast_node);
1351
1352 ath9k_calculate_summary_state(sc, avp->chanctx);
1353
1354 ath9k_set_txpower(sc, NULL);
1355
1356 mutex_unlock(&sc->mutex);
1357}
1358
1359static void ath9k_enable_ps(struct ath_softc *sc)
1360{
1361 struct ath_hw *ah = sc->sc_ah;
1362 struct ath_common *common = ath9k_hw_common(ah);
1363
1364 if (IS_ENABLED(CONFIG_ATH9K_TX99))
1365 return;
1366
1367 sc->ps_enabled = true;
1368 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1369 if ((ah->imask & ATH9K_INT_TIM_TIMER) == 0) {
1370 ah->imask |= ATH9K_INT_TIM_TIMER;
1371 ath9k_hw_set_interrupts(ah);
1372 }
1373 ath9k_hw_setrxabort(ah, 1);
1374 }
1375 ath_dbg(common, PS, "PowerSave enabled\n");
1376}
1377
1378static void ath9k_disable_ps(struct ath_softc *sc)
1379{
1380 struct ath_hw *ah = sc->sc_ah;
1381 struct ath_common *common = ath9k_hw_common(ah);
1382
1383 if (IS_ENABLED(CONFIG_ATH9K_TX99))
1384 return;
1385
1386 sc->ps_enabled = false;
1387 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
1388 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1389 ath9k_hw_setrxabort(ah, 0);
1390 sc->ps_flags &= ~(PS_WAIT_FOR_BEACON |
1391 PS_WAIT_FOR_CAB |
1392 PS_WAIT_FOR_PSPOLL_DATA |
1393 PS_WAIT_FOR_TX_ACK);
1394 if (ah->imask & ATH9K_INT_TIM_TIMER) {
1395 ah->imask &= ~ATH9K_INT_TIM_TIMER;
1396 ath9k_hw_set_interrupts(ah);
1397 }
1398 }
1399 ath_dbg(common, PS, "PowerSave disabled\n");
1400}
1401
1402static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
1403{
1404 struct ath_softc *sc = hw->priv;
1405 struct ath_hw *ah = sc->sc_ah;
1406 struct ath_common *common = ath9k_hw_common(ah);
1407 struct ieee80211_conf *conf = &hw->conf;
1408 struct ath_chanctx *ctx = sc->cur_chan;
1409
1410 ath9k_ps_wakeup(sc);
1411 mutex_lock(&sc->mutex);
1412
1413 if (changed & IEEE80211_CONF_CHANGE_IDLE) {
1414 sc->ps_idle = !!(conf->flags & IEEE80211_CONF_IDLE);
1415 if (sc->ps_idle) {
1416 ath_cancel_work(sc);
1417 ath9k_stop_btcoex(sc);
1418 } else {
1419 ath9k_start_btcoex(sc);
1420 /*
1421 * The chip needs a reset to properly wake up from
1422 * full sleep
1423 */
1424 ath_chanctx_set_channel(sc, ctx, &ctx->chandef);
1425 }
1426 }
1427
1428 /*
1429 * We just prepare to enable PS. We have to wait until our AP has
1430 * ACK'd our null data frame to disable RX otherwise we'll ignore
1431 * those ACKs and end up retransmitting the same null data frames.
1432 * IEEE80211_CONF_CHANGE_PS is only passed by mac80211 for STA mode.
1433 */
1434 if (changed & IEEE80211_CONF_CHANGE_PS) {
1435 unsigned long flags;
1436 spin_lock_irqsave(&sc->sc_pm_lock, flags);
1437 if (conf->flags & IEEE80211_CONF_PS)
1438 ath9k_enable_ps(sc);
1439 else
1440 ath9k_disable_ps(sc);
1441 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
1442 }
1443
1444 if (changed & IEEE80211_CONF_CHANGE_MONITOR) {
1445 if (conf->flags & IEEE80211_CONF_MONITOR) {
1446 ath_dbg(common, CONFIG, "Monitor mode is enabled\n");
1447 sc->sc_ah->is_monitoring = true;
1448 } else {
1449 ath_dbg(common, CONFIG, "Monitor mode is disabled\n");
1450 sc->sc_ah->is_monitoring = false;
1451 }
1452 }
1453
1454 if (!ath9k_is_chanctx_enabled() && (changed & IEEE80211_CONF_CHANGE_CHANNEL)) {
1455 ctx->offchannel = !!(conf->flags & IEEE80211_CONF_OFFCHANNEL);
1456 ath_chanctx_set_channel(sc, ctx, &hw->conf.chandef);
1457 }
1458
1459 mutex_unlock(&sc->mutex);
1460 ath9k_ps_restore(sc);
1461
1462 return 0;
1463}
1464
1465#define SUPPORTED_FILTERS \
1466 (FIF_ALLMULTI | \
1467 FIF_CONTROL | \
1468 FIF_PSPOLL | \
1469 FIF_OTHER_BSS | \
1470 FIF_BCN_PRBRESP_PROMISC | \
1471 FIF_PROBE_REQ | \
1472 FIF_FCSFAIL)
1473
1474/* FIXME: sc->sc_full_reset ? */
1475static void ath9k_configure_filter(struct ieee80211_hw *hw,
1476 unsigned int changed_flags,
1477 unsigned int *total_flags,
1478 u64 multicast)
1479{
1480 struct ath_softc *sc = hw->priv;
1481 struct ath_chanctx *ctx;
1482 u32 rfilt;
1483
1484 changed_flags &= SUPPORTED_FILTERS;
1485 *total_flags &= SUPPORTED_FILTERS;
1486
1487 spin_lock_bh(&sc->chan_lock);
1488 ath_for_each_chanctx(sc, ctx)
1489 ctx->rxfilter = *total_flags;
1490#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
1491 sc->offchannel.chan.rxfilter = *total_flags;
1492#endif
1493 spin_unlock_bh(&sc->chan_lock);
1494
1495 ath9k_ps_wakeup(sc);
1496 rfilt = ath_calcrxfilter(sc);
1497 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
1498 ath9k_ps_restore(sc);
1499
1500 ath_dbg(ath9k_hw_common(sc->sc_ah), CONFIG, "Set HW RX filter: 0x%x\n",
1501 rfilt);
1502}
1503
1504static int ath9k_sta_add(struct ieee80211_hw *hw,
1505 struct ieee80211_vif *vif,
1506 struct ieee80211_sta *sta)
1507{
1508 struct ath_softc *sc = hw->priv;
1509 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1510 struct ath_node *an = (struct ath_node *) sta->drv_priv;
1511 struct ieee80211_key_conf ps_key = { };
1512 int key;
1513
1514 ath_node_attach(sc, sta, vif);
1515
1516 if (vif->type != NL80211_IFTYPE_AP &&
1517 vif->type != NL80211_IFTYPE_AP_VLAN)
1518 return 0;
1519
1520 key = ath_key_config(common, vif, sta, &ps_key);
1521 if (key > 0) {
1522 an->ps_key = key;
1523 an->key_idx[0] = key;
1524 }
1525
1526 return 0;
1527}
1528
1529static void ath9k_del_ps_key(struct ath_softc *sc,
1530 struct ieee80211_vif *vif,
1531 struct ieee80211_sta *sta)
1532{
1533 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1534 struct ath_node *an = (struct ath_node *) sta->drv_priv;
1535 struct ieee80211_key_conf ps_key = { .hw_key_idx = an->ps_key };
1536
1537 if (!an->ps_key)
1538 return;
1539
1540 ath_key_delete(common, &ps_key);
1541 an->ps_key = 0;
1542 an->key_idx[0] = 0;
1543}
1544
1545static int ath9k_sta_remove(struct ieee80211_hw *hw,
1546 struct ieee80211_vif *vif,
1547 struct ieee80211_sta *sta)
1548{
1549 struct ath_softc *sc = hw->priv;
1550
1551 ath9k_del_ps_key(sc, vif, sta);
1552 ath_node_detach(sc, sta);
1553
1554 return 0;
1555}
1556
1557static int ath9k_sta_state(struct ieee80211_hw *hw,
1558 struct ieee80211_vif *vif,
1559 struct ieee80211_sta *sta,
1560 enum ieee80211_sta_state old_state,
1561 enum ieee80211_sta_state new_state)
1562{
1563 struct ath_softc *sc = hw->priv;
1564 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1565 int ret = 0;
1566
1567 if (old_state == IEEE80211_STA_NOTEXIST &&
1568 new_state == IEEE80211_STA_NONE) {
1569 ret = ath9k_sta_add(hw, vif, sta);
1570 ath_dbg(common, CONFIG,
1571 "Add station: %pM\n", sta->addr);
1572 } else if (old_state == IEEE80211_STA_NONE &&
1573 new_state == IEEE80211_STA_NOTEXIST) {
1574 ret = ath9k_sta_remove(hw, vif, sta);
1575 ath_dbg(common, CONFIG,
1576 "Remove station: %pM\n", sta->addr);
1577 }
1578
1579 if (ath9k_is_chanctx_enabled()) {
1580 if (vif->type == NL80211_IFTYPE_STATION) {
1581 if (old_state == IEEE80211_STA_ASSOC &&
1582 new_state == IEEE80211_STA_AUTHORIZED)
1583 ath_chanctx_event(sc, vif,
1584 ATH_CHANCTX_EVENT_AUTHORIZED);
1585 }
1586 }
1587
1588 return ret;
1589}
1590
1591static void ath9k_sta_set_tx_filter(struct ath_hw *ah,
1592 struct ath_node *an,
1593 bool set)
1594{
1595 int i;
1596
1597 for (i = 0; i < ARRAY_SIZE(an->key_idx); i++) {
1598 if (!an->key_idx[i])
1599 continue;
1600 ath9k_hw_set_tx_filter(ah, an->key_idx[i], set);
1601 }
1602}
1603
1604static void ath9k_sta_notify(struct ieee80211_hw *hw,
1605 struct ieee80211_vif *vif,
1606 enum sta_notify_cmd cmd,
1607 struct ieee80211_sta *sta)
1608{
1609 struct ath_softc *sc = hw->priv;
1610 struct ath_node *an = (struct ath_node *) sta->drv_priv;
1611
1612 switch (cmd) {
1613 case STA_NOTIFY_SLEEP:
1614 an->sleeping = true;
1615 ath_tx_aggr_sleep(sta, sc, an);
1616 ath9k_sta_set_tx_filter(sc->sc_ah, an, true);
1617 break;
1618 case STA_NOTIFY_AWAKE:
1619 ath9k_sta_set_tx_filter(sc->sc_ah, an, false);
1620 an->sleeping = false;
1621 ath_tx_aggr_wakeup(sc, an);
1622 break;
1623 }
1624}
1625
1626static int ath9k_conf_tx(struct ieee80211_hw *hw,
1627 struct ieee80211_vif *vif, u16 queue,
1628 const struct ieee80211_tx_queue_params *params)
1629{
1630 struct ath_softc *sc = hw->priv;
1631 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1632 struct ath_txq *txq;
1633 struct ath9k_tx_queue_info qi;
1634 int ret = 0;
1635
1636 if (queue >= IEEE80211_NUM_ACS)
1637 return 0;
1638
1639 txq = sc->tx.txq_map[queue];
1640
1641 ath9k_ps_wakeup(sc);
1642 mutex_lock(&sc->mutex);
1643
1644 memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
1645
1646 qi.tqi_aifs = params->aifs;
1647 qi.tqi_cwmin = params->cw_min;
1648 qi.tqi_cwmax = params->cw_max;
1649 qi.tqi_burstTime = params->txop * 32;
1650
1651 ath_dbg(common, CONFIG,
1652 "Configure tx [queue/halq] [%d/%d], aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
1653 queue, txq->axq_qnum, params->aifs, params->cw_min,
1654 params->cw_max, params->txop);
1655
1656 ath_update_max_aggr_framelen(sc, queue, qi.tqi_burstTime);
1657 ret = ath_txq_update(sc, txq->axq_qnum, &qi);
1658 if (ret)
1659 ath_err(common, "TXQ Update failed\n");
1660
1661 mutex_unlock(&sc->mutex);
1662 ath9k_ps_restore(sc);
1663
1664 return ret;
1665}
1666
1667static int ath9k_set_key(struct ieee80211_hw *hw,
1668 enum set_key_cmd cmd,
1669 struct ieee80211_vif *vif,
1670 struct ieee80211_sta *sta,
1671 struct ieee80211_key_conf *key)
1672{
1673 struct ath_softc *sc = hw->priv;
1674 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1675 struct ath_node *an = NULL;
1676 int ret = 0, i;
1677
1678 if (ath9k_modparam_nohwcrypt)
1679 return -ENOSPC;
1680
1681 if ((vif->type == NL80211_IFTYPE_ADHOC ||
1682 vif->type == NL80211_IFTYPE_MESH_POINT) &&
1683 (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
1684 key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
1685 !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
1686 /*
1687 * For now, disable hw crypto for the RSN IBSS group keys. This
1688 * could be optimized in the future to use a modified key cache
1689 * design to support per-STA RX GTK, but until that gets
1690 * implemented, use of software crypto for group addressed
1691 * frames is a acceptable to allow RSN IBSS to be used.
1692 */
1693 return -EOPNOTSUPP;
1694 }
1695
1696 mutex_lock(&sc->mutex);
1697 ath9k_ps_wakeup(sc);
1698 ath_dbg(common, CONFIG, "Set HW Key %d\n", cmd);
1699 if (sta)
1700 an = (struct ath_node *)sta->drv_priv;
1701
1702 switch (cmd) {
1703 case SET_KEY:
1704 if (sta)
1705 ath9k_del_ps_key(sc, vif, sta);
1706
1707 key->hw_key_idx = 0;
1708 ret = ath_key_config(common, vif, sta, key);
1709 if (ret >= 0) {
1710 key->hw_key_idx = ret;
1711 /* push IV and Michael MIC generation to stack */
1712 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
1713 if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
1714 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
1715 if (sc->sc_ah->sw_mgmt_crypto_tx &&
1716 key->cipher == WLAN_CIPHER_SUITE_CCMP)
1717 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX;
1718 ret = 0;
1719 }
1720 if (an && key->hw_key_idx) {
1721 for (i = 0; i < ARRAY_SIZE(an->key_idx); i++) {
1722 if (an->key_idx[i])
1723 continue;
1724 an->key_idx[i] = key->hw_key_idx;
1725 break;
1726 }
1727 WARN_ON(i == ARRAY_SIZE(an->key_idx));
1728 }
1729 break;
1730 case DISABLE_KEY:
1731 ath_key_delete(common, key);
1732 if (an) {
1733 for (i = 0; i < ARRAY_SIZE(an->key_idx); i++) {
1734 if (an->key_idx[i] != key->hw_key_idx)
1735 continue;
1736 an->key_idx[i] = 0;
1737 break;
1738 }
1739 }
1740 key->hw_key_idx = 0;
1741 break;
1742 default:
1743 ret = -EINVAL;
1744 }
1745
1746 ath9k_ps_restore(sc);
1747 mutex_unlock(&sc->mutex);
1748
1749 return ret;
1750}
1751
1752static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
1753 struct ieee80211_vif *vif,
1754 struct ieee80211_bss_conf *bss_conf,
1755 u32 changed)
1756{
1757#define CHECK_ANI \
1758 (BSS_CHANGED_ASSOC | \
1759 BSS_CHANGED_IBSS | \
1760 BSS_CHANGED_BEACON_ENABLED)
1761
1762 struct ath_softc *sc = hw->priv;
1763 struct ath_hw *ah = sc->sc_ah;
1764 struct ath_common *common = ath9k_hw_common(ah);
1765 struct ath_vif *avp = (void *)vif->drv_priv;
1766 int slottime;
1767
1768 ath9k_ps_wakeup(sc);
1769 mutex_lock(&sc->mutex);
1770
1771 if (changed & BSS_CHANGED_ASSOC) {
1772 ath_dbg(common, CONFIG, "BSSID %pM Changed ASSOC %d\n",
1773 bss_conf->bssid, bss_conf->assoc);
1774
1775 memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
1776 avp->aid = bss_conf->aid;
1777 avp->assoc = bss_conf->assoc;
1778
1779 ath9k_calculate_summary_state(sc, avp->chanctx);
1780 }
1781
1782 if ((changed & BSS_CHANGED_IBSS) ||
1783 (changed & BSS_CHANGED_OCB)) {
1784 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
1785 common->curaid = bss_conf->aid;
1786 ath9k_hw_write_associd(sc->sc_ah);
1787 }
1788
1789 if ((changed & BSS_CHANGED_BEACON_ENABLED) ||
1790 (changed & BSS_CHANGED_BEACON_INT) ||
1791 (changed & BSS_CHANGED_BEACON_INFO)) {
1792 ath9k_calculate_summary_state(sc, avp->chanctx);
1793 }
1794
1795 if ((avp->chanctx == sc->cur_chan) &&
1796 (changed & BSS_CHANGED_ERP_SLOT)) {
1797 if (bss_conf->use_short_slot)
1798 slottime = 9;
1799 else
1800 slottime = 20;
1801
1802 if (vif->type == NL80211_IFTYPE_AP) {
1803 /*
1804 * Defer update, so that connected stations can adjust
1805 * their settings at the same time.
1806 * See beacon.c for more details
1807 */
1808 sc->beacon.slottime = slottime;
1809 sc->beacon.updateslot = UPDATE;
1810 } else {
1811 ah->slottime = slottime;
1812 ath9k_hw_init_global_settings(ah);
1813 }
1814 }
1815
1816 if (changed & BSS_CHANGED_P2P_PS)
1817 ath9k_p2p_bss_info_changed(sc, vif);
1818
1819 if (changed & CHECK_ANI)
1820 ath_check_ani(sc);
1821
1822 if (changed & BSS_CHANGED_TXPOWER) {
1823 ath_dbg(common, CONFIG, "vif %pM power %d dbm power_type %d\n",
1824 vif->addr, bss_conf->txpower, bss_conf->txpower_type);
1825 ath9k_set_txpower(sc, vif);
1826 }
1827
1828 mutex_unlock(&sc->mutex);
1829 ath9k_ps_restore(sc);
1830
1831#undef CHECK_ANI
1832}
1833
1834static u64 ath9k_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1835{
1836 struct ath_softc *sc = hw->priv;
1837 struct ath_vif *avp = (void *)vif->drv_priv;
1838 u64 tsf;
1839
1840 mutex_lock(&sc->mutex);
1841 ath9k_ps_wakeup(sc);
1842 /* Get current TSF either from HW or kernel time. */
1843 if (sc->cur_chan == avp->chanctx) {
1844 tsf = ath9k_hw_gettsf64(sc->sc_ah);
1845 } else {
1846 tsf = sc->cur_chan->tsf_val +
1847 ath9k_hw_get_tsf_offset(&sc->cur_chan->tsf_ts, NULL);
1848 }
1849 tsf += le64_to_cpu(avp->tsf_adjust);
1850 ath9k_ps_restore(sc);
1851 mutex_unlock(&sc->mutex);
1852
1853 return tsf;
1854}
1855
1856static void ath9k_set_tsf(struct ieee80211_hw *hw,
1857 struct ieee80211_vif *vif,
1858 u64 tsf)
1859{
1860 struct ath_softc *sc = hw->priv;
1861 struct ath_vif *avp = (void *)vif->drv_priv;
1862
1863 mutex_lock(&sc->mutex);
1864 ath9k_ps_wakeup(sc);
1865 tsf -= le64_to_cpu(avp->tsf_adjust);
1866 getrawmonotonic(&avp->chanctx->tsf_ts);
1867 if (sc->cur_chan == avp->chanctx)
1868 ath9k_hw_settsf64(sc->sc_ah, tsf);
1869 avp->chanctx->tsf_val = tsf;
1870 ath9k_ps_restore(sc);
1871 mutex_unlock(&sc->mutex);
1872}
1873
1874static void ath9k_reset_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1875{
1876 struct ath_softc *sc = hw->priv;
1877 struct ath_vif *avp = (void *)vif->drv_priv;
1878
1879 mutex_lock(&sc->mutex);
1880
1881 ath9k_ps_wakeup(sc);
1882 getrawmonotonic(&avp->chanctx->tsf_ts);
1883 if (sc->cur_chan == avp->chanctx)
1884 ath9k_hw_reset_tsf(sc->sc_ah);
1885 avp->chanctx->tsf_val = 0;
1886 ath9k_ps_restore(sc);
1887
1888 mutex_unlock(&sc->mutex);
1889}
1890
1891static int ath9k_ampdu_action(struct ieee80211_hw *hw,
1892 struct ieee80211_vif *vif,
1893 struct ieee80211_ampdu_params *params)
1894{
1895 struct ath_softc *sc = hw->priv;
1896 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1897 bool flush = false;
1898 int ret = 0;
1899 struct ieee80211_sta *sta = params->sta;
1900 struct ath_node *an = (struct ath_node *)sta->drv_priv;
1901 enum ieee80211_ampdu_mlme_action action = params->action;
1902 u16 tid = params->tid;
1903 u16 *ssn = ¶ms->ssn;
1904 struct ath_atx_tid *atid;
1905
1906 mutex_lock(&sc->mutex);
1907
1908 switch (action) {
1909 case IEEE80211_AMPDU_RX_START:
1910 break;
1911 case IEEE80211_AMPDU_RX_STOP:
1912 break;
1913 case IEEE80211_AMPDU_TX_START:
1914 if (ath9k_is_chanctx_enabled()) {
1915 if (test_bit(ATH_OP_SCANNING, &common->op_flags)) {
1916 ret = -EBUSY;
1917 break;
1918 }
1919 }
1920 ath9k_ps_wakeup(sc);
1921 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
1922 if (!ret)
1923 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
1924 ath9k_ps_restore(sc);
1925 break;
1926 case IEEE80211_AMPDU_TX_STOP_FLUSH:
1927 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
1928 flush = true;
1929 case IEEE80211_AMPDU_TX_STOP_CONT:
1930 ath9k_ps_wakeup(sc);
1931 ath_tx_aggr_stop(sc, sta, tid);
1932 if (!flush)
1933 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
1934 ath9k_ps_restore(sc);
1935 break;
1936 case IEEE80211_AMPDU_TX_OPERATIONAL:
1937 atid = ath_node_to_tid(an, tid);
1938 atid->baw_size = IEEE80211_MIN_AMPDU_BUF <<
1939 sta->ht_cap.ampdu_factor;
1940 break;
1941 default:
1942 ath_err(ath9k_hw_common(sc->sc_ah), "Unknown AMPDU action\n");
1943 }
1944
1945 mutex_unlock(&sc->mutex);
1946
1947 return ret;
1948}
1949
1950static int ath9k_get_survey(struct ieee80211_hw *hw, int idx,
1951 struct survey_info *survey)
1952{
1953 struct ath_softc *sc = hw->priv;
1954 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1955 struct ieee80211_supported_band *sband;
1956 struct ieee80211_channel *chan;
1957 int pos;
1958
1959 if (IS_ENABLED(CONFIG_ATH9K_TX99))
1960 return -EOPNOTSUPP;
1961
1962 spin_lock_bh(&common->cc_lock);
1963 if (idx == 0)
1964 ath_update_survey_stats(sc);
1965
1966 sband = hw->wiphy->bands[NL80211_BAND_2GHZ];
1967 if (sband && idx >= sband->n_channels) {
1968 idx -= sband->n_channels;
1969 sband = NULL;
1970 }
1971
1972 if (!sband)
1973 sband = hw->wiphy->bands[NL80211_BAND_5GHZ];
1974
1975 if (!sband || idx >= sband->n_channels) {
1976 spin_unlock_bh(&common->cc_lock);
1977 return -ENOENT;
1978 }
1979
1980 chan = &sband->channels[idx];
1981 pos = chan->hw_value;
1982 memcpy(survey, &sc->survey[pos], sizeof(*survey));
1983 survey->channel = chan;
1984 spin_unlock_bh(&common->cc_lock);
1985
1986 return 0;
1987}
1988
1989static void ath9k_enable_dynack(struct ath_softc *sc)
1990{
1991#ifdef CONFIG_ATH9K_DYNACK
1992 u32 rfilt;
1993 struct ath_hw *ah = sc->sc_ah;
1994
1995 ath_dynack_reset(ah);
1996
1997 ah->dynack.enabled = true;
1998 rfilt = ath_calcrxfilter(sc);
1999 ath9k_hw_setrxfilter(ah, rfilt);
2000#endif
2001}
2002
2003static void ath9k_set_coverage_class(struct ieee80211_hw *hw,
2004 s16 coverage_class)
2005{
2006 struct ath_softc *sc = hw->priv;
2007 struct ath_hw *ah = sc->sc_ah;
2008
2009 if (IS_ENABLED(CONFIG_ATH9K_TX99))
2010 return;
2011
2012 mutex_lock(&sc->mutex);
2013
2014 if (coverage_class >= 0) {
2015 ah->coverage_class = coverage_class;
2016 if (ah->dynack.enabled) {
2017 u32 rfilt;
2018
2019 ah->dynack.enabled = false;
2020 rfilt = ath_calcrxfilter(sc);
2021 ath9k_hw_setrxfilter(ah, rfilt);
2022 }
2023 ath9k_ps_wakeup(sc);
2024 ath9k_hw_init_global_settings(ah);
2025 ath9k_ps_restore(sc);
2026 } else if (!ah->dynack.enabled) {
2027 ath9k_enable_dynack(sc);
2028 }
2029
2030 mutex_unlock(&sc->mutex);
2031}
2032
2033static bool ath9k_has_tx_pending(struct ath_softc *sc,
2034 bool sw_pending)
2035{
2036 int i, npend = 0;
2037
2038 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2039 if (!ATH_TXQ_SETUP(sc, i))
2040 continue;
2041
2042 npend = ath9k_has_pending_frames(sc, &sc->tx.txq[i],
2043 sw_pending);
2044 if (npend)
2045 break;
2046 }
2047
2048 return !!npend;
2049}
2050
2051static void ath9k_flush(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
2052 u32 queues, bool drop)
2053{
2054 struct ath_softc *sc = hw->priv;
2055 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2056
2057 if (ath9k_is_chanctx_enabled()) {
2058 if (!test_bit(ATH_OP_MULTI_CHANNEL, &common->op_flags))
2059 goto flush;
2060
2061 /*
2062 * If MCC is active, extend the flush timeout
2063 * and wait for the HW/SW queues to become
2064 * empty. This needs to be done outside the
2065 * sc->mutex lock to allow the channel scheduler
2066 * to switch channel contexts.
2067 *
2068 * The vif queues have been stopped in mac80211,
2069 * so there won't be any incoming frames.
2070 */
2071 __ath9k_flush(hw, queues, drop, true, true);
2072 return;
2073 }
2074flush:
2075 mutex_lock(&sc->mutex);
2076 __ath9k_flush(hw, queues, drop, true, false);
2077 mutex_unlock(&sc->mutex);
2078}
2079
2080void __ath9k_flush(struct ieee80211_hw *hw, u32 queues, bool drop,
2081 bool sw_pending, bool timeout_override)
2082{
2083 struct ath_softc *sc = hw->priv;
2084 struct ath_hw *ah = sc->sc_ah;
2085 struct ath_common *common = ath9k_hw_common(ah);
2086 int timeout;
2087 bool drain_txq;
2088
2089 cancel_delayed_work_sync(&sc->tx_complete_work);
2090
2091 if (ah->ah_flags & AH_UNPLUGGED) {
2092 ath_dbg(common, ANY, "Device has been unplugged!\n");
2093 return;
2094 }
2095
2096 if (test_bit(ATH_OP_INVALID, &common->op_flags)) {
2097 ath_dbg(common, ANY, "Device not present\n");
2098 return;
2099 }
2100
2101 spin_lock_bh(&sc->chan_lock);
2102 if (timeout_override)
2103 timeout = HZ / 5;
2104 else
2105 timeout = sc->cur_chan->flush_timeout;
2106 spin_unlock_bh(&sc->chan_lock);
2107
2108 ath_dbg(common, CHAN_CTX,
2109 "Flush timeout: %d\n", jiffies_to_msecs(timeout));
2110
2111 if (wait_event_timeout(sc->tx_wait, !ath9k_has_tx_pending(sc, sw_pending),
2112 timeout) > 0)
2113 drop = false;
2114
2115 if (drop) {
2116 ath9k_ps_wakeup(sc);
2117 spin_lock_bh(&sc->sc_pcu_lock);
2118 drain_txq = ath_drain_all_txq(sc);
2119 spin_unlock_bh(&sc->sc_pcu_lock);
2120
2121 if (!drain_txq)
2122 ath_reset(sc, NULL);
2123
2124 ath9k_ps_restore(sc);
2125 }
2126
2127 ieee80211_queue_delayed_work(hw, &sc->tx_complete_work, 0);
2128}
2129
2130static bool ath9k_tx_frames_pending(struct ieee80211_hw *hw)
2131{
2132 struct ath_softc *sc = hw->priv;
2133
2134 return ath9k_has_tx_pending(sc, true);
2135}
2136
2137static int ath9k_tx_last_beacon(struct ieee80211_hw *hw)
2138{
2139 struct ath_softc *sc = hw->priv;
2140 struct ath_hw *ah = sc->sc_ah;
2141 struct ieee80211_vif *vif;
2142 struct ath_vif *avp;
2143 struct ath_buf *bf;
2144 struct ath_tx_status ts;
2145 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
2146 int status;
2147
2148 vif = sc->beacon.bslot[0];
2149 if (!vif)
2150 return 0;
2151
2152 if (!vif->bss_conf.enable_beacon)
2153 return 0;
2154
2155 avp = (void *)vif->drv_priv;
2156
2157 if (!sc->beacon.tx_processed && !edma) {
2158 tasklet_disable(&sc->bcon_tasklet);
2159
2160 bf = avp->av_bcbuf;
2161 if (!bf || !bf->bf_mpdu)
2162 goto skip;
2163
2164 status = ath9k_hw_txprocdesc(ah, bf->bf_desc, &ts);
2165 if (status == -EINPROGRESS)
2166 goto skip;
2167
2168 sc->beacon.tx_processed = true;
2169 sc->beacon.tx_last = !(ts.ts_status & ATH9K_TXERR_MASK);
2170
2171skip:
2172 tasklet_enable(&sc->bcon_tasklet);
2173 }
2174
2175 return sc->beacon.tx_last;
2176}
2177
2178static int ath9k_get_stats(struct ieee80211_hw *hw,
2179 struct ieee80211_low_level_stats *stats)
2180{
2181 struct ath_softc *sc = hw->priv;
2182 struct ath_hw *ah = sc->sc_ah;
2183 struct ath9k_mib_stats *mib_stats = &ah->ah_mibStats;
2184
2185 stats->dot11ACKFailureCount = mib_stats->ackrcv_bad;
2186 stats->dot11RTSFailureCount = mib_stats->rts_bad;
2187 stats->dot11FCSErrorCount = mib_stats->fcs_bad;
2188 stats->dot11RTSSuccessCount = mib_stats->rts_good;
2189 return 0;
2190}
2191
2192static u32 fill_chainmask(u32 cap, u32 new)
2193{
2194 u32 filled = 0;
2195 int i;
2196
2197 for (i = 0; cap && new; i++, cap >>= 1) {
2198 if (!(cap & BIT(0)))
2199 continue;
2200
2201 if (new & BIT(0))
2202 filled |= BIT(i);
2203
2204 new >>= 1;
2205 }
2206
2207 return filled;
2208}
2209
2210static bool validate_antenna_mask(struct ath_hw *ah, u32 val)
2211{
2212 if (AR_SREV_9300_20_OR_LATER(ah))
2213 return true;
2214
2215 switch (val & 0x7) {
2216 case 0x1:
2217 case 0x3:
2218 case 0x7:
2219 return true;
2220 case 0x2:
2221 return (ah->caps.rx_chainmask == 1);
2222 default:
2223 return false;
2224 }
2225}
2226
2227static int ath9k_set_antenna(struct ieee80211_hw *hw, u32 tx_ant, u32 rx_ant)
2228{
2229 struct ath_softc *sc = hw->priv;
2230 struct ath_hw *ah = sc->sc_ah;
2231
2232 if (ah->caps.rx_chainmask != 1)
2233 rx_ant |= tx_ant;
2234
2235 if (!validate_antenna_mask(ah, rx_ant) || !tx_ant)
2236 return -EINVAL;
2237
2238 sc->ant_rx = rx_ant;
2239 sc->ant_tx = tx_ant;
2240
2241 if (ah->caps.rx_chainmask == 1)
2242 return 0;
2243
2244 /* AR9100 runs into calibration issues if not all rx chains are enabled */
2245 if (AR_SREV_9100(ah))
2246 ah->rxchainmask = 0x7;
2247 else
2248 ah->rxchainmask = fill_chainmask(ah->caps.rx_chainmask, rx_ant);
2249
2250 ah->txchainmask = fill_chainmask(ah->caps.tx_chainmask, tx_ant);
2251 ath9k_cmn_reload_chainmask(ah);
2252
2253 return 0;
2254}
2255
2256static int ath9k_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant)
2257{
2258 struct ath_softc *sc = hw->priv;
2259
2260 *tx_ant = sc->ant_tx;
2261 *rx_ant = sc->ant_rx;
2262 return 0;
2263}
2264
2265static void ath9k_sw_scan_start(struct ieee80211_hw *hw,
2266 struct ieee80211_vif *vif,
2267 const u8 *mac_addr)
2268{
2269 struct ath_softc *sc = hw->priv;
2270 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2271 set_bit(ATH_OP_SCANNING, &common->op_flags);
2272}
2273
2274static void ath9k_sw_scan_complete(struct ieee80211_hw *hw,
2275 struct ieee80211_vif *vif)
2276{
2277 struct ath_softc *sc = hw->priv;
2278 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2279 clear_bit(ATH_OP_SCANNING, &common->op_flags);
2280}
2281
2282#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
2283
2284static void ath9k_cancel_pending_offchannel(struct ath_softc *sc)
2285{
2286 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2287
2288 if (sc->offchannel.roc_vif) {
2289 ath_dbg(common, CHAN_CTX,
2290 "%s: Aborting RoC\n", __func__);
2291
2292 del_timer_sync(&sc->offchannel.timer);
2293 if (sc->offchannel.state >= ATH_OFFCHANNEL_ROC_START)
2294 ath_roc_complete(sc, ATH_ROC_COMPLETE_ABORT);
2295 }
2296
2297 if (test_bit(ATH_OP_SCANNING, &common->op_flags)) {
2298 ath_dbg(common, CHAN_CTX,
2299 "%s: Aborting HW scan\n", __func__);
2300
2301 del_timer_sync(&sc->offchannel.timer);
2302 ath_scan_complete(sc, true);
2303 }
2304}
2305
2306static int ath9k_hw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
2307 struct ieee80211_scan_request *hw_req)
2308{
2309 struct cfg80211_scan_request *req = &hw_req->req;
2310 struct ath_softc *sc = hw->priv;
2311 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2312 int ret = 0;
2313
2314 mutex_lock(&sc->mutex);
2315
2316 if (WARN_ON(sc->offchannel.scan_req)) {
2317 ret = -EBUSY;
2318 goto out;
2319 }
2320
2321 ath9k_ps_wakeup(sc);
2322 set_bit(ATH_OP_SCANNING, &common->op_flags);
2323 sc->offchannel.scan_vif = vif;
2324 sc->offchannel.scan_req = req;
2325 sc->offchannel.scan_idx = 0;
2326
2327 ath_dbg(common, CHAN_CTX, "HW scan request received on vif: %pM\n",
2328 vif->addr);
2329
2330 if (sc->offchannel.state == ATH_OFFCHANNEL_IDLE) {
2331 ath_dbg(common, CHAN_CTX, "Starting HW scan\n");
2332 ath_offchannel_next(sc);
2333 }
2334
2335out:
2336 mutex_unlock(&sc->mutex);
2337
2338 return ret;
2339}
2340
2341static void ath9k_cancel_hw_scan(struct ieee80211_hw *hw,
2342 struct ieee80211_vif *vif)
2343{
2344 struct ath_softc *sc = hw->priv;
2345 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2346
2347 ath_dbg(common, CHAN_CTX, "Cancel HW scan on vif: %pM\n", vif->addr);
2348
2349 mutex_lock(&sc->mutex);
2350 del_timer_sync(&sc->offchannel.timer);
2351 ath_scan_complete(sc, true);
2352 mutex_unlock(&sc->mutex);
2353}
2354
2355static int ath9k_remain_on_channel(struct ieee80211_hw *hw,
2356 struct ieee80211_vif *vif,
2357 struct ieee80211_channel *chan, int duration,
2358 enum ieee80211_roc_type type)
2359{
2360 struct ath_softc *sc = hw->priv;
2361 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2362 int ret = 0;
2363
2364 mutex_lock(&sc->mutex);
2365
2366 if (WARN_ON(sc->offchannel.roc_vif)) {
2367 ret = -EBUSY;
2368 goto out;
2369 }
2370
2371 ath9k_ps_wakeup(sc);
2372 sc->offchannel.roc_vif = vif;
2373 sc->offchannel.roc_chan = chan;
2374 sc->offchannel.roc_duration = duration;
2375
2376 ath_dbg(common, CHAN_CTX,
2377 "RoC request on vif: %pM, type: %d duration: %d\n",
2378 vif->addr, type, duration);
2379
2380 if (sc->offchannel.state == ATH_OFFCHANNEL_IDLE) {
2381 ath_dbg(common, CHAN_CTX, "Starting RoC period\n");
2382 ath_offchannel_next(sc);
2383 }
2384
2385out:
2386 mutex_unlock(&sc->mutex);
2387
2388 return ret;
2389}
2390
2391static int ath9k_cancel_remain_on_channel(struct ieee80211_hw *hw)
2392{
2393 struct ath_softc *sc = hw->priv;
2394 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2395
2396 mutex_lock(&sc->mutex);
2397
2398 ath_dbg(common, CHAN_CTX, "Cancel RoC\n");
2399 del_timer_sync(&sc->offchannel.timer);
2400
2401 if (sc->offchannel.roc_vif) {
2402 if (sc->offchannel.state >= ATH_OFFCHANNEL_ROC_START)
2403 ath_roc_complete(sc, ATH_ROC_COMPLETE_CANCEL);
2404 }
2405
2406 mutex_unlock(&sc->mutex);
2407
2408 return 0;
2409}
2410
2411static int ath9k_add_chanctx(struct ieee80211_hw *hw,
2412 struct ieee80211_chanctx_conf *conf)
2413{
2414 struct ath_softc *sc = hw->priv;
2415 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2416 struct ath_chanctx *ctx, **ptr;
2417 int pos;
2418
2419 mutex_lock(&sc->mutex);
2420
2421 ath_for_each_chanctx(sc, ctx) {
2422 if (ctx->assigned)
2423 continue;
2424
2425 ptr = (void *) conf->drv_priv;
2426 *ptr = ctx;
2427 ctx->assigned = true;
2428 pos = ctx - &sc->chanctx[0];
2429 ctx->hw_queue_base = pos * IEEE80211_NUM_ACS;
2430
2431 ath_dbg(common, CHAN_CTX,
2432 "Add channel context: %d MHz\n",
2433 conf->def.chan->center_freq);
2434
2435 ath_chanctx_set_channel(sc, ctx, &conf->def);
2436
2437 mutex_unlock(&sc->mutex);
2438 return 0;
2439 }
2440
2441 mutex_unlock(&sc->mutex);
2442 return -ENOSPC;
2443}
2444
2445
2446static void ath9k_remove_chanctx(struct ieee80211_hw *hw,
2447 struct ieee80211_chanctx_conf *conf)
2448{
2449 struct ath_softc *sc = hw->priv;
2450 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2451 struct ath_chanctx *ctx = ath_chanctx_get(conf);
2452
2453 mutex_lock(&sc->mutex);
2454
2455 ath_dbg(common, CHAN_CTX,
2456 "Remove channel context: %d MHz\n",
2457 conf->def.chan->center_freq);
2458
2459 ctx->assigned = false;
2460 ctx->hw_queue_base = 0;
2461 ath_chanctx_event(sc, NULL, ATH_CHANCTX_EVENT_UNASSIGN);
2462
2463 mutex_unlock(&sc->mutex);
2464}
2465
2466static void ath9k_change_chanctx(struct ieee80211_hw *hw,
2467 struct ieee80211_chanctx_conf *conf,
2468 u32 changed)
2469{
2470 struct ath_softc *sc = hw->priv;
2471 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2472 struct ath_chanctx *ctx = ath_chanctx_get(conf);
2473
2474 mutex_lock(&sc->mutex);
2475 ath_dbg(common, CHAN_CTX,
2476 "Change channel context: %d MHz\n",
2477 conf->def.chan->center_freq);
2478 ath_chanctx_set_channel(sc, ctx, &conf->def);
2479 mutex_unlock(&sc->mutex);
2480}
2481
2482static int ath9k_assign_vif_chanctx(struct ieee80211_hw *hw,
2483 struct ieee80211_vif *vif,
2484 struct ieee80211_chanctx_conf *conf)
2485{
2486 struct ath_softc *sc = hw->priv;
2487 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2488 struct ath_vif *avp = (void *)vif->drv_priv;
2489 struct ath_chanctx *ctx = ath_chanctx_get(conf);
2490 int i;
2491
2492 ath9k_cancel_pending_offchannel(sc);
2493
2494 mutex_lock(&sc->mutex);
2495
2496 ath_dbg(common, CHAN_CTX,
2497 "Assign VIF (addr: %pM, type: %d, p2p: %d) to channel context: %d MHz\n",
2498 vif->addr, vif->type, vif->p2p,
2499 conf->def.chan->center_freq);
2500
2501 avp->chanctx = ctx;
2502 ctx->nvifs_assigned++;
2503 list_add_tail(&avp->list, &ctx->vifs);
2504 ath9k_calculate_summary_state(sc, ctx);
2505 for (i = 0; i < IEEE80211_NUM_ACS; i++)
2506 vif->hw_queue[i] = ctx->hw_queue_base + i;
2507
2508 mutex_unlock(&sc->mutex);
2509
2510 return 0;
2511}
2512
2513static void ath9k_unassign_vif_chanctx(struct ieee80211_hw *hw,
2514 struct ieee80211_vif *vif,
2515 struct ieee80211_chanctx_conf *conf)
2516{
2517 struct ath_softc *sc = hw->priv;
2518 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2519 struct ath_vif *avp = (void *)vif->drv_priv;
2520 struct ath_chanctx *ctx = ath_chanctx_get(conf);
2521 int ac;
2522
2523 ath9k_cancel_pending_offchannel(sc);
2524
2525 mutex_lock(&sc->mutex);
2526
2527 ath_dbg(common, CHAN_CTX,
2528 "Remove VIF (addr: %pM, type: %d, p2p: %d) from channel context: %d MHz\n",
2529 vif->addr, vif->type, vif->p2p,
2530 conf->def.chan->center_freq);
2531
2532 avp->chanctx = NULL;
2533 ctx->nvifs_assigned--;
2534 list_del(&avp->list);
2535 ath9k_calculate_summary_state(sc, ctx);
2536 for (ac = 0; ac < IEEE80211_NUM_ACS; ac++)
2537 vif->hw_queue[ac] = IEEE80211_INVAL_HW_QUEUE;
2538
2539 mutex_unlock(&sc->mutex);
2540}
2541
2542static void ath9k_mgd_prepare_tx(struct ieee80211_hw *hw,
2543 struct ieee80211_vif *vif)
2544{
2545 struct ath_softc *sc = hw->priv;
2546 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2547 struct ath_vif *avp = (struct ath_vif *) vif->drv_priv;
2548 struct ath_beacon_config *cur_conf;
2549 struct ath_chanctx *go_ctx;
2550 unsigned long timeout;
2551 bool changed = false;
2552 u32 beacon_int;
2553
2554 if (!test_bit(ATH_OP_MULTI_CHANNEL, &common->op_flags))
2555 return;
2556
2557 if (!avp->chanctx)
2558 return;
2559
2560 mutex_lock(&sc->mutex);
2561
2562 spin_lock_bh(&sc->chan_lock);
2563 if (sc->next_chan || (sc->cur_chan != avp->chanctx))
2564 changed = true;
2565 spin_unlock_bh(&sc->chan_lock);
2566
2567 if (!changed)
2568 goto out;
2569
2570 ath9k_cancel_pending_offchannel(sc);
2571
2572 go_ctx = ath_is_go_chanctx_present(sc);
2573
2574 if (go_ctx) {
2575 /*
2576 * Wait till the GO interface gets a chance
2577 * to send out an NoA.
2578 */
2579 spin_lock_bh(&sc->chan_lock);
2580 sc->sched.mgd_prepare_tx = true;
2581 cur_conf = &go_ctx->beacon;
2582 beacon_int = TU_TO_USEC(cur_conf->beacon_interval);
2583 spin_unlock_bh(&sc->chan_lock);
2584
2585 timeout = usecs_to_jiffies(beacon_int * 2);
2586 init_completion(&sc->go_beacon);
2587
2588 mutex_unlock(&sc->mutex);
2589
2590 if (wait_for_completion_timeout(&sc->go_beacon,
2591 timeout) == 0) {
2592 ath_dbg(common, CHAN_CTX,
2593 "Failed to send new NoA\n");
2594
2595 spin_lock_bh(&sc->chan_lock);
2596 sc->sched.mgd_prepare_tx = false;
2597 spin_unlock_bh(&sc->chan_lock);
2598 }
2599
2600 mutex_lock(&sc->mutex);
2601 }
2602
2603 ath_dbg(common, CHAN_CTX,
2604 "%s: Set chanctx state to FORCE_ACTIVE for vif: %pM\n",
2605 __func__, vif->addr);
2606
2607 spin_lock_bh(&sc->chan_lock);
2608 sc->next_chan = avp->chanctx;
2609 sc->sched.state = ATH_CHANCTX_STATE_FORCE_ACTIVE;
2610 spin_unlock_bh(&sc->chan_lock);
2611
2612 ath_chanctx_set_next(sc, true);
2613out:
2614 mutex_unlock(&sc->mutex);
2615}
2616
2617void ath9k_fill_chanctx_ops(void)
2618{
2619 if (!ath9k_is_chanctx_enabled())
2620 return;
2621
2622 ath9k_ops.hw_scan = ath9k_hw_scan;
2623 ath9k_ops.cancel_hw_scan = ath9k_cancel_hw_scan;
2624 ath9k_ops.remain_on_channel = ath9k_remain_on_channel;
2625 ath9k_ops.cancel_remain_on_channel = ath9k_cancel_remain_on_channel;
2626 ath9k_ops.add_chanctx = ath9k_add_chanctx;
2627 ath9k_ops.remove_chanctx = ath9k_remove_chanctx;
2628 ath9k_ops.change_chanctx = ath9k_change_chanctx;
2629 ath9k_ops.assign_vif_chanctx = ath9k_assign_vif_chanctx;
2630 ath9k_ops.unassign_vif_chanctx = ath9k_unassign_vif_chanctx;
2631 ath9k_ops.mgd_prepare_tx = ath9k_mgd_prepare_tx;
2632}
2633
2634#endif
2635
2636static int ath9k_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
2637 int *dbm)
2638{
2639 struct ath_softc *sc = hw->priv;
2640 struct ath_vif *avp = (void *)vif->drv_priv;
2641
2642 mutex_lock(&sc->mutex);
2643 if (avp->chanctx)
2644 *dbm = avp->chanctx->cur_txpower;
2645 else
2646 *dbm = sc->cur_chan->cur_txpower;
2647 mutex_unlock(&sc->mutex);
2648
2649 *dbm /= 2;
2650
2651 return 0;
2652}
2653
2654struct ieee80211_ops ath9k_ops = {
2655 .tx = ath9k_tx,
2656 .start = ath9k_start,
2657 .stop = ath9k_stop,
2658 .add_interface = ath9k_add_interface,
2659 .change_interface = ath9k_change_interface,
2660 .remove_interface = ath9k_remove_interface,
2661 .config = ath9k_config,
2662 .configure_filter = ath9k_configure_filter,
2663 .sta_state = ath9k_sta_state,
2664 .sta_notify = ath9k_sta_notify,
2665 .conf_tx = ath9k_conf_tx,
2666 .bss_info_changed = ath9k_bss_info_changed,
2667 .set_key = ath9k_set_key,
2668 .get_tsf = ath9k_get_tsf,
2669 .set_tsf = ath9k_set_tsf,
2670 .reset_tsf = ath9k_reset_tsf,
2671 .ampdu_action = ath9k_ampdu_action,
2672 .get_survey = ath9k_get_survey,
2673 .rfkill_poll = ath9k_rfkill_poll_state,
2674 .set_coverage_class = ath9k_set_coverage_class,
2675 .flush = ath9k_flush,
2676 .tx_frames_pending = ath9k_tx_frames_pending,
2677 .tx_last_beacon = ath9k_tx_last_beacon,
2678 .release_buffered_frames = ath9k_release_buffered_frames,
2679 .get_stats = ath9k_get_stats,
2680 .set_antenna = ath9k_set_antenna,
2681 .get_antenna = ath9k_get_antenna,
2682
2683#ifdef CONFIG_ATH9K_WOW
2684 .suspend = ath9k_suspend,
2685 .resume = ath9k_resume,
2686 .set_wakeup = ath9k_set_wakeup,
2687#endif
2688
2689#ifdef CONFIG_ATH9K_DEBUGFS
2690 .get_et_sset_count = ath9k_get_et_sset_count,
2691 .get_et_stats = ath9k_get_et_stats,
2692 .get_et_strings = ath9k_get_et_strings,
2693#endif
2694
2695#if defined(CONFIG_MAC80211_DEBUGFS) && defined(CONFIG_ATH9K_STATION_STATISTICS)
2696 .sta_add_debugfs = ath9k_sta_add_debugfs,
2697#endif
2698 .sw_scan_start = ath9k_sw_scan_start,
2699 .sw_scan_complete = ath9k_sw_scan_complete,
2700 .get_txpower = ath9k_get_txpower,
2701 .wake_tx_queue = ath9k_wake_tx_queue,
2702};