Linux Audio

Check our new training course

Loading...
v3.1
  1/*
  2 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
  3 *                VA Linux Systems Inc., Fremont, California.
  4 * Copyright 2008 Red Hat Inc.
  5 *
  6 * Permission is hereby granted, free of charge, to any person obtaining a
  7 * copy of this software and associated documentation files (the "Software"),
  8 * to deal in the Software without restriction, including without limitation
  9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 10 * and/or sell copies of the Software, and to permit persons to whom the
 11 * Software is furnished to do so, subject to the following conditions:
 12 *
 13 * The above copyright notice and this permission notice shall be included in
 14 * all copies or substantial portions of the Software.
 15 *
 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 22 * OTHER DEALINGS IN THE SOFTWARE.
 23 *
 24 * Original Authors:
 25 *   Kevin E. Martin, Rickard E. Faith, Alan Hourihane
 26 *
 27 * Kernel port Author: Dave Airlie
 28 */
 29
 30#ifndef RADEON_MODE_H
 31#define RADEON_MODE_H
 32
 33#include <drm_crtc.h>
 34#include <drm_mode.h>
 35#include <drm_edid.h>
 36#include <drm_dp_helper.h>
 37#include <drm_fixed.h>
 38#include <drm_crtc_helper.h>
 39#include <linux/i2c.h>
 40#include <linux/i2c-algo-bit.h>
 41
 42struct radeon_bo;
 43struct radeon_device;
 44
 45#define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
 46#define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
 47#define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
 48#define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
 49
 
 
 
 
 50enum radeon_rmx_type {
 51	RMX_OFF,
 52	RMX_FULL,
 53	RMX_CENTER,
 54	RMX_ASPECT
 55};
 56
 57enum radeon_tv_std {
 58	TV_STD_NTSC,
 59	TV_STD_PAL,
 60	TV_STD_PAL_M,
 61	TV_STD_PAL_60,
 62	TV_STD_NTSC_J,
 63	TV_STD_SCART_PAL,
 64	TV_STD_SECAM,
 65	TV_STD_PAL_CN,
 66	TV_STD_PAL_N,
 67};
 68
 69enum radeon_underscan_type {
 70	UNDERSCAN_OFF,
 71	UNDERSCAN_ON,
 72	UNDERSCAN_AUTO,
 73};
 74
 75enum radeon_hpd_id {
 76	RADEON_HPD_1 = 0,
 77	RADEON_HPD_2,
 78	RADEON_HPD_3,
 79	RADEON_HPD_4,
 80	RADEON_HPD_5,
 81	RADEON_HPD_6,
 82	RADEON_HPD_NONE = 0xff,
 83};
 84
 
 
 
 
 
 
 
 85#define RADEON_MAX_I2C_BUS 16
 86
 87/* radeon gpio-based i2c
 88 * 1. "mask" reg and bits
 89 *    grabs the gpio pins for software use
 90 *    0=not held  1=held
 91 * 2. "a" reg and bits
 92 *    output pin value
 93 *    0=low 1=high
 94 * 3. "en" reg and bits
 95 *    sets the pin direction
 96 *    0=input 1=output
 97 * 4. "y" reg and bits
 98 *    input pin value
 99 *    0=low 1=high
100 */
101struct radeon_i2c_bus_rec {
102	bool valid;
103	/* id used by atom */
104	uint8_t i2c_id;
105	/* id used by atom */
106	enum radeon_hpd_id hpd;
107	/* can be used with hw i2c engine */
108	bool hw_capable;
109	/* uses multi-media i2c engine */
110	bool mm_i2c;
111	/* regs and bits */
112	uint32_t mask_clk_reg;
113	uint32_t mask_data_reg;
114	uint32_t a_clk_reg;
115	uint32_t a_data_reg;
116	uint32_t en_clk_reg;
117	uint32_t en_data_reg;
118	uint32_t y_clk_reg;
119	uint32_t y_data_reg;
120	uint32_t mask_clk_mask;
121	uint32_t mask_data_mask;
122	uint32_t a_clk_mask;
123	uint32_t a_data_mask;
124	uint32_t en_clk_mask;
125	uint32_t en_data_mask;
126	uint32_t y_clk_mask;
127	uint32_t y_data_mask;
128};
129
130struct radeon_tmds_pll {
131    uint32_t freq;
132    uint32_t value;
133};
134
135#define RADEON_MAX_BIOS_CONNECTOR 16
136
137/* pll flags */
138#define RADEON_PLL_USE_BIOS_DIVS        (1 << 0)
139#define RADEON_PLL_NO_ODD_POST_DIV      (1 << 1)
140#define RADEON_PLL_USE_REF_DIV          (1 << 2)
141#define RADEON_PLL_LEGACY               (1 << 3)
142#define RADEON_PLL_PREFER_LOW_REF_DIV   (1 << 4)
143#define RADEON_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
144#define RADEON_PLL_PREFER_LOW_FB_DIV    (1 << 6)
145#define RADEON_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
146#define RADEON_PLL_PREFER_LOW_POST_DIV  (1 << 8)
147#define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
148#define RADEON_PLL_USE_FRAC_FB_DIV      (1 << 10)
149#define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
150#define RADEON_PLL_USE_POST_DIV         (1 << 12)
151#define RADEON_PLL_IS_LCD               (1 << 13)
152#define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
153
154struct radeon_pll {
155	/* reference frequency */
156	uint32_t reference_freq;
157
158	/* fixed dividers */
159	uint32_t reference_div;
160	uint32_t post_div;
161
162	/* pll in/out limits */
163	uint32_t pll_in_min;
164	uint32_t pll_in_max;
165	uint32_t pll_out_min;
166	uint32_t pll_out_max;
167	uint32_t lcd_pll_out_min;
168	uint32_t lcd_pll_out_max;
169	uint32_t best_vco;
170
171	/* divider limits */
172	uint32_t min_ref_div;
173	uint32_t max_ref_div;
174	uint32_t min_post_div;
175	uint32_t max_post_div;
176	uint32_t min_feedback_div;
177	uint32_t max_feedback_div;
178	uint32_t min_frac_feedback_div;
179	uint32_t max_frac_feedback_div;
180
181	/* flags for the current clock */
182	uint32_t flags;
183
184	/* pll id */
185	uint32_t id;
186};
187
188struct radeon_i2c_chan {
189	struct i2c_adapter adapter;
190	struct drm_device *dev;
191	union {
192		struct i2c_algo_bit_data bit;
193		struct i2c_algo_dp_aux_data dp;
194	} algo;
195	struct radeon_i2c_bus_rec rec;
 
 
 
196};
197
198/* mostly for macs, but really any system without connector tables */
199enum radeon_connector_table {
200	CT_NONE = 0,
201	CT_GENERIC,
202	CT_IBOOK,
203	CT_POWERBOOK_EXTERNAL,
204	CT_POWERBOOK_INTERNAL,
205	CT_POWERBOOK_VGA,
206	CT_MINI_EXTERNAL,
207	CT_MINI_INTERNAL,
208	CT_IMAC_G5_ISIGHT,
209	CT_EMAC,
210	CT_RN50_POWER,
211	CT_MAC_X800,
212	CT_MAC_G5_9600,
 
 
213};
214
215enum radeon_dvo_chip {
216	DVO_SIL164,
217	DVO_SIL1178,
218};
219
220struct radeon_fbdev;
221
 
 
 
 
 
 
 
222struct radeon_mode_info {
223	struct atom_context *atom_context;
224	struct card_info *atom_card_info;
225	enum radeon_connector_table connector_table;
226	bool mode_config_initialized;
227	struct radeon_crtc *crtcs[6];
 
228	/* DVI-I properties */
229	struct drm_property *coherent_mode_property;
230	/* DAC enable load detect */
231	struct drm_property *load_detect_property;
232	/* TV standard */
233	struct drm_property *tv_std_property;
234	/* legacy TMDS PLL detect */
235	struct drm_property *tmds_pll_property;
236	/* underscan */
237	struct drm_property *underscan_property;
238	struct drm_property *underscan_hborder_property;
239	struct drm_property *underscan_vborder_property;
 
 
 
 
 
 
240	/* hardcoded DFP edid from BIOS */
241	struct edid *bios_hardcoded_edid;
242	int bios_hardcoded_edid_size;
243
244	/* pointer to fbdev info structure */
245	struct radeon_fbdev *rfbdev;
 
 
 
 
 
 
 
246};
247
 
 
 
 
 
 
 
 
 
 
 
248#define MAX_H_CODE_TIMING_LEN 32
249#define MAX_V_CODE_TIMING_LEN 32
250
251/* need to store these as reading
252   back code tables is excessive */
253struct radeon_tv_regs {
254	uint32_t tv_uv_adr;
255	uint32_t timing_cntl;
256	uint32_t hrestart;
257	uint32_t vrestart;
258	uint32_t frestart;
259	uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
260	uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
261};
262
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
263struct radeon_crtc {
264	struct drm_crtc base;
265	int crtc_id;
266	u16 lut_r[256], lut_g[256], lut_b[256];
267	bool enabled;
268	bool can_tile;
 
269	uint32_t crtc_offset;
270	struct drm_gem_object *cursor_bo;
271	uint64_t cursor_addr;
 
 
 
 
272	int cursor_width;
273	int cursor_height;
 
 
274	uint32_t legacy_display_base_addr;
275	uint32_t legacy_cursor_offset;
276	enum radeon_rmx_type rmx_type;
277	u8 h_border;
278	u8 v_border;
279	fixed20_12 vsc;
280	fixed20_12 hsc;
281	struct drm_display_mode native_mode;
282	int pll_id;
283	/* page flipping */
284	struct radeon_unpin_work *unpin_work;
285	int deferred_flip_completion;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
286};
287
288struct radeon_encoder_primary_dac {
289	/* legacy primary dac */
290	uint32_t ps2_pdac_adj;
291};
292
293struct radeon_encoder_lvds {
294	/* legacy lvds */
295	uint16_t panel_vcc_delay;
296	uint8_t  panel_pwr_delay;
297	uint8_t  panel_digon_delay;
298	uint8_t  panel_blon_delay;
299	uint16_t panel_ref_divider;
300	uint8_t  panel_post_divider;
301	uint16_t panel_fb_divider;
302	bool     use_bios_dividers;
303	uint32_t lvds_gen_cntl;
304	/* panel mode */
305	struct drm_display_mode native_mode;
306	struct backlight_device *bl_dev;
307	int      dpms_mode;
308	uint8_t  backlight_level;
309};
310
311struct radeon_encoder_tv_dac {
312	/* legacy tv dac */
313	uint32_t ps2_tvdac_adj;
314	uint32_t ntsc_tvdac_adj;
315	uint32_t pal_tvdac_adj;
316
317	int               h_pos;
318	int               v_pos;
319	int               h_size;
320	int               supported_tv_stds;
321	bool              tv_on;
322	enum radeon_tv_std tv_std;
323	struct radeon_tv_regs tv;
324};
325
326struct radeon_encoder_int_tmds {
327	/* legacy int tmds */
328	struct radeon_tmds_pll tmds_pll[4];
329};
330
331struct radeon_encoder_ext_tmds {
332	/* tmds over dvo */
333	struct radeon_i2c_chan *i2c_bus;
334	uint8_t slave_addr;
335	enum radeon_dvo_chip dvo_chip;
336};
337
338/* spread spectrum */
339struct radeon_atom_ss {
340	uint16_t percentage;
341	uint8_t type;
342	uint16_t step;
343	uint8_t delay;
344	uint8_t range;
345	uint8_t refdiv;
346	/* asic_ss */
347	uint16_t rate;
348	uint16_t amount;
349};
350
351struct radeon_encoder_atom_dig {
352	bool linkb;
353	/* atom dig */
354	bool coherent_mode;
355	int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
356	/* atom lvds/edp */
357	uint32_t lcd_misc;
358	uint16_t panel_pwr_delay;
359	uint32_t lcd_ss_id;
360	/* panel mode */
361	struct drm_display_mode native_mode;
362	struct backlight_device *bl_dev;
363	int dpms_mode;
364	uint8_t backlight_level;
 
 
 
 
365};
366
367struct radeon_encoder_atom_dac {
368	enum radeon_tv_std tv_std;
369};
370
 
 
 
 
 
 
 
 
 
 
 
371struct radeon_encoder {
372	struct drm_encoder base;
373	uint32_t encoder_enum;
374	uint32_t encoder_id;
375	uint32_t devices;
376	uint32_t active_device;
377	uint32_t flags;
378	uint32_t pixel_clock;
379	enum radeon_rmx_type rmx_type;
380	enum radeon_underscan_type underscan_type;
381	uint32_t underscan_hborder;
382	uint32_t underscan_vborder;
383	struct drm_display_mode native_mode;
384	void *enc_priv;
385	int audio_polling_active;
386	int hdmi_offset;
387	int hdmi_config_offset;
388	int hdmi_audio_workaround;
389	int hdmi_buffer_status;
390	bool is_ext_encoder;
391	u16 caps;
 
 
 
 
 
 
392};
393
394struct radeon_connector_atom_dig {
395	uint32_t igp_lane_info;
396	/* displayport */
397	struct radeon_i2c_chan *dp_i2c_bus;
398	u8 dpcd[8];
399	u8 dp_sink_type;
400	int dp_clock;
401	int dp_lane_count;
402	bool edp_on;
 
403};
404
405struct radeon_gpio_rec {
406	bool valid;
407	u8 id;
408	u32 reg;
409	u32 mask;
 
410};
411
412struct radeon_hpd {
413	enum radeon_hpd_id hpd;
414	u8 plugged_state;
415	struct radeon_gpio_rec gpio;
416};
417
418struct radeon_router {
419	u32 router_id;
420	struct radeon_i2c_bus_rec i2c_info;
421	u8 i2c_addr;
422	/* i2c mux */
423	bool ddc_valid;
424	u8 ddc_mux_type;
425	u8 ddc_mux_control_pin;
426	u8 ddc_mux_state;
427	/* clock/data mux */
428	bool cd_valid;
429	u8 cd_mux_type;
430	u8 cd_mux_control_pin;
431	u8 cd_mux_state;
432};
433
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
434struct radeon_connector {
435	struct drm_connector base;
436	uint32_t connector_id;
437	uint32_t devices;
438	struct radeon_i2c_chan *ddc_bus;
439	/* some systems have an hdmi and vga port with a shared ddc line */
440	bool shared_ddc;
441	/* for some Radeon chip families we apply an additional EDID header
442	   check as part of the DDC probe */
443	bool requires_extended_probe;
444	bool use_digital;
445	/* we need to mind the EDID between detect
446	   and get modes due to analog/digital/tvencoder */
447	struct edid *edid;
448	void *con_priv;
449	bool dac_load_detect;
 
 
450	uint16_t connector_object_id;
451	struct radeon_hpd hpd;
452	struct radeon_router router;
453	struct radeon_i2c_chan *router_bus;
 
 
 
 
 
 
 
 
 
 
 
454};
455
456struct radeon_framebuffer {
457	struct drm_framebuffer base;
458	struct drm_gem_object *obj;
459};
460
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
461
462extern enum radeon_tv_std
463radeon_combios_get_tv_info(struct radeon_device *rdev);
464extern enum radeon_tv_std
465radeon_atombios_get_tv_info(struct radeon_device *rdev);
 
 
 
 
 
 
 
 
 
 
 
466
467extern struct drm_connector *
468radeon_get_connector_for_encoder(struct drm_encoder *encoder);
 
 
 
 
469
470extern bool radeon_encoder_is_dp_bridge(struct drm_encoder *encoder);
471extern bool radeon_connector_encoder_is_dp_bridge(struct drm_connector *connector);
472extern bool radeon_connector_encoder_is_hbr2(struct drm_connector *connector);
473extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
 
 
 
474
475extern void radeon_connector_hotplug(struct drm_connector *connector);
476extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
477				       struct drm_display_mode *mode);
478extern void radeon_dp_set_link_config(struct drm_connector *connector,
479				      struct drm_display_mode *mode);
480extern void radeon_dp_link_train(struct drm_encoder *encoder,
481				 struct drm_connector *connector);
482extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
483extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
484extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
 
 
 
 
 
 
 
 
 
 
 
 
485extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
 
486extern void radeon_atom_encoder_init(struct radeon_device *rdev);
 
487extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
488					   int action, uint8_t lane_num,
489					   uint8_t lane_set);
 
 
 
 
 
490extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
491extern struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder);
492extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
493				u8 write_byte, u8 *read_byte);
494
495extern void radeon_i2c_init(struct radeon_device *rdev);
496extern void radeon_i2c_fini(struct radeon_device *rdev);
497extern void radeon_combios_i2c_init(struct radeon_device *rdev);
498extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
499extern void radeon_i2c_add(struct radeon_device *rdev,
500			   struct radeon_i2c_bus_rec *rec,
501			   const char *name);
502extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
503						 struct radeon_i2c_bus_rec *i2c_bus);
504extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
505						    struct radeon_i2c_bus_rec *rec,
506						    const char *name);
507extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
508						 struct radeon_i2c_bus_rec *rec,
509						 const char *name);
510extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
511extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
512				u8 slave_addr,
513				u8 addr,
514				u8 *val);
515extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
516				u8 slave_addr,
517				u8 addr,
518				u8 val);
519extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
520extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
521extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector,
522			bool requires_extended_probe);
523extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
524
525extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
526
527extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
528					     struct radeon_atom_ss *ss,
529					     int id);
530extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
531					     struct radeon_atom_ss *ss,
532					     int id, u32 clock);
 
 
533
534extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
535				      uint64_t freq,
536				      uint32_t *dot_clock_p,
537				      uint32_t *fb_div_p,
538				      uint32_t *frac_fb_div_p,
539				      uint32_t *ref_div_p,
540				      uint32_t *post_div_p);
541
542extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
543				     u32 freq,
544				     u32 *dot_clock_p,
545				     u32 *fb_div_p,
546				     u32 *frac_fb_div_p,
547				     u32 *ref_div_p,
548				     u32 *post_div_p);
549
550extern void radeon_setup_encoder_clones(struct drm_device *dev);
551
552struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
553struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
554struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
555struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
556struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
557extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
558extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
559extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
560extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
561extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
 
562
563extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
564extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
565				   struct drm_framebuffer *old_fb);
566extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
567					 struct drm_framebuffer *fb,
568					 int x, int y,
569					 enum mode_set_atomic state);
570extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
571				   struct drm_display_mode *mode,
572				   struct drm_display_mode *adjusted_mode,
573				   int x, int y,
574				   struct drm_framebuffer *old_fb);
575extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
576
577extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
578				 struct drm_framebuffer *old_fb);
579extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
580				       struct drm_framebuffer *fb,
581				       int x, int y,
582				       enum mode_set_atomic state);
583extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
584				   struct drm_framebuffer *fb,
585				   int x, int y, int atomic);
586extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
587				  struct drm_file *file_priv,
588				  uint32_t handle,
589				  uint32_t width,
590				  uint32_t height);
 
 
591extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
592				   int x, int y);
 
593
594extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
595				      int *vpos, int *hpos);
 
 
596
597extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
598extern struct edid *
599radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
600extern bool radeon_atom_get_clock_info(struct drm_device *dev);
601extern bool radeon_combios_get_clock_info(struct drm_device *dev);
602extern struct radeon_encoder_atom_dig *
603radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
604extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
605					  struct radeon_encoder_int_tmds *tmds);
606extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
607						     struct radeon_encoder_int_tmds *tmds);
608extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
609						   struct radeon_encoder_int_tmds *tmds);
610extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
611							 struct radeon_encoder_ext_tmds *tmds);
612extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
613						       struct radeon_encoder_ext_tmds *tmds);
614extern struct radeon_encoder_primary_dac *
615radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
616extern struct radeon_encoder_tv_dac *
617radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
618extern struct radeon_encoder_lvds *
619radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
620extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
621extern struct radeon_encoder_tv_dac *
622radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
623extern struct radeon_encoder_primary_dac *
624radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
625extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
626extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
627extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
628extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
629extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
630extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
631extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
632extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
633extern void
634radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
635extern void
636radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
637extern void
638radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
639extern void
640radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
641extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
642				     u16 blue, int regno);
643extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
644				     u16 *blue, int regno);
645void radeon_framebuffer_init(struct drm_device *dev,
646			     struct radeon_framebuffer *rfb,
647			     struct drm_mode_fb_cmd *mode_cmd,
648			     struct drm_gem_object *obj);
649
650int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
651bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
652bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
653void radeon_atombios_init_crtc(struct drm_device *dev,
654			       struct radeon_crtc *radeon_crtc);
655void radeon_legacy_init_crtc(struct drm_device *dev,
656			     struct radeon_crtc *radeon_crtc);
657
658void radeon_get_clock_info(struct drm_device *dev);
659
660extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
661extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
662
663void radeon_enc_destroy(struct drm_encoder *encoder);
664void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
665void radeon_combios_asic_init(struct drm_device *dev);
666bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
667					struct drm_display_mode *mode,
668					struct drm_display_mode *adjusted_mode);
669void radeon_panel_mode_fixup(struct drm_encoder *encoder,
670			     struct drm_display_mode *adjusted_mode);
671void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
672
673/* legacy tv */
674void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
675				      uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
676				      uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
677void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
678				  uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
679				  uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
680void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
681				  uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
682				  uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
683void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
684			       struct drm_display_mode *mode,
685			       struct drm_display_mode *adjusted_mode);
686
 
 
 
 
 
 
687/* fbdev layer */
688int radeon_fbdev_init(struct radeon_device *rdev);
689void radeon_fbdev_fini(struct radeon_device *rdev);
690void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
691int radeon_fbdev_total_size(struct radeon_device *rdev);
692bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
 
693
694void radeon_fb_output_poll_changed(struct radeon_device *rdev);
695
 
 
 
 
 
696void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
697
698int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
 
 
 
 
 
 
 
 
 
 
 
 
699#endif
v4.10.11
   1/*
   2 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
   3 *                VA Linux Systems Inc., Fremont, California.
   4 * Copyright 2008 Red Hat Inc.
   5 *
   6 * Permission is hereby granted, free of charge, to any person obtaining a
   7 * copy of this software and associated documentation files (the "Software"),
   8 * to deal in the Software without restriction, including without limitation
   9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10 * and/or sell copies of the Software, and to permit persons to whom the
  11 * Software is furnished to do so, subject to the following conditions:
  12 *
  13 * The above copyright notice and this permission notice shall be included in
  14 * all copies or substantial portions of the Software.
  15 *
  16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22 * OTHER DEALINGS IN THE SOFTWARE.
  23 *
  24 * Original Authors:
  25 *   Kevin E. Martin, Rickard E. Faith, Alan Hourihane
  26 *
  27 * Kernel port Author: Dave Airlie
  28 */
  29
  30#ifndef RADEON_MODE_H
  31#define RADEON_MODE_H
  32
  33#include <drm/drm_crtc.h>
  34#include <drm/drm_edid.h>
  35#include <drm/drm_dp_helper.h>
  36#include <drm/drm_dp_mst_helper.h>
  37#include <drm/drm_fixed.h>
  38#include <drm/drm_crtc_helper.h>
  39#include <linux/i2c.h>
  40#include <linux/i2c-algo-bit.h>
  41
  42struct radeon_bo;
  43struct radeon_device;
  44
  45#define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
  46#define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
  47#define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
  48#define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
  49
  50#define RADEON_MAX_HPD_PINS 7
  51#define RADEON_MAX_CRTCS 6
  52#define RADEON_MAX_AFMT_BLOCKS 7
  53
  54enum radeon_rmx_type {
  55	RMX_OFF,
  56	RMX_FULL,
  57	RMX_CENTER,
  58	RMX_ASPECT
  59};
  60
  61enum radeon_tv_std {
  62	TV_STD_NTSC,
  63	TV_STD_PAL,
  64	TV_STD_PAL_M,
  65	TV_STD_PAL_60,
  66	TV_STD_NTSC_J,
  67	TV_STD_SCART_PAL,
  68	TV_STD_SECAM,
  69	TV_STD_PAL_CN,
  70	TV_STD_PAL_N,
  71};
  72
  73enum radeon_underscan_type {
  74	UNDERSCAN_OFF,
  75	UNDERSCAN_ON,
  76	UNDERSCAN_AUTO,
  77};
  78
  79enum radeon_hpd_id {
  80	RADEON_HPD_1 = 0,
  81	RADEON_HPD_2,
  82	RADEON_HPD_3,
  83	RADEON_HPD_4,
  84	RADEON_HPD_5,
  85	RADEON_HPD_6,
  86	RADEON_HPD_NONE = 0xff,
  87};
  88
  89enum radeon_output_csc {
  90	RADEON_OUTPUT_CSC_BYPASS = 0,
  91	RADEON_OUTPUT_CSC_TVRGB = 1,
  92	RADEON_OUTPUT_CSC_YCBCR601 = 2,
  93	RADEON_OUTPUT_CSC_YCBCR709 = 3,
  94};
  95
  96#define RADEON_MAX_I2C_BUS 16
  97
  98/* radeon gpio-based i2c
  99 * 1. "mask" reg and bits
 100 *    grabs the gpio pins for software use
 101 *    0=not held  1=held
 102 * 2. "a" reg and bits
 103 *    output pin value
 104 *    0=low 1=high
 105 * 3. "en" reg and bits
 106 *    sets the pin direction
 107 *    0=input 1=output
 108 * 4. "y" reg and bits
 109 *    input pin value
 110 *    0=low 1=high
 111 */
 112struct radeon_i2c_bus_rec {
 113	bool valid;
 114	/* id used by atom */
 115	uint8_t i2c_id;
 116	/* id used by atom */
 117	enum radeon_hpd_id hpd;
 118	/* can be used with hw i2c engine */
 119	bool hw_capable;
 120	/* uses multi-media i2c engine */
 121	bool mm_i2c;
 122	/* regs and bits */
 123	uint32_t mask_clk_reg;
 124	uint32_t mask_data_reg;
 125	uint32_t a_clk_reg;
 126	uint32_t a_data_reg;
 127	uint32_t en_clk_reg;
 128	uint32_t en_data_reg;
 129	uint32_t y_clk_reg;
 130	uint32_t y_data_reg;
 131	uint32_t mask_clk_mask;
 132	uint32_t mask_data_mask;
 133	uint32_t a_clk_mask;
 134	uint32_t a_data_mask;
 135	uint32_t en_clk_mask;
 136	uint32_t en_data_mask;
 137	uint32_t y_clk_mask;
 138	uint32_t y_data_mask;
 139};
 140
 141struct radeon_tmds_pll {
 142    uint32_t freq;
 143    uint32_t value;
 144};
 145
 146#define RADEON_MAX_BIOS_CONNECTOR 16
 147
 148/* pll flags */
 149#define RADEON_PLL_USE_BIOS_DIVS        (1 << 0)
 150#define RADEON_PLL_NO_ODD_POST_DIV      (1 << 1)
 151#define RADEON_PLL_USE_REF_DIV          (1 << 2)
 152#define RADEON_PLL_LEGACY               (1 << 3)
 153#define RADEON_PLL_PREFER_LOW_REF_DIV   (1 << 4)
 154#define RADEON_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
 155#define RADEON_PLL_PREFER_LOW_FB_DIV    (1 << 6)
 156#define RADEON_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
 157#define RADEON_PLL_PREFER_LOW_POST_DIV  (1 << 8)
 158#define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
 159#define RADEON_PLL_USE_FRAC_FB_DIV      (1 << 10)
 160#define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
 161#define RADEON_PLL_USE_POST_DIV         (1 << 12)
 162#define RADEON_PLL_IS_LCD               (1 << 13)
 163#define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
 164
 165struct radeon_pll {
 166	/* reference frequency */
 167	uint32_t reference_freq;
 168
 169	/* fixed dividers */
 170	uint32_t reference_div;
 171	uint32_t post_div;
 172
 173	/* pll in/out limits */
 174	uint32_t pll_in_min;
 175	uint32_t pll_in_max;
 176	uint32_t pll_out_min;
 177	uint32_t pll_out_max;
 178	uint32_t lcd_pll_out_min;
 179	uint32_t lcd_pll_out_max;
 180	uint32_t best_vco;
 181
 182	/* divider limits */
 183	uint32_t min_ref_div;
 184	uint32_t max_ref_div;
 185	uint32_t min_post_div;
 186	uint32_t max_post_div;
 187	uint32_t min_feedback_div;
 188	uint32_t max_feedback_div;
 189	uint32_t min_frac_feedback_div;
 190	uint32_t max_frac_feedback_div;
 191
 192	/* flags for the current clock */
 193	uint32_t flags;
 194
 195	/* pll id */
 196	uint32_t id;
 197};
 198
 199struct radeon_i2c_chan {
 200	struct i2c_adapter adapter;
 201	struct drm_device *dev;
 202	struct i2c_algo_bit_data bit;
 
 
 
 203	struct radeon_i2c_bus_rec rec;
 204	struct drm_dp_aux aux;
 205	bool has_aux;
 206	struct mutex mutex;
 207};
 208
 209/* mostly for macs, but really any system without connector tables */
 210enum radeon_connector_table {
 211	CT_NONE = 0,
 212	CT_GENERIC,
 213	CT_IBOOK,
 214	CT_POWERBOOK_EXTERNAL,
 215	CT_POWERBOOK_INTERNAL,
 216	CT_POWERBOOK_VGA,
 217	CT_MINI_EXTERNAL,
 218	CT_MINI_INTERNAL,
 219	CT_IMAC_G5_ISIGHT,
 220	CT_EMAC,
 221	CT_RN50_POWER,
 222	CT_MAC_X800,
 223	CT_MAC_G5_9600,
 224	CT_SAM440EP,
 225	CT_MAC_G4_SILVER
 226};
 227
 228enum radeon_dvo_chip {
 229	DVO_SIL164,
 230	DVO_SIL1178,
 231};
 232
 233struct radeon_fbdev;
 234
 235struct radeon_afmt {
 236	bool enabled;
 237	int offset;
 238	bool last_buffer_filled_status;
 239	int id;
 240};
 241
 242struct radeon_mode_info {
 243	struct atom_context *atom_context;
 244	struct card_info *atom_card_info;
 245	enum radeon_connector_table connector_table;
 246	bool mode_config_initialized;
 247	struct radeon_crtc *crtcs[RADEON_MAX_CRTCS];
 248	struct radeon_afmt *afmt[RADEON_MAX_AFMT_BLOCKS];
 249	/* DVI-I properties */
 250	struct drm_property *coherent_mode_property;
 251	/* DAC enable load detect */
 252	struct drm_property *load_detect_property;
 253	/* TV standard */
 254	struct drm_property *tv_std_property;
 255	/* legacy TMDS PLL detect */
 256	struct drm_property *tmds_pll_property;
 257	/* underscan */
 258	struct drm_property *underscan_property;
 259	struct drm_property *underscan_hborder_property;
 260	struct drm_property *underscan_vborder_property;
 261	/* audio */
 262	struct drm_property *audio_property;
 263	/* FMT dithering */
 264	struct drm_property *dither_property;
 265	/* Output CSC */
 266	struct drm_property *output_csc_property;
 267	/* hardcoded DFP edid from BIOS */
 268	struct edid *bios_hardcoded_edid;
 269	int bios_hardcoded_edid_size;
 270
 271	/* pointer to fbdev info structure */
 272	struct radeon_fbdev *rfbdev;
 273	/* firmware flags */
 274	u16 firmware_flags;
 275	/* pointer to backlight encoder */
 276	struct radeon_encoder *bl_encoder;
 277
 278	/* bitmask for active encoder frontends */
 279	uint32_t active_encoders;
 280};
 281
 282#define RADEON_MAX_BL_LEVEL 0xFF
 283
 284#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
 285
 286struct radeon_backlight_privdata {
 287	struct radeon_encoder *encoder;
 288	uint8_t negative;
 289};
 290
 291#endif
 292
 293#define MAX_H_CODE_TIMING_LEN 32
 294#define MAX_V_CODE_TIMING_LEN 32
 295
 296/* need to store these as reading
 297   back code tables is excessive */
 298struct radeon_tv_regs {
 299	uint32_t tv_uv_adr;
 300	uint32_t timing_cntl;
 301	uint32_t hrestart;
 302	uint32_t vrestart;
 303	uint32_t frestart;
 304	uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
 305	uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
 306};
 307
 308struct radeon_atom_ss {
 309	uint16_t percentage;
 310	uint16_t percentage_divider;
 311	uint8_t type;
 312	uint16_t step;
 313	uint8_t delay;
 314	uint8_t range;
 315	uint8_t refdiv;
 316	/* asic_ss */
 317	uint16_t rate;
 318	uint16_t amount;
 319};
 320
 321enum radeon_flip_status {
 322	RADEON_FLIP_NONE,
 323	RADEON_FLIP_PENDING,
 324	RADEON_FLIP_SUBMITTED
 325};
 326
 327struct radeon_crtc {
 328	struct drm_crtc base;
 329	int crtc_id;
 330	u16 lut_r[256], lut_g[256], lut_b[256];
 331	bool enabled;
 332	bool can_tile;
 333	bool cursor_out_of_bounds;
 334	uint32_t crtc_offset;
 335	struct drm_gem_object *cursor_bo;
 336	uint64_t cursor_addr;
 337	int cursor_x;
 338	int cursor_y;
 339	int cursor_hot_x;
 340	int cursor_hot_y;
 341	int cursor_width;
 342	int cursor_height;
 343	int max_cursor_width;
 344	int max_cursor_height;
 345	uint32_t legacy_display_base_addr;
 
 346	enum radeon_rmx_type rmx_type;
 347	u8 h_border;
 348	u8 v_border;
 349	fixed20_12 vsc;
 350	fixed20_12 hsc;
 351	struct drm_display_mode native_mode;
 352	int pll_id;
 353	/* page flipping */
 354	struct workqueue_struct *flip_queue;
 355	struct radeon_flip_work *flip_work;
 356	enum radeon_flip_status flip_status;
 357	/* pll sharing */
 358	struct radeon_atom_ss ss;
 359	bool ss_enabled;
 360	u32 adjusted_clock;
 361	int bpc;
 362	u32 pll_reference_div;
 363	u32 pll_post_div;
 364	u32 pll_flags;
 365	struct drm_encoder *encoder;
 366	struct drm_connector *connector;
 367	/* for dpm */
 368	u32 line_time;
 369	u32 wm_low;
 370	u32 wm_high;
 371	u32 lb_vblank_lead_lines;
 372	struct drm_display_mode hw_mode;
 373	enum radeon_output_csc output_csc;
 374};
 375
 376struct radeon_encoder_primary_dac {
 377	/* legacy primary dac */
 378	uint32_t ps2_pdac_adj;
 379};
 380
 381struct radeon_encoder_lvds {
 382	/* legacy lvds */
 383	uint16_t panel_vcc_delay;
 384	uint8_t  panel_pwr_delay;
 385	uint8_t  panel_digon_delay;
 386	uint8_t  panel_blon_delay;
 387	uint16_t panel_ref_divider;
 388	uint8_t  panel_post_divider;
 389	uint16_t panel_fb_divider;
 390	bool     use_bios_dividers;
 391	uint32_t lvds_gen_cntl;
 392	/* panel mode */
 393	struct drm_display_mode native_mode;
 394	struct backlight_device *bl_dev;
 395	int      dpms_mode;
 396	uint8_t  backlight_level;
 397};
 398
 399struct radeon_encoder_tv_dac {
 400	/* legacy tv dac */
 401	uint32_t ps2_tvdac_adj;
 402	uint32_t ntsc_tvdac_adj;
 403	uint32_t pal_tvdac_adj;
 404
 405	int               h_pos;
 406	int               v_pos;
 407	int               h_size;
 408	int               supported_tv_stds;
 409	bool              tv_on;
 410	enum radeon_tv_std tv_std;
 411	struct radeon_tv_regs tv;
 412};
 413
 414struct radeon_encoder_int_tmds {
 415	/* legacy int tmds */
 416	struct radeon_tmds_pll tmds_pll[4];
 417};
 418
 419struct radeon_encoder_ext_tmds {
 420	/* tmds over dvo */
 421	struct radeon_i2c_chan *i2c_bus;
 422	uint8_t slave_addr;
 423	enum radeon_dvo_chip dvo_chip;
 424};
 425
 426/* spread spectrum */
 
 
 
 
 
 
 
 
 
 
 
 
 427struct radeon_encoder_atom_dig {
 428	bool linkb;
 429	/* atom dig */
 430	bool coherent_mode;
 431	int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
 432	/* atom lvds/edp */
 433	uint32_t lcd_misc;
 434	uint16_t panel_pwr_delay;
 435	uint32_t lcd_ss_id;
 436	/* panel mode */
 437	struct drm_display_mode native_mode;
 438	struct backlight_device *bl_dev;
 439	int dpms_mode;
 440	uint8_t backlight_level;
 441	int panel_mode;
 442	struct radeon_afmt *afmt;
 443	struct r600_audio_pin *pin;
 444	int active_mst_links;
 445};
 446
 447struct radeon_encoder_atom_dac {
 448	enum radeon_tv_std tv_std;
 449};
 450
 451struct radeon_encoder_mst {
 452	int crtc;
 453	struct radeon_encoder *primary;
 454	struct radeon_connector *connector;
 455	struct drm_dp_mst_port *port;
 456	int pbn;
 457	int fe;
 458	bool fe_from_be;
 459	bool enc_active;
 460};
 461
 462struct radeon_encoder {
 463	struct drm_encoder base;
 464	uint32_t encoder_enum;
 465	uint32_t encoder_id;
 466	uint32_t devices;
 467	uint32_t active_device;
 468	uint32_t flags;
 469	uint32_t pixel_clock;
 470	enum radeon_rmx_type rmx_type;
 471	enum radeon_underscan_type underscan_type;
 472	uint32_t underscan_hborder;
 473	uint32_t underscan_vborder;
 474	struct drm_display_mode native_mode;
 475	void *enc_priv;
 476	int audio_polling_active;
 
 
 
 
 477	bool is_ext_encoder;
 478	u16 caps;
 479	struct radeon_audio_funcs *audio;
 480	enum radeon_output_csc output_csc;
 481	bool can_mst;
 482	uint32_t offset;
 483	bool is_mst_encoder;
 484	/* front end for this mst encoder */
 485};
 486
 487struct radeon_connector_atom_dig {
 488	uint32_t igp_lane_info;
 489	/* displayport */
 490	u8 dpcd[DP_RECEIVER_CAP_SIZE];
 
 491	u8 dp_sink_type;
 492	int dp_clock;
 493	int dp_lane_count;
 494	bool edp_on;
 495	bool is_mst;
 496};
 497
 498struct radeon_gpio_rec {
 499	bool valid;
 500	u8 id;
 501	u32 reg;
 502	u32 mask;
 503	u32 shift;
 504};
 505
 506struct radeon_hpd {
 507	enum radeon_hpd_id hpd;
 508	u8 plugged_state;
 509	struct radeon_gpio_rec gpio;
 510};
 511
 512struct radeon_router {
 513	u32 router_id;
 514	struct radeon_i2c_bus_rec i2c_info;
 515	u8 i2c_addr;
 516	/* i2c mux */
 517	bool ddc_valid;
 518	u8 ddc_mux_type;
 519	u8 ddc_mux_control_pin;
 520	u8 ddc_mux_state;
 521	/* clock/data mux */
 522	bool cd_valid;
 523	u8 cd_mux_type;
 524	u8 cd_mux_control_pin;
 525	u8 cd_mux_state;
 526};
 527
 528enum radeon_connector_audio {
 529	RADEON_AUDIO_DISABLE = 0,
 530	RADEON_AUDIO_ENABLE = 1,
 531	RADEON_AUDIO_AUTO = 2
 532};
 533
 534enum radeon_connector_dither {
 535	RADEON_FMT_DITHER_DISABLE = 0,
 536	RADEON_FMT_DITHER_ENABLE = 1,
 537};
 538
 539struct stream_attribs {
 540	uint16_t fe;
 541	uint16_t slots;
 542};
 543
 544struct radeon_connector {
 545	struct drm_connector base;
 546	uint32_t connector_id;
 547	uint32_t devices;
 548	struct radeon_i2c_chan *ddc_bus;
 549	/* some systems have an hdmi and vga port with a shared ddc line */
 550	bool shared_ddc;
 
 
 
 551	bool use_digital;
 552	/* we need to mind the EDID between detect
 553	   and get modes due to analog/digital/tvencoder */
 554	struct edid *edid;
 555	void *con_priv;
 556	bool dac_load_detect;
 557	bool detected_by_load; /* if the connection status was determined by load */
 558	bool detected_hpd_without_ddc; /* if an HPD signal was detected on DVI, but ddc probing failed */
 559	uint16_t connector_object_id;
 560	struct radeon_hpd hpd;
 561	struct radeon_router router;
 562	struct radeon_i2c_chan *router_bus;
 563	enum radeon_connector_audio audio;
 564	enum radeon_connector_dither dither;
 565	int pixelclock_for_modeset;
 566	bool is_mst_connector;
 567	struct radeon_connector *mst_port;
 568	struct drm_dp_mst_port *port;
 569	struct drm_dp_mst_topology_mgr mst_mgr;
 570
 571	struct radeon_encoder *mst_encoder;
 572	struct stream_attribs cur_stream_attribs[6];
 573	int enabled_attribs;
 574};
 575
 576struct radeon_framebuffer {
 577	struct drm_framebuffer base;
 578	struct drm_gem_object *obj;
 579};
 580
 581#define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
 582				((em) == ATOM_ENCODER_MODE_DP_MST))
 583
 584struct atom_clock_dividers {
 585	u32 post_div;
 586	union {
 587		struct {
 588#ifdef __BIG_ENDIAN
 589			u32 reserved : 6;
 590			u32 whole_fb_div : 12;
 591			u32 frac_fb_div : 14;
 592#else
 593			u32 frac_fb_div : 14;
 594			u32 whole_fb_div : 12;
 595			u32 reserved : 6;
 596#endif
 597		};
 598		u32 fb_div;
 599	};
 600	u32 ref_div;
 601	bool enable_post_div;
 602	bool enable_dithen;
 603	u32 vco_mode;
 604	u32 real_clock;
 605	/* added for CI */
 606	u32 post_divider;
 607	u32 flags;
 608};
 609
 610struct atom_mpll_param {
 611	union {
 612		struct {
 613#ifdef __BIG_ENDIAN
 614			u32 reserved : 8;
 615			u32 clkfrac : 12;
 616			u32 clkf : 12;
 617#else
 618			u32 clkf : 12;
 619			u32 clkfrac : 12;
 620			u32 reserved : 8;
 621#endif
 622		};
 623		u32 fb_div;
 624	};
 625	u32 post_div;
 626	u32 bwcntl;
 627	u32 dll_speed;
 628	u32 vco_mode;
 629	u32 yclk_sel;
 630	u32 qdr;
 631	u32 half_rate;
 632};
 633
 634#define MEM_TYPE_GDDR5  0x50
 635#define MEM_TYPE_GDDR4  0x40
 636#define MEM_TYPE_GDDR3  0x30
 637#define MEM_TYPE_DDR2   0x20
 638#define MEM_TYPE_GDDR1  0x10
 639#define MEM_TYPE_DDR3   0xb0
 640#define MEM_TYPE_MASK   0xf0
 641
 642struct atom_memory_info {
 643	u8 mem_vendor;
 644	u8 mem_type;
 645};
 646
 647#define MAX_AC_TIMING_ENTRIES 16
 648
 649struct atom_memory_clock_range_table
 650{
 651	u8 num_entries;
 652	u8 rsv[3];
 653	u32 mclk[MAX_AC_TIMING_ENTRIES];
 654};
 655
 656#define VBIOS_MC_REGISTER_ARRAY_SIZE 32
 657#define VBIOS_MAX_AC_TIMING_ENTRIES 20
 658
 659struct atom_mc_reg_entry {
 660	u32 mclk_max;
 661	u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
 662};
 663
 664struct atom_mc_register_address {
 665	u16 s1;
 666	u8 pre_reg_data;
 667};
 668
 669struct atom_mc_reg_table {
 670	u8 last;
 671	u8 num_entries;
 672	struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
 673	struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
 674};
 675
 676#define MAX_VOLTAGE_ENTRIES 32
 677
 678struct atom_voltage_table_entry
 679{
 680	u16 value;
 681	u32 smio_low;
 682};
 683
 684struct atom_voltage_table
 685{
 686	u32 count;
 687	u32 mask_low;
 688	u32 phase_delay;
 689	struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
 690};
 691
 692/* Driver internal use only flags of radeon_get_crtc_scanoutpos() */
 693#define USE_REAL_VBLANKSTART 		(1 << 30)
 694#define GET_DISTANCE_TO_VBLANKSTART	(1 << 31)
 695
 696extern void
 697radeon_add_atom_connector(struct drm_device *dev,
 698			  uint32_t connector_id,
 699			  uint32_t supported_device,
 700			  int connector_type,
 701			  struct radeon_i2c_bus_rec *i2c_bus,
 702			  uint32_t igp_lane_info,
 703			  uint16_t connector_object_id,
 704			  struct radeon_hpd *hpd,
 705			  struct radeon_router *router);
 706extern void
 707radeon_add_legacy_connector(struct drm_device *dev,
 708			    uint32_t connector_id,
 709			    uint32_t supported_device,
 710			    int connector_type,
 711			    struct radeon_i2c_bus_rec *i2c_bus,
 712			    uint16_t connector_object_id,
 713			    struct radeon_hpd *hpd);
 714extern uint32_t
 715radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
 716			uint8_t dac);
 717extern void radeon_link_encoder_connector(struct drm_device *dev);
 718
 719extern enum radeon_tv_std
 720radeon_combios_get_tv_info(struct radeon_device *rdev);
 721extern enum radeon_tv_std
 722radeon_atombios_get_tv_info(struct radeon_device *rdev);
 723extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
 724						 u16 *vddc, u16 *vddci, u16 *mvdd);
 725
 726extern void
 727radeon_combios_connected_scratch_regs(struct drm_connector *connector,
 728				      struct drm_encoder *encoder,
 729				      bool connected);
 730extern void
 731radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
 732				       struct drm_encoder *encoder,
 733				       bool connected);
 734
 735extern struct drm_connector *
 736radeon_get_connector_for_encoder(struct drm_encoder *encoder);
 737extern struct drm_connector *
 738radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
 739extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
 740				    u32 pixel_clock);
 741
 742extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
 743extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
 
 744extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
 745extern int radeon_get_monitor_bpc(struct drm_connector *connector);
 746
 747extern struct edid *radeon_connector_edid(struct drm_connector *connector);
 748
 749extern void radeon_connector_hotplug(struct drm_connector *connector);
 750extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
 751				       struct drm_display_mode *mode);
 752extern void radeon_dp_set_link_config(struct drm_connector *connector,
 753				      const struct drm_display_mode *mode);
 754extern void radeon_dp_link_train(struct drm_encoder *encoder,
 755				 struct drm_connector *connector);
 756extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
 757extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
 758extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
 759extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
 760				    struct drm_connector *connector);
 761extern int radeon_dp_get_dp_link_config(struct drm_connector *connector,
 762					const u8 *dpcd,
 763					unsigned pix_clock,
 764					unsigned *dp_lanes, unsigned *dp_rate);
 765extern void radeon_dp_set_rx_power_state(struct drm_connector *connector,
 766					 u8 power_state);
 767extern void radeon_dp_aux_init(struct radeon_connector *radeon_connector);
 768extern ssize_t
 769radeon_dp_aux_transfer_native(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg);
 770
 771extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
 772extern void atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override);
 773extern void radeon_atom_encoder_init(struct radeon_device *rdev);
 774extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
 775extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
 776					   int action, uint8_t lane_num,
 777					   uint8_t lane_set);
 778extern void atombios_dig_transmitter_setup2(struct drm_encoder *encoder,
 779					    int action, uint8_t lane_num,
 780					    uint8_t lane_set, int fe);
 781extern void atombios_set_mst_encoder_crtc_source(struct drm_encoder *encoder,
 782						 int fe);
 783extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
 784extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
 785void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
 
 786
 787extern void radeon_i2c_init(struct radeon_device *rdev);
 788extern void radeon_i2c_fini(struct radeon_device *rdev);
 789extern void radeon_combios_i2c_init(struct radeon_device *rdev);
 790extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
 791extern void radeon_i2c_add(struct radeon_device *rdev,
 792			   struct radeon_i2c_bus_rec *rec,
 793			   const char *name);
 794extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
 795						 struct radeon_i2c_bus_rec *i2c_bus);
 
 
 
 796extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
 797						 struct radeon_i2c_bus_rec *rec,
 798						 const char *name);
 799extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
 800extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
 801				u8 slave_addr,
 802				u8 addr,
 803				u8 *val);
 804extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
 805				u8 slave_addr,
 806				u8 addr,
 807				u8 val);
 808extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
 809extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
 810extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
 
 
 
 
 811
 812extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
 813					     struct radeon_atom_ss *ss,
 814					     int id);
 815extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
 816					     struct radeon_atom_ss *ss,
 817					     int id, u32 clock);
 818extern struct radeon_gpio_rec radeon_atombios_lookup_gpio(struct radeon_device *rdev,
 819							  u8 id);
 820
 821extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
 822				      uint64_t freq,
 823				      uint32_t *dot_clock_p,
 824				      uint32_t *fb_div_p,
 825				      uint32_t *frac_fb_div_p,
 826				      uint32_t *ref_div_p,
 827				      uint32_t *post_div_p);
 828
 829extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
 830				     u32 freq,
 831				     u32 *dot_clock_p,
 832				     u32 *fb_div_p,
 833				     u32 *frac_fb_div_p,
 834				     u32 *ref_div_p,
 835				     u32 *post_div_p);
 836
 837extern void radeon_setup_encoder_clones(struct drm_device *dev);
 838
 839struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
 840struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
 841struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
 842struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
 843struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
 844extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
 845extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
 846extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
 847extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
 848extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
 849extern bool radeon_encoder_is_digital(struct drm_encoder *encoder);
 850
 851extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
 852extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
 853				   struct drm_framebuffer *old_fb);
 854extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
 855					 struct drm_framebuffer *fb,
 856					 int x, int y,
 857					 enum mode_set_atomic state);
 858extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
 859				   struct drm_display_mode *mode,
 860				   struct drm_display_mode *adjusted_mode,
 861				   int x, int y,
 862				   struct drm_framebuffer *old_fb);
 863extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
 864
 865extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
 866				 struct drm_framebuffer *old_fb);
 867extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
 868				       struct drm_framebuffer *fb,
 869				       int x, int y,
 870				       enum mode_set_atomic state);
 871extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
 872				   struct drm_framebuffer *fb,
 873				   int x, int y, int atomic);
 874extern int radeon_crtc_cursor_set2(struct drm_crtc *crtc,
 875				   struct drm_file *file_priv,
 876				   uint32_t handle,
 877				   uint32_t width,
 878				   uint32_t height,
 879				   int32_t hot_x,
 880				   int32_t hot_y);
 881extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
 882				   int x, int y);
 883extern void radeon_cursor_reset(struct drm_crtc *crtc);
 884
 885extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
 886				      unsigned int flags, int *vpos, int *hpos,
 887				      ktime_t *stime, ktime_t *etime,
 888				      const struct drm_display_mode *mode);
 889
 890extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
 891extern struct edid *
 892radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
 893extern bool radeon_atom_get_clock_info(struct drm_device *dev);
 894extern bool radeon_combios_get_clock_info(struct drm_device *dev);
 895extern struct radeon_encoder_atom_dig *
 896radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
 897extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
 898					  struct radeon_encoder_int_tmds *tmds);
 899extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
 900						     struct radeon_encoder_int_tmds *tmds);
 901extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
 902						   struct radeon_encoder_int_tmds *tmds);
 903extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
 904							 struct radeon_encoder_ext_tmds *tmds);
 905extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
 906						       struct radeon_encoder_ext_tmds *tmds);
 907extern struct radeon_encoder_primary_dac *
 908radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
 909extern struct radeon_encoder_tv_dac *
 910radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
 911extern struct radeon_encoder_lvds *
 912radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
 913extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
 914extern struct radeon_encoder_tv_dac *
 915radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
 916extern struct radeon_encoder_primary_dac *
 917radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
 918extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
 919extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
 920extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
 921extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
 922extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
 923extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
 924extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
 925extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
 926extern void
 927radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
 928extern void
 929radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
 930extern void
 931radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
 932extern void
 933radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
 934extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
 935				     u16 blue, int regno);
 936extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
 937				     u16 *blue, int regno);
 938int radeon_framebuffer_init(struct drm_device *dev,
 939			     struct radeon_framebuffer *rfb,
 940			     const struct drm_mode_fb_cmd2 *mode_cmd,
 941			     struct drm_gem_object *obj);
 942
 943int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
 944bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
 945bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
 946void radeon_atombios_init_crtc(struct drm_device *dev,
 947			       struct radeon_crtc *radeon_crtc);
 948void radeon_legacy_init_crtc(struct drm_device *dev,
 949			     struct radeon_crtc *radeon_crtc);
 950
 951void radeon_get_clock_info(struct drm_device *dev);
 952
 953extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
 954extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
 955
 956void radeon_enc_destroy(struct drm_encoder *encoder);
 957void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
 958void radeon_combios_asic_init(struct drm_device *dev);
 959bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
 960					const struct drm_display_mode *mode,
 961					struct drm_display_mode *adjusted_mode);
 962void radeon_panel_mode_fixup(struct drm_encoder *encoder,
 963			     struct drm_display_mode *adjusted_mode);
 964void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
 965
 966/* legacy tv */
 967void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
 968				      uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
 969				      uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
 970void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
 971				  uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
 972				  uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
 973void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
 974				  uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
 975				  uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
 976void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
 977			       struct drm_display_mode *mode,
 978			       struct drm_display_mode *adjusted_mode);
 979
 980/* fmt blocks */
 981void avivo_program_fmt(struct drm_encoder *encoder);
 982void dce3_program_fmt(struct drm_encoder *encoder);
 983void dce4_program_fmt(struct drm_encoder *encoder);
 984void dce8_program_fmt(struct drm_encoder *encoder);
 985
 986/* fbdev layer */
 987int radeon_fbdev_init(struct radeon_device *rdev);
 988void radeon_fbdev_fini(struct radeon_device *rdev);
 989void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
 
 990bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
 991void radeon_fbdev_restore_mode(struct radeon_device *rdev);
 992
 993void radeon_fb_output_poll_changed(struct radeon_device *rdev);
 994
 995void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id);
 996
 997void radeon_fb_add_connector(struct radeon_device *rdev, struct drm_connector *connector);
 998void radeon_fb_remove_connector(struct radeon_device *rdev, struct drm_connector *connector);
 999
1000void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
1001
1002int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
1003
1004/* mst */
1005int radeon_dp_mst_init(struct radeon_connector *radeon_connector);
1006int radeon_dp_mst_probe(struct radeon_connector *radeon_connector);
1007int radeon_dp_mst_check_status(struct radeon_connector *radeon_connector);
1008int radeon_mst_debugfs_init(struct radeon_device *rdev);
1009void radeon_dp_mst_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode);
1010
1011void radeon_setup_mst_connector(struct drm_device *dev);
1012
1013int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx);
1014void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx);
1015#endif