Linux Audio

Check our new training course

Loading...
v3.1
  1#ifndef DRIVERS_PCI_H
  2#define DRIVERS_PCI_H
  3
  4#include <linux/workqueue.h>
  5
  6#define PCI_CFG_SPACE_SIZE	256
  7#define PCI_CFG_SPACE_EXP_SIZE	4096
 
  8
  9/* Functions internal to the PCI core code */
 10
 11extern int pci_uevent(struct device *dev, struct kobj_uevent_env *env);
 12extern int pci_create_sysfs_dev_files(struct pci_dev *pdev);
 13extern void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
 14#if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
 15static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
 16{ return; }
 17static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
 18{ return; }
 19#else
 20extern void pci_create_firmware_label_files(struct pci_dev *pdev);
 21extern void pci_remove_firmware_label_files(struct pci_dev *pdev);
 22#endif
 23extern void pci_cleanup_rom(struct pci_dev *dev);
 24#ifdef HAVE_PCI_MMAP
 25enum pci_mmap_api {
 26	PCI_MMAP_SYSFS,	/* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
 27	PCI_MMAP_PROCFS	/* mmap on /proc/bus/pci/<BDF> */
 28};
 29extern int pci_mmap_fits(struct pci_dev *pdev, int resno,
 30			 struct vm_area_struct *vmai,
 31			 enum pci_mmap_api mmap_api);
 32#endif
 33int pci_probe_reset_function(struct pci_dev *dev);
 34
 35/**
 36 * struct pci_platform_pm_ops - Firmware PM callbacks
 37 *
 38 * @is_manageable: returns 'true' if given device is power manageable by the
 39 *                 platform firmware
 40 *
 41 * @set_state: invokes the platform firmware to set the device's power state
 42 *
 
 
 43 * @choose_state: returns PCI power state of given device preferred by the
 44 *                platform; to be used during system-wide transitions from a
 45 *                sleeping state to the working state and vice versa
 46 *
 47 * @can_wakeup: returns 'true' if given device is capable of waking up the
 48 *              system from a sleeping state
 49 *
 50 * @sleep_wake: enables/disables the system wake up capability of given device
 51 *
 52 * @run_wake: enables/disables the platform to generate run-time wake-up events
 53 *		for given device (the device's wake-up capability has to be
 54 *		enabled by @sleep_wake for this feature to work)
 55 *
 
 
 
 
 56 * If given platform is generally capable of power managing PCI devices, all of
 57 * these callbacks are mandatory.
 58 */
 59struct pci_platform_pm_ops {
 60	bool (*is_manageable)(struct pci_dev *dev);
 61	int (*set_state)(struct pci_dev *dev, pci_power_t state);
 
 62	pci_power_t (*choose_state)(struct pci_dev *dev);
 63	bool (*can_wakeup)(struct pci_dev *dev);
 64	int (*sleep_wake)(struct pci_dev *dev, bool enable);
 65	int (*run_wake)(struct pci_dev *dev, bool enable);
 
 66};
 67
 68extern int pci_set_platform_pm(struct pci_platform_pm_ops *ops);
 69extern void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
 70extern void pci_disable_enabled_device(struct pci_dev *dev);
 71extern int pci_finish_runtime_suspend(struct pci_dev *dev);
 72extern int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
 73extern void pci_pm_init(struct pci_dev *dev);
 74extern void platform_pci_wakeup_init(struct pci_dev *dev);
 75extern void pci_allocate_cap_save_buffers(struct pci_dev *dev);
 
 
 
 
 
 
 
 
 76
 77static inline void pci_wakeup_event(struct pci_dev *dev)
 78{
 79	/* Wait 100 ms before the system can be put into a sleep state. */
 80	pm_wakeup_event(&dev->dev, 100);
 81}
 82
 83static inline bool pci_is_bridge(struct pci_dev *pci_dev)
 84{
 85	return !!(pci_dev->subordinate);
 86}
 87
 88extern int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
 89extern int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
 90extern int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
 91extern int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
 92extern int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
 93extern int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
 
 
 94
 95struct pci_vpd_ops {
 96	ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
 97	ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
 98	void (*release)(struct pci_dev *dev);
 99};
100
101struct pci_vpd {
102	unsigned int len;
103	const struct pci_vpd_ops *ops;
104	struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
 
 
 
 
 
 
105};
106
107extern int pci_vpd_pci22_init(struct pci_dev *dev);
108static inline void pci_vpd_release(struct pci_dev *dev)
109{
110	if (dev->vpd)
111		dev->vpd->ops->release(dev);
112}
113
114/* PCI /proc functions */
115#ifdef CONFIG_PROC_FS
116extern int pci_proc_attach_device(struct pci_dev *dev);
117extern int pci_proc_detach_device(struct pci_dev *dev);
118extern int pci_proc_detach_bus(struct pci_bus *bus);
119#else
120static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
121static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
122static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
123#endif
124
125/* Functions for PCI Hotplug drivers to use */
126extern unsigned int pci_do_scan_bus(struct pci_bus *bus);
127
128#ifdef HAVE_PCI_LEGACY
129extern void pci_create_legacy_files(struct pci_bus *bus);
130extern void pci_remove_legacy_files(struct pci_bus *bus);
131#else
132static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
133static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
134#endif
135
136/* Lock for read/write access to pci device and bus lists */
137extern struct rw_semaphore pci_bus_sem;
138
 
 
139extern unsigned int pci_pm_d3_delay;
140
141#ifdef CONFIG_PCI_MSI
142void pci_no_msi(void);
143extern void pci_msi_init_pci_dev(struct pci_dev *dev);
144#else
145static inline void pci_no_msi(void) { }
146static inline void pci_msi_init_pci_dev(struct pci_dev *dev) { }
147#endif
148
149extern void pci_realloc(void);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
150
151static inline int pci_no_d1d2(struct pci_dev *dev)
152{
153	unsigned int parent_dstates = 0;
154
155	if (dev->bus->self)
156		parent_dstates = dev->bus->self->no_d1d2;
157	return (dev->no_d1d2 || parent_dstates);
158
159}
160extern struct device_attribute pci_dev_attrs[];
161extern struct device_attribute pcibus_dev_attrs[];
162#ifdef CONFIG_HOTPLUG
163extern struct bus_attribute pci_bus_attrs[];
164#else
165#define pci_bus_attrs	NULL
166#endif
167
168
169/**
170 * pci_match_one_device - Tell if a PCI device structure has a matching
171 *                        PCI device id structure
172 * @id: single PCI device id structure to match
173 * @dev: the PCI device structure to match against
174 *
175 * Returns the matching pci_device_id structure or %NULL if there is no match.
176 */
177static inline const struct pci_device_id *
178pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
179{
180	if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
181	    (id->device == PCI_ANY_ID || id->device == dev->device) &&
182	    (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
183	    (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
184	    !((id->class ^ dev->class) & id->class_mask))
185		return id;
186	return NULL;
187}
188
189/* PCI slot sysfs helper code */
190#define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
191
192extern struct kset *pci_slots_kset;
193
194struct pci_slot_attribute {
195	struct attribute attr;
196	ssize_t (*show)(struct pci_slot *, char *);
197	ssize_t (*store)(struct pci_slot *, const char *, size_t);
198};
199#define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
200
201enum pci_bar_type {
202	pci_bar_unknown,	/* Standard PCI BAR probe */
203	pci_bar_io,		/* An io port BAR */
204	pci_bar_mem32,		/* A 32-bit memory BAR */
205	pci_bar_mem64,		/* A 64-bit memory BAR */
206};
207
208extern int pci_setup_device(struct pci_dev *dev);
209extern int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
210				struct resource *res, unsigned int reg);
211extern int pci_resource_bar(struct pci_dev *dev, int resno,
212			    enum pci_bar_type *type);
213extern int pci_bus_add_child(struct pci_bus *bus);
214extern void pci_enable_ari(struct pci_dev *dev);
215/**
216 * pci_ari_enabled - query ARI forwarding status
217 * @bus: the PCI bus
218 *
219 * Returns 1 if ARI forwarding is enabled, or 0 if not enabled;
220 */
221static inline int pci_ari_enabled(struct pci_bus *bus)
222{
223	return bus->self && bus->self->ari_enabled;
224}
225
226#ifdef CONFIG_PCI_QUIRKS
227extern int pci_is_reassigndev(struct pci_dev *dev);
228resource_size_t pci_specified_resource_alignment(struct pci_dev *dev);
229extern void pci_disable_bridge_window(struct pci_dev *dev);
230#endif
231
232/* Single Root I/O Virtualization */
233struct pci_sriov {
234	int pos;		/* capability position */
235	int nres;		/* number of resources */
236	u32 cap;		/* SR-IOV Capabilities */
237	u16 ctrl;		/* SR-IOV Control */
238	u16 total;		/* total VFs associated with the PF */
239	u16 initial;		/* initial VFs associated with the PF */
240	u16 nr_virtfn;		/* number of VFs available */
241	u16 offset;		/* first VF Routing ID offset */
242	u16 stride;		/* following VF stride */
243	u32 pgsz;		/* page size for BAR alignment */
244	u8 link;		/* Function Dependency Link */
 
 
245	struct pci_dev *dev;	/* lowest numbered PF */
246	struct pci_dev *self;	/* this PF */
247	struct mutex lock;	/* lock for VF bus */
248	struct work_struct mtask; /* VF Migration task */
249	u8 __iomem *mstate;	/* VF Migration State Array */
250};
251
 
 
 
 
 
 
 
 
252#ifdef CONFIG_PCI_IOV
253extern int pci_iov_init(struct pci_dev *dev);
254extern void pci_iov_release(struct pci_dev *dev);
255extern int pci_iov_resource_bar(struct pci_dev *dev, int resno,
256				enum pci_bar_type *type);
257extern resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev,
258						    int resno);
259extern void pci_restore_iov_state(struct pci_dev *dev);
260extern int pci_iov_bus_range(struct pci_bus *bus);
261
262#else
263static inline int pci_iov_init(struct pci_dev *dev)
264{
265	return -ENODEV;
266}
267static inline void pci_iov_release(struct pci_dev *dev)
268
269{
270}
271static inline int pci_iov_resource_bar(struct pci_dev *dev, int resno,
272				       enum pci_bar_type *type)
273{
274	return 0;
275}
276static inline void pci_restore_iov_state(struct pci_dev *dev)
277{
278}
279static inline int pci_iov_bus_range(struct pci_bus *bus)
280{
281	return 0;
282}
283
284#endif /* CONFIG_PCI_IOV */
285
286extern unsigned long pci_cardbus_resource_alignment(struct resource *);
287
288static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
289					 struct resource *res)
290{
291#ifdef CONFIG_PCI_IOV
292	int resno = res - dev->resource;
293
294	if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
295		return pci_sriov_resource_alignment(dev, resno);
296#endif
297	if (dev->class >> 8  == PCI_CLASS_BRIDGE_CARDBUS)
298		return pci_cardbus_resource_alignment(res);
299	return resource_alignment(res);
300}
301
302extern void pci_enable_acs(struct pci_dev *dev);
 
 
 
 
 
 
303
304struct pci_dev_reset_methods {
305	u16 vendor;
306	u16 device;
307	int (*reset)(struct pci_dev *dev, int probe);
308};
309
310#ifdef CONFIG_PCI_QUIRKS
311extern int pci_dev_specific_reset(struct pci_dev *dev, int probe);
312#else
313static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
314{
315	return -ENOTTY;
316}
 
 
 
 
 
317#endif
318
319#endif /* DRIVERS_PCI_H */
v4.10.11
  1#ifndef DRIVERS_PCI_H
  2#define DRIVERS_PCI_H
  3
  4#define PCI_FIND_CAP_TTL	48
  5
  6extern const unsigned char pcie_link_speed[];
  7
  8bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
  9
 10/* Functions internal to the PCI core code */
 11
 12int pci_create_sysfs_dev_files(struct pci_dev *pdev);
 13void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
 
 14#if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
 15static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
 16{ return; }
 17static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
 18{ return; }
 19#else
 20void pci_create_firmware_label_files(struct pci_dev *pdev);
 21void pci_remove_firmware_label_files(struct pci_dev *pdev);
 22#endif
 23void pci_cleanup_rom(struct pci_dev *dev);
 24#ifdef HAVE_PCI_MMAP
 25enum pci_mmap_api {
 26	PCI_MMAP_SYSFS,	/* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
 27	PCI_MMAP_PROCFS	/* mmap on /proc/bus/pci/<BDF> */
 28};
 29int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
 30		  enum pci_mmap_api mmap_api);
 
 31#endif
 32int pci_probe_reset_function(struct pci_dev *dev);
 33
 34/**
 35 * struct pci_platform_pm_ops - Firmware PM callbacks
 36 *
 37 * @is_manageable: returns 'true' if given device is power manageable by the
 38 *                 platform firmware
 39 *
 40 * @set_state: invokes the platform firmware to set the device's power state
 41 *
 42 * @get_state: queries the platform firmware for a device's current power state
 43 *
 44 * @choose_state: returns PCI power state of given device preferred by the
 45 *                platform; to be used during system-wide transitions from a
 46 *                sleeping state to the working state and vice versa
 47 *
 
 
 
 48 * @sleep_wake: enables/disables the system wake up capability of given device
 49 *
 50 * @run_wake: enables/disables the platform to generate run-time wake-up events
 51 *		for given device (the device's wake-up capability has to be
 52 *		enabled by @sleep_wake for this feature to work)
 53 *
 54 * @need_resume: returns 'true' if the given device (which is currently
 55 *		suspended) needs to be resumed to be configured for system
 56 *		wakeup.
 57 *
 58 * If given platform is generally capable of power managing PCI devices, all of
 59 * these callbacks are mandatory.
 60 */
 61struct pci_platform_pm_ops {
 62	bool (*is_manageable)(struct pci_dev *dev);
 63	int (*set_state)(struct pci_dev *dev, pci_power_t state);
 64	pci_power_t (*get_state)(struct pci_dev *dev);
 65	pci_power_t (*choose_state)(struct pci_dev *dev);
 
 66	int (*sleep_wake)(struct pci_dev *dev, bool enable);
 67	int (*run_wake)(struct pci_dev *dev, bool enable);
 68	bool (*need_resume)(struct pci_dev *dev);
 69};
 70
 71int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
 72void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
 73void pci_power_up(struct pci_dev *dev);
 74void pci_disable_enabled_device(struct pci_dev *dev);
 75int pci_finish_runtime_suspend(struct pci_dev *dev);
 76int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
 77bool pci_dev_keep_suspended(struct pci_dev *dev);
 78void pci_dev_complete_resume(struct pci_dev *pci_dev);
 79void pci_config_pm_runtime_get(struct pci_dev *dev);
 80void pci_config_pm_runtime_put(struct pci_dev *dev);
 81void pci_pm_init(struct pci_dev *dev);
 82void pci_ea_init(struct pci_dev *dev);
 83void pci_allocate_cap_save_buffers(struct pci_dev *dev);
 84void pci_free_cap_save_buffers(struct pci_dev *dev);
 85bool pci_bridge_d3_possible(struct pci_dev *dev);
 86void pci_bridge_d3_update(struct pci_dev *dev);
 87
 88static inline void pci_wakeup_event(struct pci_dev *dev)
 89{
 90	/* Wait 100 ms before the system can be put into a sleep state. */
 91	pm_wakeup_event(&dev->dev, 100);
 92}
 93
 94static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
 95{
 96	return !!(pci_dev->subordinate);
 97}
 98
 99static inline bool pci_power_manageable(struct pci_dev *pci_dev)
100{
101	/*
102	 * Currently we allow normal PCI devices and PCI bridges transition
103	 * into D3 if their bridge_d3 is set.
104	 */
105	return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
106}
107
108struct pci_vpd_ops {
109	ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
110	ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
111	int (*set_size)(struct pci_dev *dev, size_t len);
112};
113
114struct pci_vpd {
 
115	const struct pci_vpd_ops *ops;
116	struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
117	struct mutex	lock;
118	unsigned int	len;
119	u16		flag;
120	u8		cap;
121	u8		busy:1;
122	u8		valid:1;
123};
124
125int pci_vpd_init(struct pci_dev *dev);
126void pci_vpd_release(struct pci_dev *dev);
 
 
 
 
127
128/* PCI /proc functions */
129#ifdef CONFIG_PROC_FS
130int pci_proc_attach_device(struct pci_dev *dev);
131int pci_proc_detach_device(struct pci_dev *dev);
132int pci_proc_detach_bus(struct pci_bus *bus);
133#else
134static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
135static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
136static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
137#endif
138
139/* Functions for PCI Hotplug drivers to use */
140int pci_hp_add_bridge(struct pci_dev *dev);
141
142#ifdef HAVE_PCI_LEGACY
143void pci_create_legacy_files(struct pci_bus *bus);
144void pci_remove_legacy_files(struct pci_bus *bus);
145#else
146static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
147static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
148#endif
149
150/* Lock for read/write access to pci device and bus lists */
151extern struct rw_semaphore pci_bus_sem;
152
153extern raw_spinlock_t pci_lock;
154
155extern unsigned int pci_pm_d3_delay;
156
157#ifdef CONFIG_PCI_MSI
158void pci_no_msi(void);
 
159#else
160static inline void pci_no_msi(void) { }
 
161#endif
162
163static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
164{
165	u16 control;
166
167	pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
168	control &= ~PCI_MSI_FLAGS_ENABLE;
169	if (enable)
170		control |= PCI_MSI_FLAGS_ENABLE;
171	pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
172}
173
174static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
175{
176	u16 ctrl;
177
178	pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
179	ctrl &= ~clear;
180	ctrl |= set;
181	pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
182}
183
184void pci_realloc_get_opt(char *);
185
186static inline int pci_no_d1d2(struct pci_dev *dev)
187{
188	unsigned int parent_dstates = 0;
189
190	if (dev->bus->self)
191		parent_dstates = dev->bus->self->no_d1d2;
192	return (dev->no_d1d2 || parent_dstates);
193
194}
195extern const struct attribute_group *pci_dev_groups[];
196extern const struct attribute_group *pcibus_groups[];
197extern struct device_type pci_dev_type;
198extern const struct attribute_group *pci_bus_groups[];
 
 
 
199
200
201/**
202 * pci_match_one_device - Tell if a PCI device structure has a matching
203 *                        PCI device id structure
204 * @id: single PCI device id structure to match
205 * @dev: the PCI device structure to match against
206 *
207 * Returns the matching pci_device_id structure or %NULL if there is no match.
208 */
209static inline const struct pci_device_id *
210pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
211{
212	if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
213	    (id->device == PCI_ANY_ID || id->device == dev->device) &&
214	    (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
215	    (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
216	    !((id->class ^ dev->class) & id->class_mask))
217		return id;
218	return NULL;
219}
220
221/* PCI slot sysfs helper code */
222#define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
223
224extern struct kset *pci_slots_kset;
225
226struct pci_slot_attribute {
227	struct attribute attr;
228	ssize_t (*show)(struct pci_slot *, char *);
229	ssize_t (*store)(struct pci_slot *, const char *, size_t);
230};
231#define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
232
233enum pci_bar_type {
234	pci_bar_unknown,	/* Standard PCI BAR probe */
235	pci_bar_io,		/* An io port BAR */
236	pci_bar_mem32,		/* A 32-bit memory BAR */
237	pci_bar_mem64,		/* A 64-bit memory BAR */
238};
239
240bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
241				int crs_timeout);
242int pci_setup_device(struct pci_dev *dev);
243int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
244		    struct resource *res, unsigned int reg);
245void pci_configure_ari(struct pci_dev *dev);
246void __pci_bus_size_bridges(struct pci_bus *bus,
247			struct list_head *realloc_head);
248void __pci_bus_assign_resources(const struct pci_bus *bus,
249				struct list_head *realloc_head,
250				struct list_head *fail_head);
251bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
 
 
 
 
 
252
253void pci_reassigndev_resource_alignment(struct pci_dev *dev);
254void pci_disable_bridge_window(struct pci_dev *dev);
 
 
 
255
256/* Single Root I/O Virtualization */
257struct pci_sriov {
258	int pos;		/* capability position */
259	int nres;		/* number of resources */
260	u32 cap;		/* SR-IOV Capabilities */
261	u16 ctrl;		/* SR-IOV Control */
262	u16 total_VFs;		/* total VFs associated with the PF */
263	u16 initial_VFs;	/* initial VFs associated with the PF */
264	u16 num_VFs;		/* number of VFs available */
265	u16 offset;		/* first VF Routing ID offset */
266	u16 stride;		/* following VF stride */
267	u32 pgsz;		/* page size for BAR alignment */
268	u8 link;		/* Function Dependency Link */
269	u8 max_VF_buses;	/* max buses consumed by VFs */
270	u16 driver_max_VFs;	/* max num VFs driver supports */
271	struct pci_dev *dev;	/* lowest numbered PF */
272	struct pci_dev *self;	/* this PF */
273	struct mutex lock;	/* lock for VF bus */
274	resource_size_t barsz[PCI_SRIOV_NUM_BARS];	/* VF BAR size */
 
275};
276
277#ifdef CONFIG_PCI_ATS
278void pci_restore_ats_state(struct pci_dev *dev);
279#else
280static inline void pci_restore_ats_state(struct pci_dev *dev)
281{
282}
283#endif /* CONFIG_PCI_ATS */
284
285#ifdef CONFIG_PCI_IOV
286int pci_iov_init(struct pci_dev *dev);
287void pci_iov_release(struct pci_dev *dev);
288void pci_iov_update_resource(struct pci_dev *dev, int resno);
289resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
290void pci_restore_iov_state(struct pci_dev *dev);
291int pci_iov_bus_range(struct pci_bus *bus);
 
 
292
293#else
294static inline int pci_iov_init(struct pci_dev *dev)
295{
296	return -ENODEV;
297}
298static inline void pci_iov_release(struct pci_dev *dev)
299
300{
301}
 
 
 
 
 
302static inline void pci_restore_iov_state(struct pci_dev *dev)
303{
304}
305static inline int pci_iov_bus_range(struct pci_bus *bus)
306{
307	return 0;
308}
309
310#endif /* CONFIG_PCI_IOV */
311
312unsigned long pci_cardbus_resource_alignment(struct resource *);
313
314static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
315						     struct resource *res)
316{
317#ifdef CONFIG_PCI_IOV
318	int resno = res - dev->resource;
319
320	if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
321		return pci_sriov_resource_alignment(dev, resno);
322#endif
323	if (dev->class >> 8  == PCI_CLASS_BRIDGE_CARDBUS)
324		return pci_cardbus_resource_alignment(res);
325	return resource_alignment(res);
326}
327
328void pci_enable_acs(struct pci_dev *dev);
329
330#ifdef CONFIG_PCIE_PTM
331void pci_ptm_init(struct pci_dev *dev);
332#else
333static inline void pci_ptm_init(struct pci_dev *dev) { }
334#endif
335
336struct pci_dev_reset_methods {
337	u16 vendor;
338	u16 device;
339	int (*reset)(struct pci_dev *dev, int probe);
340};
341
342#ifdef CONFIG_PCI_QUIRKS
343int pci_dev_specific_reset(struct pci_dev *dev, int probe);
344#else
345static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
346{
347	return -ENOTTY;
348}
349#endif
350
351#if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
352int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
353			  struct resource *res);
354#endif
355
356#endif /* DRIVERS_PCI_H */