Linux Audio

Check our new training course

Loading...
v3.1
   1/*
   2 * Copyright 2007-8 Advanced Micro Devices, Inc.
   3 * Copyright 2008 Red Hat Inc.
   4 *
   5 * Permission is hereby granted, free of charge, to any person obtaining a
   6 * copy of this software and associated documentation files (the "Software"),
   7 * to deal in the Software without restriction, including without limitation
   8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   9 * and/or sell copies of the Software, and to permit persons to whom the
  10 * Software is furnished to do so, subject to the following conditions:
  11 *
  12 * The above copyright notice and this permission notice shall be included in
  13 * all copies or substantial portions of the Software.
  14 *
  15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21 * OTHER DEALINGS IN THE SOFTWARE.
  22 *
  23 * Authors: Dave Airlie
  24 *          Alex Deucher
  25 */
  26#include "drmP.h"
  27#include "radeon_drm.h"
  28#include "radeon.h"
  29
  30#include "atom.h"
  31#include <asm/div64.h>
  32
  33#include "drm_crtc_helper.h"
  34#include "drm_edid.h"
 
 
  35
  36static int radeon_ddc_dump(struct drm_connector *connector);
  37
  38static void avivo_crtc_load_lut(struct drm_crtc *crtc)
  39{
  40	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  41	struct drm_device *dev = crtc->dev;
  42	struct radeon_device *rdev = dev->dev_private;
  43	int i;
  44
  45	DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
  46	WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
  47
  48	WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  49	WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  50	WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  51
  52	WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  53	WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  54	WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  55
  56	WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
  57	WREG32(AVIVO_DC_LUT_RW_MODE, 0);
  58	WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
  59
  60	WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
  61	for (i = 0; i < 256; i++) {
  62		WREG32(AVIVO_DC_LUT_30_COLOR,
  63			     (radeon_crtc->lut_r[i] << 20) |
  64			     (radeon_crtc->lut_g[i] << 10) |
  65			     (radeon_crtc->lut_b[i] << 0));
  66	}
  67
  68	WREG32(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id);
 
  69}
  70
  71static void dce4_crtc_load_lut(struct drm_crtc *crtc)
  72{
  73	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  74	struct drm_device *dev = crtc->dev;
  75	struct radeon_device *rdev = dev->dev_private;
  76	int i;
  77
  78	DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
  79	WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
  80
  81	WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  82	WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  83	WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  84
  85	WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  86	WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  87	WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  88
  89	WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
  90	WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
  91
  92	WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
  93	for (i = 0; i < 256; i++) {
  94		WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
  95		       (radeon_crtc->lut_r[i] << 20) |
  96		       (radeon_crtc->lut_g[i] << 10) |
  97		       (radeon_crtc->lut_b[i] << 0));
  98	}
  99}
 100
 101static void dce5_crtc_load_lut(struct drm_crtc *crtc)
 102{
 103	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 104	struct drm_device *dev = crtc->dev;
 105	struct radeon_device *rdev = dev->dev_private;
 106	int i;
 107
 108	DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
 109
 110	WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
 111	       (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
 112		NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
 113	WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
 114	       NI_GRPH_PRESCALE_BYPASS);
 115	WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
 116	       NI_OVL_PRESCALE_BYPASS);
 117	WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
 118	       (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
 119		NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
 120
 121	WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
 122
 123	WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
 124	WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
 125	WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
 126
 127	WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
 128	WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
 129	WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
 130
 131	WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
 132	WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
 133
 134	WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
 135	for (i = 0; i < 256; i++) {
 136		WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
 137		       (radeon_crtc->lut_r[i] << 20) |
 138		       (radeon_crtc->lut_g[i] << 10) |
 139		       (radeon_crtc->lut_b[i] << 0));
 140	}
 141
 142	WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
 143	       (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
 144		NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
 145		NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
 146		NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
 147	WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
 148	       (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
 149		NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
 150	WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
 151	       (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
 152		NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
 153	WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
 154	       (NI_OUTPUT_CSC_GRPH_MODE(NI_OUTPUT_CSC_BYPASS) |
 155		NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
 156	/* XXX match this to the depth of the crtc fmt block, move to modeset? */
 157	WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
 158
 
 
 
 
 
 
 159}
 160
 161static void legacy_crtc_load_lut(struct drm_crtc *crtc)
 162{
 163	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 164	struct drm_device *dev = crtc->dev;
 165	struct radeon_device *rdev = dev->dev_private;
 166	int i;
 167	uint32_t dac2_cntl;
 168
 169	dac2_cntl = RREG32(RADEON_DAC_CNTL2);
 170	if (radeon_crtc->crtc_id == 0)
 171		dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
 172	else
 173		dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
 174	WREG32(RADEON_DAC_CNTL2, dac2_cntl);
 175
 176	WREG8(RADEON_PALETTE_INDEX, 0);
 177	for (i = 0; i < 256; i++) {
 178		WREG32(RADEON_PALETTE_30_DATA,
 179			     (radeon_crtc->lut_r[i] << 20) |
 180			     (radeon_crtc->lut_g[i] << 10) |
 181			     (radeon_crtc->lut_b[i] << 0));
 182	}
 183}
 184
 185void radeon_crtc_load_lut(struct drm_crtc *crtc)
 186{
 187	struct drm_device *dev = crtc->dev;
 188	struct radeon_device *rdev = dev->dev_private;
 189
 190	if (!crtc->enabled)
 191		return;
 192
 193	if (ASIC_IS_DCE5(rdev))
 194		dce5_crtc_load_lut(crtc);
 195	else if (ASIC_IS_DCE4(rdev))
 196		dce4_crtc_load_lut(crtc);
 197	else if (ASIC_IS_AVIVO(rdev))
 198		avivo_crtc_load_lut(crtc);
 199	else
 200		legacy_crtc_load_lut(crtc);
 201}
 202
 203/** Sets the color ramps on behalf of fbcon */
 204void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
 205			      u16 blue, int regno)
 206{
 207	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 208
 209	radeon_crtc->lut_r[regno] = red >> 6;
 210	radeon_crtc->lut_g[regno] = green >> 6;
 211	radeon_crtc->lut_b[regno] = blue >> 6;
 212}
 213
 214/** Gets the color ramps on behalf of fbcon */
 215void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
 216			      u16 *blue, int regno)
 217{
 218	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 219
 220	*red = radeon_crtc->lut_r[regno] << 6;
 221	*green = radeon_crtc->lut_g[regno] << 6;
 222	*blue = radeon_crtc->lut_b[regno] << 6;
 223}
 224
 225static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
 226				  u16 *blue, uint32_t start, uint32_t size)
 227{
 228	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 229	int end = (start + size > 256) ? 256 : start + size, i;
 230
 231	/* userspace palettes are always correct as is */
 232	for (i = start; i < end; i++) {
 233		radeon_crtc->lut_r[i] = red[i] >> 6;
 234		radeon_crtc->lut_g[i] = green[i] >> 6;
 235		radeon_crtc->lut_b[i] = blue[i] >> 6;
 236	}
 237	radeon_crtc_load_lut(crtc);
 
 
 238}
 239
 240static void radeon_crtc_destroy(struct drm_crtc *crtc)
 241{
 242	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 243
 244	drm_crtc_cleanup(crtc);
 
 245	kfree(radeon_crtc);
 246}
 247
 248/*
 249 * Handle unpin events outside the interrupt handler proper.
 
 
 
 
 250 */
 251static void radeon_unpin_work_func(struct work_struct *__work)
 252{
 253	struct radeon_unpin_work *work =
 254		container_of(__work, struct radeon_unpin_work, work);
 255	int r;
 256
 257	/* unpin of the old buffer */
 258	r = radeon_bo_reserve(work->old_rbo, false);
 259	if (likely(r == 0)) {
 260		r = radeon_bo_unpin(work->old_rbo);
 261		if (unlikely(r != 0)) {
 262			DRM_ERROR("failed to unpin buffer after flip\n");
 263		}
 264		radeon_bo_unreserve(work->old_rbo);
 265	} else
 266		DRM_ERROR("failed to reserve buffer after flip\n");
 267
 268	drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
 269	kfree(work);
 270}
 271
 272void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
 273{
 274	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
 275	struct radeon_unpin_work *work;
 276	struct drm_pending_vblank_event *e;
 277	struct timeval now;
 278	unsigned long flags;
 279	u32 update_pending;
 280	int vpos, hpos;
 281
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 282	spin_lock_irqsave(&rdev->ddev->event_lock, flags);
 283	work = radeon_crtc->unpin_work;
 284	if (work == NULL ||
 285	    (work->fence && !radeon_fence_signaled(work->fence))) {
 
 
 286		spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
 287		return;
 288	}
 289	/* New pageflip, or just completion of a previous one? */
 290	if (!radeon_crtc->deferred_flip_completion) {
 291		/* do the flip (mmio) */
 292		update_pending = radeon_page_flip(rdev, crtc_id, work->new_crtc_base);
 293	} else {
 294		/* This is just a completion of a flip queued in crtc
 295		 * at last invocation. Make sure we go directly to
 296		 * completion routine.
 297		 */
 298		update_pending = 0;
 299		radeon_crtc->deferred_flip_completion = 0;
 300	}
 301
 302	/* Has the pageflip already completed in crtc, or is it certain
 303	 * to complete in this vblank?
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 304	 */
 305	if (update_pending &&
 306	    (DRM_SCANOUTPOS_VALID & radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id,
 307							       &vpos, &hpos)) &&
 308	    (vpos >=0) &&
 309	    (vpos < (99 * rdev->mode_info.crtcs[crtc_id]->base.hwmode.crtc_vdisplay)/100)) {
 
 
 310		/* crtc didn't flip in this target vblank interval,
 311		 * but flip is pending in crtc. It will complete it
 312		 * in next vblank interval, so complete the flip at
 313		 * next vblank irq.
 
 314		 */
 315		radeon_crtc->deferred_flip_completion = 1;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 316		spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
 317		return;
 318	}
 319
 320	/* Pageflip (will be) certainly completed in this vblank. Clean up. */
 321	radeon_crtc->unpin_work = NULL;
 
 322
 323	/* wakeup userspace */
 324	if (work->event) {
 325		e = work->event;
 326		e->event.sequence = drm_vblank_count_and_time(rdev->ddev, crtc_id, &now);
 327		e->event.tv_sec = now.tv_sec;
 328		e->event.tv_usec = now.tv_usec;
 329		list_add_tail(&e->base.link, &e->base.file_priv->event_list);
 330		wake_up_interruptible(&e->base.file_priv->event_wait);
 331	}
 332	spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
 333
 334	drm_vblank_put(rdev->ddev, radeon_crtc->crtc_id);
 335	radeon_fence_unref(&work->fence);
 336	radeon_post_page_flip(work->rdev, work->crtc_id);
 337	schedule_work(&work->work);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 338}
 339
 340static int radeon_crtc_page_flip(struct drm_crtc *crtc,
 341				 struct drm_framebuffer *fb,
 342				 struct drm_pending_vblank_event *event)
 
 
 343{
 344	struct drm_device *dev = crtc->dev;
 345	struct radeon_device *rdev = dev->dev_private;
 346	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 347	struct radeon_framebuffer *old_radeon_fb;
 348	struct radeon_framebuffer *new_radeon_fb;
 349	struct drm_gem_object *obj;
 350	struct radeon_bo *rbo;
 351	struct radeon_unpin_work *work;
 
 
 352	unsigned long flags;
 353	u32 tiling_flags, pitch_pixels;
 354	u64 base;
 355	int r;
 356
 357	work = kzalloc(sizeof *work, GFP_KERNEL);
 358	if (work == NULL)
 359		return -ENOMEM;
 360
 361	work->event = event;
 
 
 362	work->rdev = rdev;
 363	work->crtc_id = radeon_crtc->crtc_id;
 364	old_radeon_fb = to_radeon_framebuffer(crtc->fb);
 365	new_radeon_fb = to_radeon_framebuffer(fb);
 
 366	/* schedule unpin of the old buffer */
 
 367	obj = old_radeon_fb->obj;
 
 368	/* take a reference to the old object */
 369	drm_gem_object_reference(obj);
 370	rbo = gem_to_radeon_bo(obj);
 371	work->old_rbo = rbo;
 
 372	obj = new_radeon_fb->obj;
 373	rbo = gem_to_radeon_bo(obj);
 374	if (rbo->tbo.sync_obj)
 375		work->fence = radeon_fence_ref(rbo->tbo.sync_obj);
 376	INIT_WORK(&work->work, radeon_unpin_work_func);
 377
 378	/* We borrow the event spin lock for protecting unpin_work */
 379	spin_lock_irqsave(&dev->event_lock, flags);
 380	if (radeon_crtc->unpin_work) {
 381		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
 382		r = -EBUSY;
 383		goto unlock_free;
 384	}
 385	radeon_crtc->unpin_work = work;
 386	radeon_crtc->deferred_flip_completion = 0;
 387	spin_unlock_irqrestore(&dev->event_lock, flags);
 388
 389	/* pin the new buffer */
 390	DRM_DEBUG_DRIVER("flip-ioctl() cur_fbo = %p, cur_bbo = %p\n",
 391			 work->old_rbo, rbo);
 392
 393	r = radeon_bo_reserve(rbo, false);
 394	if (unlikely(r != 0)) {
 395		DRM_ERROR("failed to reserve new rbo buffer before flip\n");
 396		goto pflip_cleanup;
 397	}
 398	r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &base);
 
 
 399	if (unlikely(r != 0)) {
 400		radeon_bo_unreserve(rbo);
 401		r = -EINVAL;
 402		DRM_ERROR("failed to pin new rbo buffer before flip\n");
 403		goto pflip_cleanup;
 404	}
 405	radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
 406	radeon_bo_unreserve(rbo);
 
 407
 408	if (!ASIC_IS_AVIVO(rdev)) {
 409		/* crtc offset is from display base addr not FB location */
 410		base -= radeon_crtc->legacy_display_base_addr;
 411		pitch_pixels = fb->pitch / (fb->bits_per_pixel / 8);
 412
 413		if (tiling_flags & RADEON_TILING_MACRO) {
 414			if (ASIC_IS_R300(rdev)) {
 415				base &= ~0x7ff;
 416			} else {
 417				int byteshift = fb->bits_per_pixel >> 4;
 418				int tile_addr = (((crtc->y >> 3) * pitch_pixels +  crtc->x) >> (8 - byteshift)) << 11;
 419				base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
 420			}
 421		} else {
 422			int offset = crtc->y * pitch_pixels + crtc->x;
 423			switch (fb->bits_per_pixel) {
 424			case 8:
 425			default:
 426				offset *= 1;
 427				break;
 428			case 15:
 429			case 16:
 430				offset *= 2;
 431				break;
 432			case 24:
 433				offset *= 3;
 434				break;
 435			case 32:
 436				offset *= 4;
 437				break;
 438			}
 439			base += offset;
 440		}
 441		base &= ~7;
 442	}
 
 
 
 443
 444	spin_lock_irqsave(&dev->event_lock, flags);
 445	work->new_crtc_base = base;
 446	spin_unlock_irqrestore(&dev->event_lock, flags);
 447
 448	/* update crtc fb */
 449	crtc->fb = fb;
 450
 451	r = drm_vblank_get(dev, radeon_crtc->crtc_id);
 452	if (r) {
 453		DRM_ERROR("failed to get vblank before flip\n");
 454		goto pflip_cleanup1;
 
 455	}
 
 
 456
 457	/* set the proper interrupt */
 458	radeon_pre_page_flip(rdev, radeon_crtc->crtc_id);
 
 
 459
 
 460	return 0;
 461
 462pflip_cleanup1:
 463	if (unlikely(radeon_bo_reserve(rbo, false) != 0)) {
 464		DRM_ERROR("failed to reserve new rbo in error path\n");
 465		goto pflip_cleanup;
 466	}
 467	if (unlikely(radeon_bo_unpin(rbo) != 0)) {
 468		DRM_ERROR("failed to unpin new rbo in error path\n");
 469	}
 470	radeon_bo_unreserve(rbo);
 471
 472pflip_cleanup:
 473	spin_lock_irqsave(&dev->event_lock, flags);
 474	radeon_crtc->unpin_work = NULL;
 475unlock_free:
 476	spin_unlock_irqrestore(&dev->event_lock, flags);
 477	drm_gem_object_unreference_unlocked(old_radeon_fb->obj);
 478	radeon_fence_unref(&work->fence);
 479	kfree(work);
 480
 481	return r;
 482}
 483
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 484static const struct drm_crtc_funcs radeon_crtc_funcs = {
 485	.cursor_set = radeon_crtc_cursor_set,
 486	.cursor_move = radeon_crtc_cursor_move,
 487	.gamma_set = radeon_crtc_gamma_set,
 488	.set_config = drm_crtc_helper_set_config,
 489	.destroy = radeon_crtc_destroy,
 490	.page_flip = radeon_crtc_page_flip,
 491};
 492
 493static void radeon_crtc_init(struct drm_device *dev, int index)
 494{
 495	struct radeon_device *rdev = dev->dev_private;
 496	struct radeon_crtc *radeon_crtc;
 497	int i;
 498
 499	radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
 500	if (radeon_crtc == NULL)
 501		return;
 502
 503	drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
 504
 505	drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
 506	radeon_crtc->crtc_id = index;
 
 507	rdev->mode_info.crtcs[index] = radeon_crtc;
 508
 
 
 
 
 
 
 
 
 
 
 509#if 0
 510	radeon_crtc->mode_set.crtc = &radeon_crtc->base;
 511	radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
 512	radeon_crtc->mode_set.num_connectors = 0;
 513#endif
 514
 515	for (i = 0; i < 256; i++) {
 516		radeon_crtc->lut_r[i] = i << 2;
 517		radeon_crtc->lut_g[i] = i << 2;
 518		radeon_crtc->lut_b[i] = i << 2;
 519	}
 520
 521	if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
 522		radeon_atombios_init_crtc(dev, radeon_crtc);
 523	else
 524		radeon_legacy_init_crtc(dev, radeon_crtc);
 525}
 526
 527static const char *encoder_names[36] = {
 528	"NONE",
 529	"INTERNAL_LVDS",
 530	"INTERNAL_TMDS1",
 531	"INTERNAL_TMDS2",
 532	"INTERNAL_DAC1",
 533	"INTERNAL_DAC2",
 534	"INTERNAL_SDVOA",
 535	"INTERNAL_SDVOB",
 536	"SI170B",
 537	"CH7303",
 538	"CH7301",
 539	"INTERNAL_DVO1",
 540	"EXTERNAL_SDVOA",
 541	"EXTERNAL_SDVOB",
 542	"TITFP513",
 543	"INTERNAL_LVTM1",
 544	"VT1623",
 545	"HDMI_SI1930",
 546	"HDMI_INTERNAL",
 547	"INTERNAL_KLDSCP_TMDS1",
 548	"INTERNAL_KLDSCP_DVO1",
 549	"INTERNAL_KLDSCP_DAC1",
 550	"INTERNAL_KLDSCP_DAC2",
 551	"SI178",
 552	"MVPU_FPGA",
 553	"INTERNAL_DDI",
 554	"VT1625",
 555	"HDMI_SI1932",
 556	"DP_AN9801",
 557	"DP_DP501",
 558	"INTERNAL_UNIPHY",
 559	"INTERNAL_KLDSCP_LVTMA",
 560	"INTERNAL_UNIPHY1",
 561	"INTERNAL_UNIPHY2",
 562	"NUTMEG",
 563	"TRAVIS",
 564};
 565
 566static const char *connector_names[15] = {
 567	"Unknown",
 568	"VGA",
 569	"DVI-I",
 570	"DVI-D",
 571	"DVI-A",
 572	"Composite",
 573	"S-video",
 574	"LVDS",
 575	"Component",
 576	"DIN",
 577	"DisplayPort",
 578	"HDMI-A",
 579	"HDMI-B",
 580	"TV",
 581	"eDP",
 582};
 583
 584static const char *hpd_names[6] = {
 585	"HPD1",
 586	"HPD2",
 587	"HPD3",
 588	"HPD4",
 589	"HPD5",
 590	"HPD6",
 591};
 592
 593static void radeon_print_display_setup(struct drm_device *dev)
 594{
 595	struct drm_connector *connector;
 596	struct radeon_connector *radeon_connector;
 597	struct drm_encoder *encoder;
 598	struct radeon_encoder *radeon_encoder;
 599	uint32_t devices;
 600	int i = 0;
 601
 602	DRM_INFO("Radeon Display Connectors\n");
 603	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
 604		radeon_connector = to_radeon_connector(connector);
 605		DRM_INFO("Connector %d:\n", i);
 606		DRM_INFO("  %s\n", connector_names[connector->connector_type]);
 607		if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
 608			DRM_INFO("  %s\n", hpd_names[radeon_connector->hpd.hpd]);
 609		if (radeon_connector->ddc_bus) {
 610			DRM_INFO("  DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
 611				 radeon_connector->ddc_bus->rec.mask_clk_reg,
 612				 radeon_connector->ddc_bus->rec.mask_data_reg,
 613				 radeon_connector->ddc_bus->rec.a_clk_reg,
 614				 radeon_connector->ddc_bus->rec.a_data_reg,
 615				 radeon_connector->ddc_bus->rec.en_clk_reg,
 616				 radeon_connector->ddc_bus->rec.en_data_reg,
 617				 radeon_connector->ddc_bus->rec.y_clk_reg,
 618				 radeon_connector->ddc_bus->rec.y_data_reg);
 619			if (radeon_connector->router.ddc_valid)
 620				DRM_INFO("  DDC Router 0x%x/0x%x\n",
 621					 radeon_connector->router.ddc_mux_control_pin,
 622					 radeon_connector->router.ddc_mux_state);
 623			if (radeon_connector->router.cd_valid)
 624				DRM_INFO("  Clock/Data Router 0x%x/0x%x\n",
 625					 radeon_connector->router.cd_mux_control_pin,
 626					 radeon_connector->router.cd_mux_state);
 627		} else {
 628			if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
 629			    connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
 630			    connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
 631			    connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
 632			    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
 633			    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
 634				DRM_INFO("  DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
 635		}
 636		DRM_INFO("  Encoders:\n");
 637		list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
 638			radeon_encoder = to_radeon_encoder(encoder);
 639			devices = radeon_encoder->devices & radeon_connector->devices;
 640			if (devices) {
 641				if (devices & ATOM_DEVICE_CRT1_SUPPORT)
 642					DRM_INFO("    CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
 643				if (devices & ATOM_DEVICE_CRT2_SUPPORT)
 644					DRM_INFO("    CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
 645				if (devices & ATOM_DEVICE_LCD1_SUPPORT)
 646					DRM_INFO("    LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
 647				if (devices & ATOM_DEVICE_DFP1_SUPPORT)
 648					DRM_INFO("    DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
 649				if (devices & ATOM_DEVICE_DFP2_SUPPORT)
 650					DRM_INFO("    DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
 651				if (devices & ATOM_DEVICE_DFP3_SUPPORT)
 652					DRM_INFO("    DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
 653				if (devices & ATOM_DEVICE_DFP4_SUPPORT)
 654					DRM_INFO("    DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
 655				if (devices & ATOM_DEVICE_DFP5_SUPPORT)
 656					DRM_INFO("    DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
 657				if (devices & ATOM_DEVICE_DFP6_SUPPORT)
 658					DRM_INFO("    DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
 659				if (devices & ATOM_DEVICE_TV1_SUPPORT)
 660					DRM_INFO("    TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
 661				if (devices & ATOM_DEVICE_CV_SUPPORT)
 662					DRM_INFO("    CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
 663			}
 664		}
 665		i++;
 666	}
 667}
 668
 669static bool radeon_setup_enc_conn(struct drm_device *dev)
 670{
 671	struct radeon_device *rdev = dev->dev_private;
 672	struct drm_connector *drm_connector;
 673	bool ret = false;
 674
 675	if (rdev->bios) {
 676		if (rdev->is_atom_bios) {
 677			ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
 678			if (ret == false)
 679				ret = radeon_get_atom_connector_info_from_object_table(dev);
 680		} else {
 681			ret = radeon_get_legacy_connector_info_from_bios(dev);
 682			if (ret == false)
 683				ret = radeon_get_legacy_connector_info_from_table(dev);
 684		}
 685	} else {
 686		if (!ASIC_IS_AVIVO(rdev))
 687			ret = radeon_get_legacy_connector_info_from_table(dev);
 688	}
 689	if (ret) {
 690		radeon_setup_encoder_clones(dev);
 691		radeon_print_display_setup(dev);
 692		list_for_each_entry(drm_connector, &dev->mode_config.connector_list, head)
 693			radeon_ddc_dump(drm_connector);
 694	}
 695
 696	return ret;
 697}
 698
 699int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 700{
 701	struct drm_device *dev = radeon_connector->base.dev;
 702	struct radeon_device *rdev = dev->dev_private;
 703	int ret = 0;
 704
 705	/* on hw with routers, select right port */
 706	if (radeon_connector->router.ddc_valid)
 707		radeon_router_select_ddc_port(radeon_connector);
 708
 709	if ((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
 710	    (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP) ||
 711	    radeon_connector_encoder_is_dp_bridge(&radeon_connector->base)) {
 712		struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
 713
 714		if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
 715		     dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) && dig->dp_i2c_bus)
 716			radeon_connector->edid = drm_get_edid(&radeon_connector->base,
 717							      &dig->dp_i2c_bus->adapter);
 718		else if (radeon_connector->ddc_bus && !radeon_connector->edid)
 719			radeon_connector->edid = drm_get_edid(&radeon_connector->base,
 720							      &radeon_connector->ddc_bus->adapter);
 721	} else {
 722		if (radeon_connector->ddc_bus && !radeon_connector->edid)
 723			radeon_connector->edid = drm_get_edid(&radeon_connector->base,
 724							      &radeon_connector->ddc_bus->adapter);
 725	}
 726
 727	if (!radeon_connector->edid) {
 728		if (rdev->is_atom_bios) {
 729			/* some laptops provide a hardcoded edid in rom for LCDs */
 730			if (((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_LVDS) ||
 731			     (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)))
 732				radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
 733		} else
 734			/* some servers provide a hardcoded edid in rom for KVMs */
 735			radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
 736	}
 737	if (radeon_connector->edid) {
 738		drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
 739		ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
 740		return ret;
 741	}
 742	drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
 743	return 0;
 744}
 745
 746static int radeon_ddc_dump(struct drm_connector *connector)
 747{
 748	struct edid *edid;
 749	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
 750	int ret = 0;
 751
 752	/* on hw with routers, select right port */
 753	if (radeon_connector->router.ddc_valid)
 754		radeon_router_select_ddc_port(radeon_connector);
 755
 756	if (!radeon_connector->ddc_bus)
 757		return -1;
 758	edid = drm_get_edid(connector, &radeon_connector->ddc_bus->adapter);
 759	/* Log EDID retrieval status here. In particular with regard to
 760	 * connectors with requires_extended_probe flag set, that will prevent
 761	 * function radeon_dvi_detect() to fetch EDID on this connector,
 762	 * as long as there is no valid EDID header found */
 763	if (edid) {
 764		DRM_INFO("Radeon display connector %s: Found valid EDID",
 765				drm_get_connector_name(connector));
 766		kfree(edid);
 767	} else {
 768		DRM_INFO("Radeon display connector %s: No monitor connected or invalid EDID",
 769				drm_get_connector_name(connector));
 770	}
 771	return ret;
 772}
 773
 774/* avivo */
 775static void avivo_get_fb_div(struct radeon_pll *pll,
 776			     u32 target_clock,
 777			     u32 post_div,
 778			     u32 ref_div,
 779			     u32 *fb_div,
 780			     u32 *frac_fb_div)
 
 
 
 
 
 
 
 
 
 
 781{
 782	u32 tmp = post_div * ref_div;
 
 783
 784	tmp *= target_clock;
 785	*fb_div = tmp / pll->reference_freq;
 786	*frac_fb_div = tmp % pll->reference_freq;
 787
 788        if (*fb_div > pll->max_feedback_div)
 789		*fb_div = pll->max_feedback_div;
 790        else if (*fb_div < pll->min_feedback_div)
 791                *fb_div = pll->min_feedback_div;
 
 792}
 793
 794static u32 avivo_get_post_div(struct radeon_pll *pll,
 795			      u32 target_clock)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 796{
 797	u32 vco, post_div, tmp;
 
 798
 799	if (pll->flags & RADEON_PLL_USE_POST_DIV)
 800		return pll->post_div;
 
 
 
 
 
 
 
 801
 802	if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP) {
 803		if (pll->flags & RADEON_PLL_IS_LCD)
 804			vco = pll->lcd_pll_out_min;
 805		else
 806			vco = pll->pll_out_min;
 807	} else {
 808		if (pll->flags & RADEON_PLL_IS_LCD)
 809			vco = pll->lcd_pll_out_max;
 810		else
 811			vco = pll->pll_out_max;
 812	}
 813
 814	post_div = vco / target_clock;
 815	tmp = vco % target_clock;
 
 
 
 
 
 
 
 
 
 
 
 
 816
 817	if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP) {
 818		if (tmp)
 819			post_div++;
 
 820	} else {
 821		if (!tmp)
 822			post_div--;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 823	}
 824
 825	if (post_div > pll->max_post_div)
 826		post_div = pll->max_post_div;
 827	else if (post_div < pll->min_post_div)
 828		post_div = pll->min_post_div;
 829
 830	return post_div;
 831}
 832
 833#define MAX_TOLERANCE 10
 
 
 
 
 
 834
 835void radeon_compute_pll_avivo(struct radeon_pll *pll,
 836			      u32 freq,
 837			      u32 *dot_clock_p,
 838			      u32 *fb_div_p,
 839			      u32 *frac_fb_div_p,
 840			      u32 *ref_div_p,
 841			      u32 *post_div_p)
 842{
 843	u32 target_clock = freq / 10;
 844	u32 post_div = avivo_get_post_div(pll, target_clock);
 845	u32 ref_div = pll->min_ref_div;
 846	u32 fb_div = 0, frac_fb_div = 0, tmp;
 847
 848	if (pll->flags & RADEON_PLL_USE_REF_DIV)
 849		ref_div = pll->reference_div;
 850
 851	if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
 852		avivo_get_fb_div(pll, target_clock, post_div, ref_div, &fb_div, &frac_fb_div);
 853		frac_fb_div = (100 * frac_fb_div) / pll->reference_freq;
 854		if (frac_fb_div >= 5) {
 855			frac_fb_div -= 5;
 856			frac_fb_div = frac_fb_div / 10;
 857			frac_fb_div++;
 858		}
 859		if (frac_fb_div >= 10) {
 860			fb_div++;
 861			frac_fb_div = 0;
 862		}
 863	} else {
 864		while (ref_div <= pll->max_ref_div) {
 865			avivo_get_fb_div(pll, target_clock, post_div, ref_div,
 866					 &fb_div, &frac_fb_div);
 867			if (frac_fb_div >= (pll->reference_freq / 2))
 868				fb_div++;
 869			frac_fb_div = 0;
 870			tmp = (pll->reference_freq * fb_div) / (post_div * ref_div);
 871			tmp = (tmp * 10000) / target_clock;
 872
 873			if (tmp > (10000 + MAX_TOLERANCE))
 874				ref_div++;
 875			else if (tmp >= (10000 - MAX_TOLERANCE))
 876				break;
 877			else
 878				ref_div++;
 
 
 879		}
 880	}
 881
 882	*dot_clock_p = ((pll->reference_freq * fb_div * 10) + (pll->reference_freq * frac_fb_div)) /
 883		(ref_div * post_div * 10);
 884	*fb_div_p = fb_div;
 885	*frac_fb_div_p = frac_fb_div;
 
 
 
 
 
 
 
 
 886	*ref_div_p = ref_div;
 887	*post_div_p = post_div;
 888	DRM_DEBUG_KMS("%d, pll dividers - fb: %d.%d ref: %d, post %d\n",
 889		      *dot_clock_p, fb_div, frac_fb_div, ref_div, post_div);
 
 
 890}
 891
 892/* pre-avivo */
 893static inline uint32_t radeon_div(uint64_t n, uint32_t d)
 894{
 895	uint64_t mod;
 896
 897	n += d / 2;
 898
 899	mod = do_div(n, d);
 900	return n;
 901}
 902
 903void radeon_compute_pll_legacy(struct radeon_pll *pll,
 904			       uint64_t freq,
 905			       uint32_t *dot_clock_p,
 906			       uint32_t *fb_div_p,
 907			       uint32_t *frac_fb_div_p,
 908			       uint32_t *ref_div_p,
 909			       uint32_t *post_div_p)
 910{
 911	uint32_t min_ref_div = pll->min_ref_div;
 912	uint32_t max_ref_div = pll->max_ref_div;
 913	uint32_t min_post_div = pll->min_post_div;
 914	uint32_t max_post_div = pll->max_post_div;
 915	uint32_t min_fractional_feed_div = 0;
 916	uint32_t max_fractional_feed_div = 0;
 917	uint32_t best_vco = pll->best_vco;
 918	uint32_t best_post_div = 1;
 919	uint32_t best_ref_div = 1;
 920	uint32_t best_feedback_div = 1;
 921	uint32_t best_frac_feedback_div = 0;
 922	uint32_t best_freq = -1;
 923	uint32_t best_error = 0xffffffff;
 924	uint32_t best_vco_diff = 1;
 925	uint32_t post_div;
 926	u32 pll_out_min, pll_out_max;
 927
 928	DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
 929	freq = freq * 1000;
 930
 931	if (pll->flags & RADEON_PLL_IS_LCD) {
 932		pll_out_min = pll->lcd_pll_out_min;
 933		pll_out_max = pll->lcd_pll_out_max;
 934	} else {
 935		pll_out_min = pll->pll_out_min;
 936		pll_out_max = pll->pll_out_max;
 937	}
 938
 939	if (pll_out_min > 64800)
 940		pll_out_min = 64800;
 941
 942	if (pll->flags & RADEON_PLL_USE_REF_DIV)
 943		min_ref_div = max_ref_div = pll->reference_div;
 944	else {
 945		while (min_ref_div < max_ref_div-1) {
 946			uint32_t mid = (min_ref_div + max_ref_div) / 2;
 947			uint32_t pll_in = pll->reference_freq / mid;
 948			if (pll_in < pll->pll_in_min)
 949				max_ref_div = mid;
 950			else if (pll_in > pll->pll_in_max)
 951				min_ref_div = mid;
 952			else
 953				break;
 954		}
 955	}
 956
 957	if (pll->flags & RADEON_PLL_USE_POST_DIV)
 958		min_post_div = max_post_div = pll->post_div;
 959
 960	if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
 961		min_fractional_feed_div = pll->min_frac_feedback_div;
 962		max_fractional_feed_div = pll->max_frac_feedback_div;
 963	}
 964
 965	for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
 966		uint32_t ref_div;
 967
 968		if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
 969			continue;
 970
 971		/* legacy radeons only have a few post_divs */
 972		if (pll->flags & RADEON_PLL_LEGACY) {
 973			if ((post_div == 5) ||
 974			    (post_div == 7) ||
 975			    (post_div == 9) ||
 976			    (post_div == 10) ||
 977			    (post_div == 11) ||
 978			    (post_div == 13) ||
 979			    (post_div == 14) ||
 980			    (post_div == 15))
 981				continue;
 982		}
 983
 984		for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
 985			uint32_t feedback_div, current_freq = 0, error, vco_diff;
 986			uint32_t pll_in = pll->reference_freq / ref_div;
 987			uint32_t min_feed_div = pll->min_feedback_div;
 988			uint32_t max_feed_div = pll->max_feedback_div + 1;
 989
 990			if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
 991				continue;
 992
 993			while (min_feed_div < max_feed_div) {
 994				uint32_t vco;
 995				uint32_t min_frac_feed_div = min_fractional_feed_div;
 996				uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
 997				uint32_t frac_feedback_div;
 998				uint64_t tmp;
 999
1000				feedback_div = (min_feed_div + max_feed_div) / 2;
1001
1002				tmp = (uint64_t)pll->reference_freq * feedback_div;
1003				vco = radeon_div(tmp, ref_div);
1004
1005				if (vco < pll_out_min) {
1006					min_feed_div = feedback_div + 1;
1007					continue;
1008				} else if (vco > pll_out_max) {
1009					max_feed_div = feedback_div;
1010					continue;
1011				}
1012
1013				while (min_frac_feed_div < max_frac_feed_div) {
1014					frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
1015					tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
1016					tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
1017					current_freq = radeon_div(tmp, ref_div * post_div);
1018
1019					if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
1020						if (freq < current_freq)
1021							error = 0xffffffff;
1022						else
1023							error = freq - current_freq;
1024					} else
1025						error = abs(current_freq - freq);
1026					vco_diff = abs(vco - best_vco);
1027
1028					if ((best_vco == 0 && error < best_error) ||
1029					    (best_vco != 0 &&
1030					     ((best_error > 100 && error < best_error - 100) ||
1031					      (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
1032						best_post_div = post_div;
1033						best_ref_div = ref_div;
1034						best_feedback_div = feedback_div;
1035						best_frac_feedback_div = frac_feedback_div;
1036						best_freq = current_freq;
1037						best_error = error;
1038						best_vco_diff = vco_diff;
1039					} else if (current_freq == freq) {
1040						if (best_freq == -1) {
1041							best_post_div = post_div;
1042							best_ref_div = ref_div;
1043							best_feedback_div = feedback_div;
1044							best_frac_feedback_div = frac_feedback_div;
1045							best_freq = current_freq;
1046							best_error = error;
1047							best_vco_diff = vco_diff;
1048						} else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1049							   ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1050							   ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1051							   ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1052							   ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1053							   ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1054							best_post_div = post_div;
1055							best_ref_div = ref_div;
1056							best_feedback_div = feedback_div;
1057							best_frac_feedback_div = frac_feedback_div;
1058							best_freq = current_freq;
1059							best_error = error;
1060							best_vco_diff = vco_diff;
1061						}
1062					}
1063					if (current_freq < freq)
1064						min_frac_feed_div = frac_feedback_div + 1;
1065					else
1066						max_frac_feed_div = frac_feedback_div;
1067				}
1068				if (current_freq < freq)
1069					min_feed_div = feedback_div + 1;
1070				else
1071					max_feed_div = feedback_div;
1072			}
1073		}
1074	}
1075
1076	*dot_clock_p = best_freq / 10000;
1077	*fb_div_p = best_feedback_div;
1078	*frac_fb_div_p = best_frac_feedback_div;
1079	*ref_div_p = best_ref_div;
1080	*post_div_p = best_post_div;
1081	DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1082		      (long long)freq,
1083		      best_freq / 1000, best_feedback_div, best_frac_feedback_div,
1084		      best_ref_div, best_post_div);
1085
1086}
1087
1088static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
1089{
1090	struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1091
1092	if (radeon_fb->obj) {
1093		drm_gem_object_unreference_unlocked(radeon_fb->obj);
1094	}
1095	drm_framebuffer_cleanup(fb);
1096	kfree(radeon_fb);
1097}
1098
1099static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
1100						  struct drm_file *file_priv,
1101						  unsigned int *handle)
1102{
1103	struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1104
1105	return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
1106}
1107
1108static const struct drm_framebuffer_funcs radeon_fb_funcs = {
1109	.destroy = radeon_user_framebuffer_destroy,
1110	.create_handle = radeon_user_framebuffer_create_handle,
1111};
1112
1113void
1114radeon_framebuffer_init(struct drm_device *dev,
1115			struct radeon_framebuffer *rfb,
1116			struct drm_mode_fb_cmd *mode_cmd,
1117			struct drm_gem_object *obj)
1118{
 
1119	rfb->obj = obj;
1120	drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
1121	drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
 
 
 
 
 
 
1122}
1123
1124static struct drm_framebuffer *
1125radeon_user_framebuffer_create(struct drm_device *dev,
1126			       struct drm_file *file_priv,
1127			       struct drm_mode_fb_cmd *mode_cmd)
1128{
1129	struct drm_gem_object *obj;
1130	struct radeon_framebuffer *radeon_fb;
 
1131
1132	obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handle);
1133	if (obj ==  NULL) {
1134		dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
1135			"can't create framebuffer\n", mode_cmd->handle);
1136		return ERR_PTR(-ENOENT);
1137	}
1138
1139	radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
1140	if (radeon_fb == NULL)
 
1141		return ERR_PTR(-ENOMEM);
 
1142
1143	radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
 
 
 
 
 
1144
1145	return &radeon_fb->base;
1146}
1147
1148static void radeon_output_poll_changed(struct drm_device *dev)
1149{
1150	struct radeon_device *rdev = dev->dev_private;
1151	radeon_fb_output_poll_changed(rdev);
1152}
1153
1154static const struct drm_mode_config_funcs radeon_mode_funcs = {
1155	.fb_create = radeon_user_framebuffer_create,
1156	.output_poll_changed = radeon_output_poll_changed
1157};
1158
1159struct drm_prop_enum_list {
1160	int type;
1161	char *name;
1162};
1163
1164static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
1165{	{ 0, "driver" },
1166	{ 1, "bios" },
1167};
1168
1169static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
1170{	{ TV_STD_NTSC, "ntsc" },
1171	{ TV_STD_PAL, "pal" },
1172	{ TV_STD_PAL_M, "pal-m" },
1173	{ TV_STD_PAL_60, "pal-60" },
1174	{ TV_STD_NTSC_J, "ntsc-j" },
1175	{ TV_STD_SCART_PAL, "scart-pal" },
1176	{ TV_STD_PAL_CN, "pal-cn" },
1177	{ TV_STD_SECAM, "secam" },
1178};
1179
1180static struct drm_prop_enum_list radeon_underscan_enum_list[] =
1181{	{ UNDERSCAN_OFF, "off" },
1182	{ UNDERSCAN_ON, "on" },
1183	{ UNDERSCAN_AUTO, "auto" },
1184};
1185
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1186static int radeon_modeset_create_props(struct radeon_device *rdev)
1187{
1188	int i, sz;
1189
1190	if (rdev->is_atom_bios) {
1191		rdev->mode_info.coherent_mode_property =
1192			drm_property_create(rdev->ddev,
1193					    DRM_MODE_PROP_RANGE,
1194					    "coherent", 2);
1195		if (!rdev->mode_info.coherent_mode_property)
1196			return -ENOMEM;
1197
1198		rdev->mode_info.coherent_mode_property->values[0] = 0;
1199		rdev->mode_info.coherent_mode_property->values[1] = 1;
1200	}
1201
1202	if (!ASIC_IS_AVIVO(rdev)) {
1203		sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1204		rdev->mode_info.tmds_pll_property =
1205			drm_property_create(rdev->ddev,
1206					    DRM_MODE_PROP_ENUM,
1207					    "tmds_pll", sz);
1208		for (i = 0; i < sz; i++) {
1209			drm_property_add_enum(rdev->mode_info.tmds_pll_property,
1210					      i,
1211					      radeon_tmds_pll_enum_list[i].type,
1212					      radeon_tmds_pll_enum_list[i].name);
1213		}
1214	}
1215
1216	rdev->mode_info.load_detect_property =
1217		drm_property_create(rdev->ddev,
1218				    DRM_MODE_PROP_RANGE,
1219				    "load detection", 2);
1220	if (!rdev->mode_info.load_detect_property)
1221		return -ENOMEM;
1222	rdev->mode_info.load_detect_property->values[0] = 0;
1223	rdev->mode_info.load_detect_property->values[1] = 1;
1224
1225	drm_mode_create_scaling_mode_property(rdev->ddev);
1226
1227	sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1228	rdev->mode_info.tv_std_property =
1229		drm_property_create(rdev->ddev,
1230				    DRM_MODE_PROP_ENUM,
1231				    "tv standard", sz);
1232	for (i = 0; i < sz; i++) {
1233		drm_property_add_enum(rdev->mode_info.tv_std_property,
1234				      i,
1235				      radeon_tv_std_enum_list[i].type,
1236				      radeon_tv_std_enum_list[i].name);
1237	}
1238
1239	sz = ARRAY_SIZE(radeon_underscan_enum_list);
1240	rdev->mode_info.underscan_property =
1241		drm_property_create(rdev->ddev,
1242				    DRM_MODE_PROP_ENUM,
1243				    "underscan", sz);
1244	for (i = 0; i < sz; i++) {
1245		drm_property_add_enum(rdev->mode_info.underscan_property,
1246				      i,
1247				      radeon_underscan_enum_list[i].type,
1248				      radeon_underscan_enum_list[i].name);
1249	}
1250
1251	rdev->mode_info.underscan_hborder_property =
1252		drm_property_create(rdev->ddev,
1253					DRM_MODE_PROP_RANGE,
1254					"underscan hborder", 2);
1255	if (!rdev->mode_info.underscan_hborder_property)
1256		return -ENOMEM;
1257	rdev->mode_info.underscan_hborder_property->values[0] = 0;
1258	rdev->mode_info.underscan_hborder_property->values[1] = 128;
1259
1260	rdev->mode_info.underscan_vborder_property =
1261		drm_property_create(rdev->ddev,
1262					DRM_MODE_PROP_RANGE,
1263					"underscan vborder", 2);
1264	if (!rdev->mode_info.underscan_vborder_property)
1265		return -ENOMEM;
1266	rdev->mode_info.underscan_vborder_property->values[0] = 0;
1267	rdev->mode_info.underscan_vborder_property->values[1] = 128;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1268
1269	return 0;
1270}
1271
1272void radeon_update_display_priority(struct radeon_device *rdev)
1273{
1274	/* adjustment options for the display watermarks */
1275	if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1276		/* set display priority to high for r3xx, rv515 chips
1277		 * this avoids flickering due to underflow to the
1278		 * display controllers during heavy acceleration.
1279		 * Don't force high on rs4xx igp chips as it seems to
1280		 * affect the sound card.  See kernel bug 15982.
1281		 */
1282		if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1283		    !(rdev->flags & RADEON_IS_IGP))
1284			rdev->disp_priority = 2;
1285		else
1286			rdev->disp_priority = 0;
1287	} else
1288		rdev->disp_priority = radeon_disp_priority;
1289
1290}
1291
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1292int radeon_modeset_init(struct radeon_device *rdev)
1293{
1294	int i;
1295	int ret;
1296
1297	drm_mode_config_init(rdev->ddev);
1298	rdev->mode_info.mode_config_initialized = true;
1299
1300	rdev->ddev->mode_config.funcs = (void *)&radeon_mode_funcs;
 
 
 
1301
1302	if (ASIC_IS_DCE5(rdev)) {
1303		rdev->ddev->mode_config.max_width = 16384;
1304		rdev->ddev->mode_config.max_height = 16384;
1305	} else if (ASIC_IS_AVIVO(rdev)) {
1306		rdev->ddev->mode_config.max_width = 8192;
1307		rdev->ddev->mode_config.max_height = 8192;
1308	} else {
1309		rdev->ddev->mode_config.max_width = 4096;
1310		rdev->ddev->mode_config.max_height = 4096;
1311	}
1312
 
 
 
1313	rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1314
1315	ret = radeon_modeset_create_props(rdev);
1316	if (ret) {
1317		return ret;
1318	}
1319
1320	/* init i2c buses */
1321	radeon_i2c_init(rdev);
1322
1323	/* check combios for a valid hardcoded EDID - Sun servers */
1324	if (!rdev->is_atom_bios) {
1325		/* check for hardcoded EDID in BIOS */
1326		radeon_combios_check_hardcoded_edid(rdev);
1327	}
1328
1329	/* allocate crtcs */
1330	for (i = 0; i < rdev->num_crtc; i++) {
1331		radeon_crtc_init(rdev->ddev, i);
1332	}
1333
1334	/* okay we should have all the bios connectors */
1335	ret = radeon_setup_enc_conn(rdev->ddev);
1336	if (!ret) {
1337		return ret;
1338	}
1339
1340	/* init dig PHYs */
1341	if (rdev->is_atom_bios)
1342		radeon_atom_encoder_init(rdev);
 
 
1343
1344	/* initialize hpd */
1345	radeon_hpd_init(rdev);
1346
1347	/* Initialize power management */
1348	radeon_pm_init(rdev);
1349
1350	radeon_fbdev_init(rdev);
1351	drm_kms_helper_poll_init(rdev->ddev);
1352
 
 
 
1353	return 0;
1354}
1355
1356void radeon_modeset_fini(struct radeon_device *rdev)
1357{
1358	radeon_fbdev_fini(rdev);
1359	kfree(rdev->mode_info.bios_hardcoded_edid);
1360	radeon_pm_fini(rdev);
1361
1362	if (rdev->mode_info.mode_config_initialized) {
1363		drm_kms_helper_poll_fini(rdev->ddev);
1364		radeon_hpd_fini(rdev);
 
 
 
1365		drm_mode_config_cleanup(rdev->ddev);
1366		rdev->mode_info.mode_config_initialized = false;
1367	}
 
 
 
1368	/* free i2c buses */
1369	radeon_i2c_fini(rdev);
1370}
1371
1372static bool is_hdtv_mode(struct drm_display_mode *mode)
1373{
1374	/* try and guess if this is a tv or a monitor */
1375	if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1376	    (mode->vdisplay == 576) || /* 576p */
1377	    (mode->vdisplay == 720) || /* 720p */
1378	    (mode->vdisplay == 1080)) /* 1080p */
1379		return true;
1380	else
1381		return false;
1382}
1383
1384bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
1385				struct drm_display_mode *mode,
1386				struct drm_display_mode *adjusted_mode)
1387{
1388	struct drm_device *dev = crtc->dev;
1389	struct radeon_device *rdev = dev->dev_private;
1390	struct drm_encoder *encoder;
1391	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1392	struct radeon_encoder *radeon_encoder;
1393	struct drm_connector *connector;
1394	struct radeon_connector *radeon_connector;
1395	bool first = true;
1396	u32 src_v = 1, dst_v = 1;
1397	u32 src_h = 1, dst_h = 1;
1398
1399	radeon_crtc->h_border = 0;
1400	radeon_crtc->v_border = 0;
1401
1402	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1403		if (encoder->crtc != crtc)
1404			continue;
1405		radeon_encoder = to_radeon_encoder(encoder);
1406		connector = radeon_get_connector_for_encoder(encoder);
1407		radeon_connector = to_radeon_connector(connector);
1408
1409		if (first) {
1410			/* set scaling */
1411			if (radeon_encoder->rmx_type == RMX_OFF)
1412				radeon_crtc->rmx_type = RMX_OFF;
1413			else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1414				 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1415				radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1416			else
1417				radeon_crtc->rmx_type = RMX_OFF;
1418			/* copy native mode */
1419			memcpy(&radeon_crtc->native_mode,
1420			       &radeon_encoder->native_mode,
1421				sizeof(struct drm_display_mode));
1422			src_v = crtc->mode.vdisplay;
1423			dst_v = radeon_crtc->native_mode.vdisplay;
1424			src_h = crtc->mode.hdisplay;
1425			dst_h = radeon_crtc->native_mode.hdisplay;
1426
1427			/* fix up for overscan on hdmi */
1428			if (ASIC_IS_AVIVO(rdev) &&
1429			    (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
1430			    ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1431			     ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
1432			      drm_detect_hdmi_monitor(radeon_connector->edid) &&
1433			      is_hdtv_mode(mode)))) {
1434				if (radeon_encoder->underscan_hborder != 0)
1435					radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1436				else
1437					radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1438				if (radeon_encoder->underscan_vborder != 0)
1439					radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1440				else
1441					radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
1442				radeon_crtc->rmx_type = RMX_FULL;
1443				src_v = crtc->mode.vdisplay;
1444				dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1445				src_h = crtc->mode.hdisplay;
1446				dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1447			}
1448			first = false;
1449		} else {
1450			if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1451				/* WARNING: Right now this can't happen but
1452				 * in the future we need to check that scaling
1453				 * are consistent across different encoder
1454				 * (ie all encoder can work with the same
1455				 *  scaling).
1456				 */
1457				DRM_ERROR("Scaling not consistent across encoder.\n");
1458				return false;
1459			}
1460		}
1461	}
1462	if (radeon_crtc->rmx_type != RMX_OFF) {
1463		fixed20_12 a, b;
1464		a.full = dfixed_const(src_v);
1465		b.full = dfixed_const(dst_v);
1466		radeon_crtc->vsc.full = dfixed_div(a, b);
1467		a.full = dfixed_const(src_h);
1468		b.full = dfixed_const(dst_h);
1469		radeon_crtc->hsc.full = dfixed_div(a, b);
1470	} else {
1471		radeon_crtc->vsc.full = dfixed_const(1);
1472		radeon_crtc->hsc.full = dfixed_const(1);
1473	}
1474	return true;
1475}
1476
1477/*
1478 * Retrieve current video scanout position of crtc on a given gpu.
 
1479 *
1480 * \param dev Device to query.
1481 * \param crtc Crtc to query.
 
 
 
 
 
 
 
 
 
 
1482 * \param *vpos Location where vertical scanout position should be stored.
1483 * \param *hpos Location where horizontal scanout position should go.
 
 
 
 
1484 *
1485 * Returns vpos as a positive number while in active scanout area.
1486 * Returns vpos as a negative number inside vblank, counting the number
1487 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1488 * until start of active scanout / end of vblank."
1489 *
1490 * \return Flags, or'ed together as follows:
1491 *
1492 * DRM_SCANOUTPOS_VALID = Query successful.
1493 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1494 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
1495 * this flag means that returned position may be offset by a constant but
1496 * unknown small number of scanlines wrt. real scanout position.
1497 *
1498 */
1499int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc, int *vpos, int *hpos)
 
 
 
1500{
1501	u32 stat_crtc = 0, vbl = 0, position = 0;
1502	int vbl_start, vbl_end, vtotal, ret = 0;
1503	bool in_vbl = true;
1504
1505	struct radeon_device *rdev = dev->dev_private;
1506
 
 
 
 
 
 
1507	if (ASIC_IS_DCE4(rdev)) {
1508		if (crtc == 0) {
1509			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1510				     EVERGREEN_CRTC0_REGISTER_OFFSET);
1511			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1512					  EVERGREEN_CRTC0_REGISTER_OFFSET);
1513			ret |= DRM_SCANOUTPOS_VALID;
1514		}
1515		if (crtc == 1) {
1516			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1517				     EVERGREEN_CRTC1_REGISTER_OFFSET);
1518			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1519					  EVERGREEN_CRTC1_REGISTER_OFFSET);
1520			ret |= DRM_SCANOUTPOS_VALID;
1521		}
1522		if (crtc == 2) {
1523			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1524				     EVERGREEN_CRTC2_REGISTER_OFFSET);
1525			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1526					  EVERGREEN_CRTC2_REGISTER_OFFSET);
1527			ret |= DRM_SCANOUTPOS_VALID;
1528		}
1529		if (crtc == 3) {
1530			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1531				     EVERGREEN_CRTC3_REGISTER_OFFSET);
1532			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1533					  EVERGREEN_CRTC3_REGISTER_OFFSET);
1534			ret |= DRM_SCANOUTPOS_VALID;
1535		}
1536		if (crtc == 4) {
1537			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1538				     EVERGREEN_CRTC4_REGISTER_OFFSET);
1539			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1540					  EVERGREEN_CRTC4_REGISTER_OFFSET);
1541			ret |= DRM_SCANOUTPOS_VALID;
1542		}
1543		if (crtc == 5) {
1544			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1545				     EVERGREEN_CRTC5_REGISTER_OFFSET);
1546			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1547					  EVERGREEN_CRTC5_REGISTER_OFFSET);
1548			ret |= DRM_SCANOUTPOS_VALID;
1549		}
1550	} else if (ASIC_IS_AVIVO(rdev)) {
1551		if (crtc == 0) {
1552			vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1553			position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
1554			ret |= DRM_SCANOUTPOS_VALID;
1555		}
1556		if (crtc == 1) {
1557			vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1558			position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
1559			ret |= DRM_SCANOUTPOS_VALID;
1560		}
1561	} else {
1562		/* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
1563		if (crtc == 0) {
1564			/* Assume vbl_end == 0, get vbl_start from
1565			 * upper 16 bits.
1566			 */
1567			vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1568				RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1569			/* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1570			position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1571			stat_crtc = RREG32(RADEON_CRTC_STATUS);
1572			if (!(stat_crtc & 1))
1573				in_vbl = false;
1574
1575			ret |= DRM_SCANOUTPOS_VALID;
1576		}
1577		if (crtc == 1) {
1578			vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1579				RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1580			position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1581			stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1582			if (!(stat_crtc & 1))
1583				in_vbl = false;
1584
1585			ret |= DRM_SCANOUTPOS_VALID;
1586		}
1587	}
1588
 
 
 
 
 
 
1589	/* Decode into vertical and horizontal scanout position. */
1590	*vpos = position & 0x1fff;
1591	*hpos = (position >> 16) & 0x1fff;
1592
1593	/* Valid vblank area boundaries from gpu retrieved? */
1594	if (vbl > 0) {
1595		/* Yes: Decode. */
1596		ret |= DRM_SCANOUTPOS_ACCURATE;
1597		vbl_start = vbl & 0x1fff;
1598		vbl_end = (vbl >> 16) & 0x1fff;
1599	}
1600	else {
1601		/* No: Fake something reasonable which gives at least ok results. */
1602		vbl_start = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vdisplay;
1603		vbl_end = 0;
1604	}
1605
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1606	/* Test scanout position against vblank region. */
1607	if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1608		in_vbl = false;
1609
 
 
 
 
 
 
 
 
 
 
 
1610	/* Check if inside vblank area and apply corrective offsets:
1611	 * vpos will then be >=0 in video scanout area, but negative
1612	 * within vblank area, counting down the number of lines until
1613	 * start of scanout.
1614	 */
1615
1616	/* Inside "upper part" of vblank area? Apply corrective offset if so: */
1617	if (in_vbl && (*vpos >= vbl_start)) {
1618		vtotal = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vtotal;
1619		*vpos = *vpos - vtotal;
1620	}
1621
1622	/* Correct for shifted end of vbl at vbl_end. */
1623	*vpos = *vpos - vbl_end;
1624
1625	/* In vblank? */
1626	if (in_vbl)
1627		ret |= DRM_SCANOUTPOS_INVBL;
1628
1629	return ret;
1630}
v4.10.11
   1/*
   2 * Copyright 2007-8 Advanced Micro Devices, Inc.
   3 * Copyright 2008 Red Hat Inc.
   4 *
   5 * Permission is hereby granted, free of charge, to any person obtaining a
   6 * copy of this software and associated documentation files (the "Software"),
   7 * to deal in the Software without restriction, including without limitation
   8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   9 * and/or sell copies of the Software, and to permit persons to whom the
  10 * Software is furnished to do so, subject to the following conditions:
  11 *
  12 * The above copyright notice and this permission notice shall be included in
  13 * all copies or substantial portions of the Software.
  14 *
  15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21 * OTHER DEALINGS IN THE SOFTWARE.
  22 *
  23 * Authors: Dave Airlie
  24 *          Alex Deucher
  25 */
  26#include <drm/drmP.h>
  27#include <drm/radeon_drm.h>
  28#include "radeon.h"
  29
  30#include "atom.h"
  31#include <asm/div64.h>
  32
  33#include <linux/pm_runtime.h>
  34#include <drm/drm_crtc_helper.h>
  35#include <drm/drm_plane_helper.h>
  36#include <drm/drm_edid.h>
  37
  38#include <linux/gcd.h>
  39
  40static void avivo_crtc_load_lut(struct drm_crtc *crtc)
  41{
  42	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  43	struct drm_device *dev = crtc->dev;
  44	struct radeon_device *rdev = dev->dev_private;
  45	int i;
  46
  47	DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
  48	WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
  49
  50	WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  51	WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  52	WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  53
  54	WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  55	WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  56	WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  57
  58	WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
  59	WREG32(AVIVO_DC_LUT_RW_MODE, 0);
  60	WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
  61
  62	WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
  63	for (i = 0; i < 256; i++) {
  64		WREG32(AVIVO_DC_LUT_30_COLOR,
  65			     (radeon_crtc->lut_r[i] << 20) |
  66			     (radeon_crtc->lut_g[i] << 10) |
  67			     (radeon_crtc->lut_b[i] << 0));
  68	}
  69
  70	/* Only change bit 0 of LUT_SEL, other bits are set elsewhere */
  71	WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id, ~1);
  72}
  73
  74static void dce4_crtc_load_lut(struct drm_crtc *crtc)
  75{
  76	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  77	struct drm_device *dev = crtc->dev;
  78	struct radeon_device *rdev = dev->dev_private;
  79	int i;
  80
  81	DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
  82	WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
  83
  84	WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
  85	WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
  86	WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
  87
  88	WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
  89	WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
  90	WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
  91
  92	WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
  93	WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
  94
  95	WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
  96	for (i = 0; i < 256; i++) {
  97		WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
  98		       (radeon_crtc->lut_r[i] << 20) |
  99		       (radeon_crtc->lut_g[i] << 10) |
 100		       (radeon_crtc->lut_b[i] << 0));
 101	}
 102}
 103
 104static void dce5_crtc_load_lut(struct drm_crtc *crtc)
 105{
 106	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 107	struct drm_device *dev = crtc->dev;
 108	struct radeon_device *rdev = dev->dev_private;
 109	int i;
 110
 111	DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
 112
 113	WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
 114	       (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
 115		NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
 116	WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
 117	       NI_GRPH_PRESCALE_BYPASS);
 118	WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
 119	       NI_OVL_PRESCALE_BYPASS);
 120	WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
 121	       (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
 122		NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
 123
 124	WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
 125
 126	WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
 127	WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
 128	WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
 129
 130	WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
 131	WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
 132	WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
 133
 134	WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
 135	WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
 136
 137	WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
 138	for (i = 0; i < 256; i++) {
 139		WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
 140		       (radeon_crtc->lut_r[i] << 20) |
 141		       (radeon_crtc->lut_g[i] << 10) |
 142		       (radeon_crtc->lut_b[i] << 0));
 143	}
 144
 145	WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
 146	       (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
 147		NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
 148		NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
 149		NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
 150	WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
 151	       (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
 152		NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
 153	WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
 154	       (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
 155		NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
 156	WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
 157	       (NI_OUTPUT_CSC_GRPH_MODE(radeon_crtc->output_csc) |
 158		NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
 159	/* XXX match this to the depth of the crtc fmt block, move to modeset? */
 160	WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
 161	if (ASIC_IS_DCE8(rdev)) {
 162		/* XXX this only needs to be programmed once per crtc at startup,
 163		 * not sure where the best place for it is
 164		 */
 165		WREG32(CIK_ALPHA_CONTROL + radeon_crtc->crtc_offset,
 166		       CIK_CURSOR_ALPHA_BLND_ENA);
 167	}
 168}
 169
 170static void legacy_crtc_load_lut(struct drm_crtc *crtc)
 171{
 172	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 173	struct drm_device *dev = crtc->dev;
 174	struct radeon_device *rdev = dev->dev_private;
 175	int i;
 176	uint32_t dac2_cntl;
 177
 178	dac2_cntl = RREG32(RADEON_DAC_CNTL2);
 179	if (radeon_crtc->crtc_id == 0)
 180		dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
 181	else
 182		dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
 183	WREG32(RADEON_DAC_CNTL2, dac2_cntl);
 184
 185	WREG8(RADEON_PALETTE_INDEX, 0);
 186	for (i = 0; i < 256; i++) {
 187		WREG32(RADEON_PALETTE_30_DATA,
 188			     (radeon_crtc->lut_r[i] << 20) |
 189			     (radeon_crtc->lut_g[i] << 10) |
 190			     (radeon_crtc->lut_b[i] << 0));
 191	}
 192}
 193
 194void radeon_crtc_load_lut(struct drm_crtc *crtc)
 195{
 196	struct drm_device *dev = crtc->dev;
 197	struct radeon_device *rdev = dev->dev_private;
 198
 199	if (!crtc->enabled)
 200		return;
 201
 202	if (ASIC_IS_DCE5(rdev))
 203		dce5_crtc_load_lut(crtc);
 204	else if (ASIC_IS_DCE4(rdev))
 205		dce4_crtc_load_lut(crtc);
 206	else if (ASIC_IS_AVIVO(rdev))
 207		avivo_crtc_load_lut(crtc);
 208	else
 209		legacy_crtc_load_lut(crtc);
 210}
 211
 212/** Sets the color ramps on behalf of fbcon */
 213void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
 214			      u16 blue, int regno)
 215{
 216	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 217
 218	radeon_crtc->lut_r[regno] = red >> 6;
 219	radeon_crtc->lut_g[regno] = green >> 6;
 220	radeon_crtc->lut_b[regno] = blue >> 6;
 221}
 222
 223/** Gets the color ramps on behalf of fbcon */
 224void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
 225			      u16 *blue, int regno)
 226{
 227	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 228
 229	*red = radeon_crtc->lut_r[regno] << 6;
 230	*green = radeon_crtc->lut_g[regno] << 6;
 231	*blue = radeon_crtc->lut_b[regno] << 6;
 232}
 233
 234static int radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
 235				 u16 *blue, uint32_t size)
 236{
 237	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 238	int i;
 239
 240	/* userspace palettes are always correct as is */
 241	for (i = 0; i < size; i++) {
 242		radeon_crtc->lut_r[i] = red[i] >> 6;
 243		radeon_crtc->lut_g[i] = green[i] >> 6;
 244		radeon_crtc->lut_b[i] = blue[i] >> 6;
 245	}
 246	radeon_crtc_load_lut(crtc);
 247
 248	return 0;
 249}
 250
 251static void radeon_crtc_destroy(struct drm_crtc *crtc)
 252{
 253	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 254
 255	drm_crtc_cleanup(crtc);
 256	destroy_workqueue(radeon_crtc->flip_queue);
 257	kfree(radeon_crtc);
 258}
 259
 260/**
 261 * radeon_unpin_work_func - unpin old buffer object
 262 *
 263 * @__work - kernel work item
 264 *
 265 * Unpin the old frame buffer object outside of the interrupt handler
 266 */
 267static void radeon_unpin_work_func(struct work_struct *__work)
 268{
 269	struct radeon_flip_work *work =
 270		container_of(__work, struct radeon_flip_work, unpin_work);
 271	int r;
 272
 273	/* unpin of the old buffer */
 274	r = radeon_bo_reserve(work->old_rbo, false);
 275	if (likely(r == 0)) {
 276		r = radeon_bo_unpin(work->old_rbo);
 277		if (unlikely(r != 0)) {
 278			DRM_ERROR("failed to unpin buffer after flip\n");
 279		}
 280		radeon_bo_unreserve(work->old_rbo);
 281	} else
 282		DRM_ERROR("failed to reserve buffer after flip\n");
 283
 284	drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
 285	kfree(work);
 286}
 287
 288void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id)
 289{
 290	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
 
 
 
 291	unsigned long flags;
 292	u32 update_pending;
 293	int vpos, hpos;
 294
 295	/* can happen during initialization */
 296	if (radeon_crtc == NULL)
 297		return;
 298
 299	/* Skip the pageflip completion check below (based on polling) on
 300	 * asics which reliably support hw pageflip completion irqs. pflip
 301	 * irqs are a reliable and race-free method of handling pageflip
 302	 * completion detection. A use_pflipirq module parameter < 2 allows
 303	 * to override this in case of asics with faulty pflip irqs.
 304	 * A module parameter of 0 would only use this polling based path,
 305	 * a parameter of 1 would use pflip irq only as a backup to this
 306	 * path, as in Linux 3.16.
 307	 */
 308	if ((radeon_use_pflipirq == 2) && ASIC_IS_DCE4(rdev))
 309		return;
 310
 311	spin_lock_irqsave(&rdev->ddev->event_lock, flags);
 312	if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
 313		DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
 314				 "RADEON_FLIP_SUBMITTED(%d)\n",
 315				 radeon_crtc->flip_status,
 316				 RADEON_FLIP_SUBMITTED);
 317		spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
 318		return;
 319	}
 320
 321	update_pending = radeon_page_flip_pending(rdev, crtc_id);
 
 
 
 
 
 
 
 
 
 
 322
 323	/* Has the pageflip already completed in crtc, or is it certain
 324	 * to complete in this vblank? GET_DISTANCE_TO_VBLANKSTART provides
 325	 * distance to start of "fudged earlier" vblank in vpos, distance to
 326	 * start of real vblank in hpos. vpos >= 0 && hpos < 0 means we are in
 327	 * the last few scanlines before start of real vblank, where the vblank
 328	 * irq can fire, so we have sampled update_pending a bit too early and
 329	 * know the flip will complete at leading edge of the upcoming real
 330	 * vblank. On pre-AVIVO hardware, flips also complete inside the real
 331	 * vblank, not only at leading edge, so if update_pending for hpos >= 0
 332	 *  == inside real vblank, the flip will complete almost immediately.
 333	 * Note that this method of completion handling is still not 100% race
 334	 * free, as we could execute before the radeon_flip_work_func managed
 335	 * to run and set the RADEON_FLIP_SUBMITTED status, thereby we no-op,
 336	 * but the flip still gets programmed into hw and completed during
 337	 * vblank, leading to a delayed emission of the flip completion event.
 338	 * This applies at least to pre-AVIVO hardware, where flips are always
 339	 * completing inside vblank, not only at leading edge of vblank.
 340	 */
 341	if (update_pending &&
 342	    (DRM_SCANOUTPOS_VALID &
 343	     radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id,
 344					GET_DISTANCE_TO_VBLANKSTART,
 345					&vpos, &hpos, NULL, NULL,
 346					&rdev->mode_info.crtcs[crtc_id]->base.hwmode)) &&
 347	    ((vpos >= 0 && hpos < 0) || (hpos >= 0 && !ASIC_IS_AVIVO(rdev)))) {
 348		/* crtc didn't flip in this target vblank interval,
 349		 * but flip is pending in crtc. Based on the current
 350		 * scanout position we know that the current frame is
 351		 * (nearly) complete and the flip will (likely)
 352		 * complete before the start of the next frame.
 353		 */
 354		update_pending = 0;
 355	}
 356	spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
 357	if (!update_pending)
 358		radeon_crtc_handle_flip(rdev, crtc_id);
 359}
 360
 361/**
 362 * radeon_crtc_handle_flip - page flip completed
 363 *
 364 * @rdev: radeon device pointer
 365 * @crtc_id: crtc number this event is for
 366 *
 367 * Called when we are sure that a page flip for this crtc is completed.
 368 */
 369void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
 370{
 371	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
 372	struct radeon_flip_work *work;
 373	unsigned long flags;
 374
 375	/* this can happen at init */
 376	if (radeon_crtc == NULL)
 377		return;
 378
 379	spin_lock_irqsave(&rdev->ddev->event_lock, flags);
 380	work = radeon_crtc->flip_work;
 381	if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
 382		DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
 383				 "RADEON_FLIP_SUBMITTED(%d)\n",
 384				 radeon_crtc->flip_status,
 385				 RADEON_FLIP_SUBMITTED);
 386		spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
 387		return;
 388	}
 389
 390	/* Pageflip completed. Clean up. */
 391	radeon_crtc->flip_status = RADEON_FLIP_NONE;
 392	radeon_crtc->flip_work = NULL;
 393
 394	/* wakeup userspace */
 395	if (work->event)
 396		drm_crtc_send_vblank_event(&radeon_crtc->base, work->event);
 397
 
 
 
 
 
 398	spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
 399
 400	drm_crtc_vblank_put(&radeon_crtc->base);
 401	radeon_irq_kms_pflip_irq_put(rdev, work->crtc_id);
 402	queue_work(radeon_crtc->flip_queue, &work->unpin_work);
 403}
 404
 405/**
 406 * radeon_flip_work_func - page flip framebuffer
 407 *
 408 * @work - kernel work item
 409 *
 410 * Wait for the buffer object to become idle and do the actual page flip
 411 */
 412static void radeon_flip_work_func(struct work_struct *__work)
 413{
 414	struct radeon_flip_work *work =
 415		container_of(__work, struct radeon_flip_work, flip_work);
 416	struct radeon_device *rdev = work->rdev;
 417	struct drm_device *dev = rdev->ddev;
 418	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[work->crtc_id];
 419
 420	struct drm_crtc *crtc = &radeon_crtc->base;
 421	unsigned long flags;
 422	int r;
 423	int vpos, hpos;
 424
 425	down_read(&rdev->exclusive_lock);
 426	if (work->fence) {
 427		struct radeon_fence *fence;
 428
 429		fence = to_radeon_fence(work->fence);
 430		if (fence && fence->rdev == rdev) {
 431			r = radeon_fence_wait(fence, false);
 432			if (r == -EDEADLK) {
 433				up_read(&rdev->exclusive_lock);
 434				do {
 435					r = radeon_gpu_reset(rdev);
 436				} while (r == -EAGAIN);
 437				down_read(&rdev->exclusive_lock);
 438			}
 439		} else
 440			r = dma_fence_wait(work->fence, false);
 441
 442		if (r)
 443			DRM_ERROR("failed to wait on page flip fence (%d)!\n", r);
 444
 445		/* We continue with the page flip even if we failed to wait on
 446		 * the fence, otherwise the DRM core and userspace will be
 447		 * confused about which BO the CRTC is scanning out
 448		 */
 449
 450		dma_fence_put(work->fence);
 451		work->fence = NULL;
 452	}
 453
 454	/* Wait until we're out of the vertical blank period before the one
 455	 * targeted by the flip. Always wait on pre DCE4 to avoid races with
 456	 * flip completion handling from vblank irq, as these old asics don't
 457	 * have reliable pageflip completion interrupts.
 458	 */
 459	while (radeon_crtc->enabled &&
 460		(radeon_get_crtc_scanoutpos(dev, work->crtc_id, 0,
 461					    &vpos, &hpos, NULL, NULL,
 462					    &crtc->hwmode)
 463		& (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
 464		(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
 465		(!ASIC_IS_AVIVO(rdev) ||
 466		((int) (work->target_vblank -
 467		dev->driver->get_vblank_counter(dev, work->crtc_id)) > 0)))
 468		usleep_range(1000, 2000);
 469
 470	/* We borrow the event spin lock for protecting flip_status */
 471	spin_lock_irqsave(&crtc->dev->event_lock, flags);
 472
 473	/* set the proper interrupt */
 474	radeon_irq_kms_pflip_irq_get(rdev, radeon_crtc->crtc_id);
 475
 476	/* do the flip (mmio) */
 477	radeon_page_flip(rdev, radeon_crtc->crtc_id, work->base, work->async);
 478
 479	radeon_crtc->flip_status = RADEON_FLIP_SUBMITTED;
 480	spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
 481	up_read(&rdev->exclusive_lock);
 482}
 483
 484static int radeon_crtc_page_flip_target(struct drm_crtc *crtc,
 485					struct drm_framebuffer *fb,
 486					struct drm_pending_vblank_event *event,
 487					uint32_t page_flip_flags,
 488					uint32_t target)
 489{
 490	struct drm_device *dev = crtc->dev;
 491	struct radeon_device *rdev = dev->dev_private;
 492	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
 493	struct radeon_framebuffer *old_radeon_fb;
 494	struct radeon_framebuffer *new_radeon_fb;
 495	struct drm_gem_object *obj;
 496	struct radeon_flip_work *work;
 497	struct radeon_bo *new_rbo;
 498	uint32_t tiling_flags, pitch_pixels;
 499	uint64_t base;
 500	unsigned long flags;
 
 
 501	int r;
 502
 503	work = kzalloc(sizeof *work, GFP_KERNEL);
 504	if (work == NULL)
 505		return -ENOMEM;
 506
 507	INIT_WORK(&work->flip_work, radeon_flip_work_func);
 508	INIT_WORK(&work->unpin_work, radeon_unpin_work_func);
 509
 510	work->rdev = rdev;
 511	work->crtc_id = radeon_crtc->crtc_id;
 512	work->event = event;
 513	work->async = (page_flip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
 514
 515	/* schedule unpin of the old buffer */
 516	old_radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
 517	obj = old_radeon_fb->obj;
 518
 519	/* take a reference to the old object */
 520	drm_gem_object_reference(obj);
 521	work->old_rbo = gem_to_radeon_bo(obj);
 522
 523	new_radeon_fb = to_radeon_framebuffer(fb);
 524	obj = new_radeon_fb->obj;
 525	new_rbo = gem_to_radeon_bo(obj);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 526
 527	/* pin the new buffer */
 528	DRM_DEBUG_DRIVER("flip-ioctl() cur_rbo = %p, new_rbo = %p\n",
 529			 work->old_rbo, new_rbo);
 530
 531	r = radeon_bo_reserve(new_rbo, false);
 532	if (unlikely(r != 0)) {
 533		DRM_ERROR("failed to reserve new rbo buffer before flip\n");
 534		goto cleanup;
 535	}
 536	/* Only 27 bit offset for legacy CRTC */
 537	r = radeon_bo_pin_restricted(new_rbo, RADEON_GEM_DOMAIN_VRAM,
 538				     ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base);
 539	if (unlikely(r != 0)) {
 540		radeon_bo_unreserve(new_rbo);
 541		r = -EINVAL;
 542		DRM_ERROR("failed to pin new rbo buffer before flip\n");
 543		goto cleanup;
 544	}
 545	work->fence = dma_fence_get(reservation_object_get_excl(new_rbo->tbo.resv));
 546	radeon_bo_get_tiling_flags(new_rbo, &tiling_flags, NULL);
 547	radeon_bo_unreserve(new_rbo);
 548
 549	if (!ASIC_IS_AVIVO(rdev)) {
 550		/* crtc offset is from display base addr not FB location */
 551		base -= radeon_crtc->legacy_display_base_addr;
 552		pitch_pixels = fb->pitches[0] / (fb->bits_per_pixel / 8);
 553
 554		if (tiling_flags & RADEON_TILING_MACRO) {
 555			if (ASIC_IS_R300(rdev)) {
 556				base &= ~0x7ff;
 557			} else {
 558				int byteshift = fb->bits_per_pixel >> 4;
 559				int tile_addr = (((crtc->y >> 3) * pitch_pixels +  crtc->x) >> (8 - byteshift)) << 11;
 560				base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
 561			}
 562		} else {
 563			int offset = crtc->y * pitch_pixels + crtc->x;
 564			switch (fb->bits_per_pixel) {
 565			case 8:
 566			default:
 567				offset *= 1;
 568				break;
 569			case 15:
 570			case 16:
 571				offset *= 2;
 572				break;
 573			case 24:
 574				offset *= 3;
 575				break;
 576			case 32:
 577				offset *= 4;
 578				break;
 579			}
 580			base += offset;
 581		}
 582		base &= ~7;
 583	}
 584	work->base = base;
 585	work->target_vblank = target - drm_crtc_vblank_count(crtc) +
 586		dev->driver->get_vblank_counter(dev, work->crtc_id);
 587
 588	/* We borrow the event spin lock for protecting flip_work */
 589	spin_lock_irqsave(&crtc->dev->event_lock, flags);
 
 
 
 
 590
 591	if (radeon_crtc->flip_status != RADEON_FLIP_NONE) {
 592		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
 593		spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
 594		r = -EBUSY;
 595		goto pflip_cleanup;
 596	}
 597	radeon_crtc->flip_status = RADEON_FLIP_PENDING;
 598	radeon_crtc->flip_work = work;
 599
 600	/* update crtc fb */
 601	crtc->primary->fb = fb;
 602
 603	spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
 604
 605	queue_work(radeon_crtc->flip_queue, &work->flip_work);
 606	return 0;
 607
 608pflip_cleanup:
 609	if (unlikely(radeon_bo_reserve(new_rbo, false) != 0)) {
 610		DRM_ERROR("failed to reserve new rbo in error path\n");
 611		goto cleanup;
 612	}
 613	if (unlikely(radeon_bo_unpin(new_rbo) != 0)) {
 614		DRM_ERROR("failed to unpin new rbo in error path\n");
 615	}
 616	radeon_bo_unreserve(new_rbo);
 617
 618cleanup:
 619	drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
 620	dma_fence_put(work->fence);
 
 
 
 
 621	kfree(work);
 
 622	return r;
 623}
 624
 625static int
 626radeon_crtc_set_config(struct drm_mode_set *set)
 627{
 628	struct drm_device *dev;
 629	struct radeon_device *rdev;
 630	struct drm_crtc *crtc;
 631	bool active = false;
 632	int ret;
 633
 634	if (!set || !set->crtc)
 635		return -EINVAL;
 636
 637	dev = set->crtc->dev;
 638
 639	ret = pm_runtime_get_sync(dev->dev);
 640	if (ret < 0)
 641		return ret;
 642
 643	ret = drm_crtc_helper_set_config(set);
 644
 645	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
 646		if (crtc->enabled)
 647			active = true;
 648
 649	pm_runtime_mark_last_busy(dev->dev);
 650
 651	rdev = dev->dev_private;
 652	/* if we have active crtcs and we don't have a power ref,
 653	   take the current one */
 654	if (active && !rdev->have_disp_power_ref) {
 655		rdev->have_disp_power_ref = true;
 656		return ret;
 657	}
 658	/* if we have no active crtcs, then drop the power ref
 659	   we got before */
 660	if (!active && rdev->have_disp_power_ref) {
 661		pm_runtime_put_autosuspend(dev->dev);
 662		rdev->have_disp_power_ref = false;
 663	}
 664
 665	/* drop the power reference we got coming in here */
 666	pm_runtime_put_autosuspend(dev->dev);
 667	return ret;
 668}
 669
 670static const struct drm_crtc_funcs radeon_crtc_funcs = {
 671	.cursor_set2 = radeon_crtc_cursor_set2,
 672	.cursor_move = radeon_crtc_cursor_move,
 673	.gamma_set = radeon_crtc_gamma_set,
 674	.set_config = radeon_crtc_set_config,
 675	.destroy = radeon_crtc_destroy,
 676	.page_flip_target = radeon_crtc_page_flip_target,
 677};
 678
 679static void radeon_crtc_init(struct drm_device *dev, int index)
 680{
 681	struct radeon_device *rdev = dev->dev_private;
 682	struct radeon_crtc *radeon_crtc;
 683	int i;
 684
 685	radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
 686	if (radeon_crtc == NULL)
 687		return;
 688
 689	drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
 690
 691	drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
 692	radeon_crtc->crtc_id = index;
 693	radeon_crtc->flip_queue = alloc_workqueue("radeon-crtc", WQ_HIGHPRI, 0);
 694	rdev->mode_info.crtcs[index] = radeon_crtc;
 695
 696	if (rdev->family >= CHIP_BONAIRE) {
 697		radeon_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
 698		radeon_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
 699	} else {
 700		radeon_crtc->max_cursor_width = CURSOR_WIDTH;
 701		radeon_crtc->max_cursor_height = CURSOR_HEIGHT;
 702	}
 703	dev->mode_config.cursor_width = radeon_crtc->max_cursor_width;
 704	dev->mode_config.cursor_height = radeon_crtc->max_cursor_height;
 705
 706#if 0
 707	radeon_crtc->mode_set.crtc = &radeon_crtc->base;
 708	radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
 709	radeon_crtc->mode_set.num_connectors = 0;
 710#endif
 711
 712	for (i = 0; i < 256; i++) {
 713		radeon_crtc->lut_r[i] = i << 2;
 714		radeon_crtc->lut_g[i] = i << 2;
 715		radeon_crtc->lut_b[i] = i << 2;
 716	}
 717
 718	if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
 719		radeon_atombios_init_crtc(dev, radeon_crtc);
 720	else
 721		radeon_legacy_init_crtc(dev, radeon_crtc);
 722}
 723
 724static const char *encoder_names[38] = {
 725	"NONE",
 726	"INTERNAL_LVDS",
 727	"INTERNAL_TMDS1",
 728	"INTERNAL_TMDS2",
 729	"INTERNAL_DAC1",
 730	"INTERNAL_DAC2",
 731	"INTERNAL_SDVOA",
 732	"INTERNAL_SDVOB",
 733	"SI170B",
 734	"CH7303",
 735	"CH7301",
 736	"INTERNAL_DVO1",
 737	"EXTERNAL_SDVOA",
 738	"EXTERNAL_SDVOB",
 739	"TITFP513",
 740	"INTERNAL_LVTM1",
 741	"VT1623",
 742	"HDMI_SI1930",
 743	"HDMI_INTERNAL",
 744	"INTERNAL_KLDSCP_TMDS1",
 745	"INTERNAL_KLDSCP_DVO1",
 746	"INTERNAL_KLDSCP_DAC1",
 747	"INTERNAL_KLDSCP_DAC2",
 748	"SI178",
 749	"MVPU_FPGA",
 750	"INTERNAL_DDI",
 751	"VT1625",
 752	"HDMI_SI1932",
 753	"DP_AN9801",
 754	"DP_DP501",
 755	"INTERNAL_UNIPHY",
 756	"INTERNAL_KLDSCP_LVTMA",
 757	"INTERNAL_UNIPHY1",
 758	"INTERNAL_UNIPHY2",
 759	"NUTMEG",
 760	"TRAVIS",
 761	"INTERNAL_VCE",
 762	"INTERNAL_UNIPHY3",
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 763};
 764
 765static const char *hpd_names[6] = {
 766	"HPD1",
 767	"HPD2",
 768	"HPD3",
 769	"HPD4",
 770	"HPD5",
 771	"HPD6",
 772};
 773
 774static void radeon_print_display_setup(struct drm_device *dev)
 775{
 776	struct drm_connector *connector;
 777	struct radeon_connector *radeon_connector;
 778	struct drm_encoder *encoder;
 779	struct radeon_encoder *radeon_encoder;
 780	uint32_t devices;
 781	int i = 0;
 782
 783	DRM_INFO("Radeon Display Connectors\n");
 784	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
 785		radeon_connector = to_radeon_connector(connector);
 786		DRM_INFO("Connector %d:\n", i);
 787		DRM_INFO("  %s\n", connector->name);
 788		if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
 789			DRM_INFO("  %s\n", hpd_names[radeon_connector->hpd.hpd]);
 790		if (radeon_connector->ddc_bus) {
 791			DRM_INFO("  DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
 792				 radeon_connector->ddc_bus->rec.mask_clk_reg,
 793				 radeon_connector->ddc_bus->rec.mask_data_reg,
 794				 radeon_connector->ddc_bus->rec.a_clk_reg,
 795				 radeon_connector->ddc_bus->rec.a_data_reg,
 796				 radeon_connector->ddc_bus->rec.en_clk_reg,
 797				 radeon_connector->ddc_bus->rec.en_data_reg,
 798				 radeon_connector->ddc_bus->rec.y_clk_reg,
 799				 radeon_connector->ddc_bus->rec.y_data_reg);
 800			if (radeon_connector->router.ddc_valid)
 801				DRM_INFO("  DDC Router 0x%x/0x%x\n",
 802					 radeon_connector->router.ddc_mux_control_pin,
 803					 radeon_connector->router.ddc_mux_state);
 804			if (radeon_connector->router.cd_valid)
 805				DRM_INFO("  Clock/Data Router 0x%x/0x%x\n",
 806					 radeon_connector->router.cd_mux_control_pin,
 807					 radeon_connector->router.cd_mux_state);
 808		} else {
 809			if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
 810			    connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
 811			    connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
 812			    connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
 813			    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
 814			    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
 815				DRM_INFO("  DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
 816		}
 817		DRM_INFO("  Encoders:\n");
 818		list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
 819			radeon_encoder = to_radeon_encoder(encoder);
 820			devices = radeon_encoder->devices & radeon_connector->devices;
 821			if (devices) {
 822				if (devices & ATOM_DEVICE_CRT1_SUPPORT)
 823					DRM_INFO("    CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
 824				if (devices & ATOM_DEVICE_CRT2_SUPPORT)
 825					DRM_INFO("    CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
 826				if (devices & ATOM_DEVICE_LCD1_SUPPORT)
 827					DRM_INFO("    LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
 828				if (devices & ATOM_DEVICE_DFP1_SUPPORT)
 829					DRM_INFO("    DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
 830				if (devices & ATOM_DEVICE_DFP2_SUPPORT)
 831					DRM_INFO("    DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
 832				if (devices & ATOM_DEVICE_DFP3_SUPPORT)
 833					DRM_INFO("    DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
 834				if (devices & ATOM_DEVICE_DFP4_SUPPORT)
 835					DRM_INFO("    DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
 836				if (devices & ATOM_DEVICE_DFP5_SUPPORT)
 837					DRM_INFO("    DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
 838				if (devices & ATOM_DEVICE_DFP6_SUPPORT)
 839					DRM_INFO("    DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
 840				if (devices & ATOM_DEVICE_TV1_SUPPORT)
 841					DRM_INFO("    TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
 842				if (devices & ATOM_DEVICE_CV_SUPPORT)
 843					DRM_INFO("    CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
 844			}
 845		}
 846		i++;
 847	}
 848}
 849
 850static bool radeon_setup_enc_conn(struct drm_device *dev)
 851{
 852	struct radeon_device *rdev = dev->dev_private;
 
 853	bool ret = false;
 854
 855	if (rdev->bios) {
 856		if (rdev->is_atom_bios) {
 857			ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
 858			if (ret == false)
 859				ret = radeon_get_atom_connector_info_from_object_table(dev);
 860		} else {
 861			ret = radeon_get_legacy_connector_info_from_bios(dev);
 862			if (ret == false)
 863				ret = radeon_get_legacy_connector_info_from_table(dev);
 864		}
 865	} else {
 866		if (!ASIC_IS_AVIVO(rdev))
 867			ret = radeon_get_legacy_connector_info_from_table(dev);
 868	}
 869	if (ret) {
 870		radeon_setup_encoder_clones(dev);
 871		radeon_print_display_setup(dev);
 
 
 872	}
 873
 874	return ret;
 875}
 876
 877/* avivo */
 878
 879/**
 880 * avivo_reduce_ratio - fractional number reduction
 881 *
 882 * @nom: nominator
 883 * @den: denominator
 884 * @nom_min: minimum value for nominator
 885 * @den_min: minimum value for denominator
 886 *
 887 * Find the greatest common divisor and apply it on both nominator and
 888 * denominator, but make nominator and denominator are at least as large
 889 * as their minimum values.
 890 */
 891static void avivo_reduce_ratio(unsigned *nom, unsigned *den,
 892			       unsigned nom_min, unsigned den_min)
 893{
 894	unsigned tmp;
 
 
 895
 896	/* reduce the numbers to a simpler ratio */
 897	tmp = gcd(*nom, *den);
 898	*nom /= tmp;
 899	*den /= tmp;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 900
 901	/* make sure nominator is large enough */
 902	if (*nom < nom_min) {
 903		tmp = DIV_ROUND_UP(nom_min, *nom);
 904		*nom *= tmp;
 905		*den *= tmp;
 
 
 
 
 
 
 
 
 
 906	}
 
 
 
 907
 908	/* make sure the denominator is large enough */
 909	if (*den < den_min) {
 910		tmp = DIV_ROUND_UP(den_min, *den);
 911		*nom *= tmp;
 912		*den *= tmp;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 913	}
 
 914}
 915
 916/**
 917 * avivo_get_fb_ref_div - feedback and ref divider calculation
 918 *
 919 * @nom: nominator
 920 * @den: denominator
 921 * @post_div: post divider
 922 * @fb_div_max: feedback divider maximum
 923 * @ref_div_max: reference divider maximum
 924 * @fb_div: resulting feedback divider
 925 * @ref_div: resulting reference divider
 926 *
 927 * Calculate feedback and reference divider for a given post divider. Makes
 928 * sure we stay within the limits.
 929 */
 930static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div,
 931				 unsigned fb_div_max, unsigned ref_div_max,
 932				 unsigned *fb_div, unsigned *ref_div)
 933{
 934	/* limit reference * post divider to a maximum */
 935	ref_div_max = max(min(100 / post_div, ref_div_max), 1u);
 936
 937	/* get matching reference and feedback divider */
 938	*ref_div = min(max(DIV_ROUND_CLOSEST(den, post_div), 1u), ref_div_max);
 939	*fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den);
 940
 941	/* limit fb divider to its maximum */
 942	if (*fb_div > fb_div_max) {
 943		*ref_div = DIV_ROUND_CLOSEST(*ref_div * fb_div_max, *fb_div);
 944		*fb_div = fb_div_max;
 945	}
 946}
 947
 948/**
 949 * radeon_compute_pll_avivo - compute PLL paramaters
 950 *
 951 * @pll: information about the PLL
 952 * @dot_clock_p: resulting pixel clock
 953 * fb_div_p: resulting feedback divider
 954 * frac_fb_div_p: fractional part of the feedback divider
 955 * ref_div_p: resulting reference divider
 956 * post_div_p: resulting reference divider
 957 *
 958 * Try to calculate the PLL parameters to generate the given frequency:
 959 * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div)
 960 */
 961void radeon_compute_pll_avivo(struct radeon_pll *pll,
 962			      u32 freq,
 963			      u32 *dot_clock_p,
 964			      u32 *fb_div_p,
 965			      u32 *frac_fb_div_p,
 966			      u32 *ref_div_p,
 967			      u32 *post_div_p)
 968{
 969	unsigned target_clock = pll->flags & RADEON_PLL_USE_FRAC_FB_DIV ?
 970		freq : freq / 10;
 971
 972	unsigned fb_div_min, fb_div_max, fb_div;
 973	unsigned post_div_min, post_div_max, post_div;
 974	unsigned ref_div_min, ref_div_max, ref_div;
 975	unsigned post_div_best, diff_best;
 976	unsigned nom, den;
 977
 978	/* determine allowed feedback divider range */
 979	fb_div_min = pll->min_feedback_div;
 980	fb_div_max = pll->max_feedback_div;
 981
 982	if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
 983		fb_div_min *= 10;
 984		fb_div_max *= 10;
 
 
 
 
 
 
 
 985	}
 986
 987	/* determine allowed ref divider range */
 988	if (pll->flags & RADEON_PLL_USE_REF_DIV)
 989		ref_div_min = pll->reference_div;
 990	else
 991		ref_div_min = pll->min_ref_div;
 992
 993	if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV &&
 994	    pll->flags & RADEON_PLL_USE_REF_DIV)
 995		ref_div_max = pll->reference_div;
 996	else if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
 997		/* fix for problems on RS880 */
 998		ref_div_max = min(pll->max_ref_div, 7u);
 999	else
1000		ref_div_max = pll->max_ref_div;
1001
1002	/* determine allowed post divider range */
1003	if (pll->flags & RADEON_PLL_USE_POST_DIV) {
1004		post_div_min = pll->post_div;
1005		post_div_max = pll->post_div;
1006	} else {
1007		unsigned vco_min, vco_max;
1008
1009		if (pll->flags & RADEON_PLL_IS_LCD) {
1010			vco_min = pll->lcd_pll_out_min;
1011			vco_max = pll->lcd_pll_out_max;
1012		} else {
1013			vco_min = pll->pll_out_min;
1014			vco_max = pll->pll_out_max;
1015		}
1016
1017		if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1018			vco_min *= 10;
1019			vco_max *= 10;
1020		}
1021
1022		post_div_min = vco_min / target_clock;
1023		if ((target_clock * post_div_min) < vco_min)
1024			++post_div_min;
1025		if (post_div_min < pll->min_post_div)
1026			post_div_min = pll->min_post_div;
1027
1028		post_div_max = vco_max / target_clock;
1029		if ((target_clock * post_div_max) > vco_max)
1030			--post_div_max;
1031		if (post_div_max > pll->max_post_div)
1032			post_div_max = pll->max_post_div;
1033	}
1034
1035	/* represent the searched ratio as fractional number */
1036	nom = target_clock;
1037	den = pll->reference_freq;
 
1038
1039	/* reduce the numbers to a simpler ratio */
1040	avivo_reduce_ratio(&nom, &den, fb_div_min, post_div_min);
1041
1042	/* now search for a post divider */
1043	if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
1044		post_div_best = post_div_min;
1045	else
1046		post_div_best = post_div_max;
1047	diff_best = ~0;
1048
1049	for (post_div = post_div_min; post_div <= post_div_max; ++post_div) {
1050		unsigned diff;
1051		avivo_get_fb_ref_div(nom, den, post_div, fb_div_max,
1052				     ref_div_max, &fb_div, &ref_div);
1053		diff = abs(target_clock - (pll->reference_freq * fb_div) /
1054			(ref_div * post_div));
 
 
 
 
 
 
1055
1056		if (diff < diff_best || (diff == diff_best &&
1057		    !(pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP))) {
1058
1059			post_div_best = post_div;
1060			diff_best = diff;
 
 
 
 
 
 
 
 
 
1061		}
1062	}
1063	post_div = post_div_best;
1064
1065	/* get the feedback and reference divider for the optimal value */
1066	avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, ref_div_max,
1067			     &fb_div, &ref_div);
1068
1069	/* reduce the numbers to a simpler ratio once more */
1070	/* this also makes sure that the reference divider is large enough */
1071	avivo_reduce_ratio(&fb_div, &ref_div, fb_div_min, ref_div_min);
1072
1073	/* avoid high jitter with small fractional dividers */
1074	if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && (fb_div % 10)) {
1075		fb_div_min = max(fb_div_min, (9 - (fb_div % 10)) * 20 + 50);
1076		if (fb_div < fb_div_min) {
1077			unsigned tmp = DIV_ROUND_UP(fb_div_min, fb_div);
1078			fb_div *= tmp;
1079			ref_div *= tmp;
1080		}
1081	}
1082
1083	/* and finally save the result */
1084	if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1085		*fb_div_p = fb_div / 10;
1086		*frac_fb_div_p = fb_div % 10;
1087	} else {
1088		*fb_div_p = fb_div;
1089		*frac_fb_div_p = 0;
1090	}
1091
1092	*dot_clock_p = ((pll->reference_freq * *fb_div_p * 10) +
1093			(pll->reference_freq * *frac_fb_div_p)) /
1094		       (ref_div * post_div * 10);
1095	*ref_div_p = ref_div;
1096	*post_div_p = post_div;
1097
1098	DRM_DEBUG_KMS("%d - %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1099		      freq, *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p,
1100		      ref_div, post_div);
1101}
1102
1103/* pre-avivo */
1104static inline uint32_t radeon_div(uint64_t n, uint32_t d)
1105{
1106	uint64_t mod;
1107
1108	n += d / 2;
1109
1110	mod = do_div(n, d);
1111	return n;
1112}
1113
1114void radeon_compute_pll_legacy(struct radeon_pll *pll,
1115			       uint64_t freq,
1116			       uint32_t *dot_clock_p,
1117			       uint32_t *fb_div_p,
1118			       uint32_t *frac_fb_div_p,
1119			       uint32_t *ref_div_p,
1120			       uint32_t *post_div_p)
1121{
1122	uint32_t min_ref_div = pll->min_ref_div;
1123	uint32_t max_ref_div = pll->max_ref_div;
1124	uint32_t min_post_div = pll->min_post_div;
1125	uint32_t max_post_div = pll->max_post_div;
1126	uint32_t min_fractional_feed_div = 0;
1127	uint32_t max_fractional_feed_div = 0;
1128	uint32_t best_vco = pll->best_vco;
1129	uint32_t best_post_div = 1;
1130	uint32_t best_ref_div = 1;
1131	uint32_t best_feedback_div = 1;
1132	uint32_t best_frac_feedback_div = 0;
1133	uint32_t best_freq = -1;
1134	uint32_t best_error = 0xffffffff;
1135	uint32_t best_vco_diff = 1;
1136	uint32_t post_div;
1137	u32 pll_out_min, pll_out_max;
1138
1139	DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
1140	freq = freq * 1000;
1141
1142	if (pll->flags & RADEON_PLL_IS_LCD) {
1143		pll_out_min = pll->lcd_pll_out_min;
1144		pll_out_max = pll->lcd_pll_out_max;
1145	} else {
1146		pll_out_min = pll->pll_out_min;
1147		pll_out_max = pll->pll_out_max;
1148	}
1149
1150	if (pll_out_min > 64800)
1151		pll_out_min = 64800;
1152
1153	if (pll->flags & RADEON_PLL_USE_REF_DIV)
1154		min_ref_div = max_ref_div = pll->reference_div;
1155	else {
1156		while (min_ref_div < max_ref_div-1) {
1157			uint32_t mid = (min_ref_div + max_ref_div) / 2;
1158			uint32_t pll_in = pll->reference_freq / mid;
1159			if (pll_in < pll->pll_in_min)
1160				max_ref_div = mid;
1161			else if (pll_in > pll->pll_in_max)
1162				min_ref_div = mid;
1163			else
1164				break;
1165		}
1166	}
1167
1168	if (pll->flags & RADEON_PLL_USE_POST_DIV)
1169		min_post_div = max_post_div = pll->post_div;
1170
1171	if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1172		min_fractional_feed_div = pll->min_frac_feedback_div;
1173		max_fractional_feed_div = pll->max_frac_feedback_div;
1174	}
1175
1176	for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
1177		uint32_t ref_div;
1178
1179		if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
1180			continue;
1181
1182		/* legacy radeons only have a few post_divs */
1183		if (pll->flags & RADEON_PLL_LEGACY) {
1184			if ((post_div == 5) ||
1185			    (post_div == 7) ||
1186			    (post_div == 9) ||
1187			    (post_div == 10) ||
1188			    (post_div == 11) ||
1189			    (post_div == 13) ||
1190			    (post_div == 14) ||
1191			    (post_div == 15))
1192				continue;
1193		}
1194
1195		for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
1196			uint32_t feedback_div, current_freq = 0, error, vco_diff;
1197			uint32_t pll_in = pll->reference_freq / ref_div;
1198			uint32_t min_feed_div = pll->min_feedback_div;
1199			uint32_t max_feed_div = pll->max_feedback_div + 1;
1200
1201			if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
1202				continue;
1203
1204			while (min_feed_div < max_feed_div) {
1205				uint32_t vco;
1206				uint32_t min_frac_feed_div = min_fractional_feed_div;
1207				uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
1208				uint32_t frac_feedback_div;
1209				uint64_t tmp;
1210
1211				feedback_div = (min_feed_div + max_feed_div) / 2;
1212
1213				tmp = (uint64_t)pll->reference_freq * feedback_div;
1214				vco = radeon_div(tmp, ref_div);
1215
1216				if (vco < pll_out_min) {
1217					min_feed_div = feedback_div + 1;
1218					continue;
1219				} else if (vco > pll_out_max) {
1220					max_feed_div = feedback_div;
1221					continue;
1222				}
1223
1224				while (min_frac_feed_div < max_frac_feed_div) {
1225					frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
1226					tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
1227					tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
1228					current_freq = radeon_div(tmp, ref_div * post_div);
1229
1230					if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
1231						if (freq < current_freq)
1232							error = 0xffffffff;
1233						else
1234							error = freq - current_freq;
1235					} else
1236						error = abs(current_freq - freq);
1237					vco_diff = abs(vco - best_vco);
1238
1239					if ((best_vco == 0 && error < best_error) ||
1240					    (best_vco != 0 &&
1241					     ((best_error > 100 && error < best_error - 100) ||
1242					      (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
1243						best_post_div = post_div;
1244						best_ref_div = ref_div;
1245						best_feedback_div = feedback_div;
1246						best_frac_feedback_div = frac_feedback_div;
1247						best_freq = current_freq;
1248						best_error = error;
1249						best_vco_diff = vco_diff;
1250					} else if (current_freq == freq) {
1251						if (best_freq == -1) {
1252							best_post_div = post_div;
1253							best_ref_div = ref_div;
1254							best_feedback_div = feedback_div;
1255							best_frac_feedback_div = frac_feedback_div;
1256							best_freq = current_freq;
1257							best_error = error;
1258							best_vco_diff = vco_diff;
1259						} else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1260							   ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1261							   ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1262							   ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1263							   ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1264							   ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1265							best_post_div = post_div;
1266							best_ref_div = ref_div;
1267							best_feedback_div = feedback_div;
1268							best_frac_feedback_div = frac_feedback_div;
1269							best_freq = current_freq;
1270							best_error = error;
1271							best_vco_diff = vco_diff;
1272						}
1273					}
1274					if (current_freq < freq)
1275						min_frac_feed_div = frac_feedback_div + 1;
1276					else
1277						max_frac_feed_div = frac_feedback_div;
1278				}
1279				if (current_freq < freq)
1280					min_feed_div = feedback_div + 1;
1281				else
1282					max_feed_div = feedback_div;
1283			}
1284		}
1285	}
1286
1287	*dot_clock_p = best_freq / 10000;
1288	*fb_div_p = best_feedback_div;
1289	*frac_fb_div_p = best_frac_feedback_div;
1290	*ref_div_p = best_ref_div;
1291	*post_div_p = best_post_div;
1292	DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1293		      (long long)freq,
1294		      best_freq / 1000, best_feedback_div, best_frac_feedback_div,
1295		      best_ref_div, best_post_div);
1296
1297}
1298
1299static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
1300{
1301	struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1302
1303	drm_gem_object_unreference_unlocked(radeon_fb->obj);
 
 
1304	drm_framebuffer_cleanup(fb);
1305	kfree(radeon_fb);
1306}
1307
1308static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
1309						  struct drm_file *file_priv,
1310						  unsigned int *handle)
1311{
1312	struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1313
1314	return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
1315}
1316
1317static const struct drm_framebuffer_funcs radeon_fb_funcs = {
1318	.destroy = radeon_user_framebuffer_destroy,
1319	.create_handle = radeon_user_framebuffer_create_handle,
1320};
1321
1322int
1323radeon_framebuffer_init(struct drm_device *dev,
1324			struct radeon_framebuffer *rfb,
1325			const struct drm_mode_fb_cmd2 *mode_cmd,
1326			struct drm_gem_object *obj)
1327{
1328	int ret;
1329	rfb->obj = obj;
 
1330	drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
1331	ret = drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
1332	if (ret) {
1333		rfb->obj = NULL;
1334		return ret;
1335	}
1336	return 0;
1337}
1338
1339static struct drm_framebuffer *
1340radeon_user_framebuffer_create(struct drm_device *dev,
1341			       struct drm_file *file_priv,
1342			       const struct drm_mode_fb_cmd2 *mode_cmd)
1343{
1344	struct drm_gem_object *obj;
1345	struct radeon_framebuffer *radeon_fb;
1346	int ret;
1347
1348	obj = drm_gem_object_lookup(file_priv, mode_cmd->handles[0]);
1349	if (obj ==  NULL) {
1350		dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
1351			"can't create framebuffer\n", mode_cmd->handles[0]);
1352		return ERR_PTR(-ENOENT);
1353	}
1354
1355	radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
1356	if (radeon_fb == NULL) {
1357		drm_gem_object_unreference_unlocked(obj);
1358		return ERR_PTR(-ENOMEM);
1359	}
1360
1361	ret = radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
1362	if (ret) {
1363		kfree(radeon_fb);
1364		drm_gem_object_unreference_unlocked(obj);
1365		return ERR_PTR(ret);
1366	}
1367
1368	return &radeon_fb->base;
1369}
1370
1371static void radeon_output_poll_changed(struct drm_device *dev)
1372{
1373	struct radeon_device *rdev = dev->dev_private;
1374	radeon_fb_output_poll_changed(rdev);
1375}
1376
1377static const struct drm_mode_config_funcs radeon_mode_funcs = {
1378	.fb_create = radeon_user_framebuffer_create,
1379	.output_poll_changed = radeon_output_poll_changed
1380};
1381
 
 
 
 
 
1382static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
1383{	{ 0, "driver" },
1384	{ 1, "bios" },
1385};
1386
1387static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
1388{	{ TV_STD_NTSC, "ntsc" },
1389	{ TV_STD_PAL, "pal" },
1390	{ TV_STD_PAL_M, "pal-m" },
1391	{ TV_STD_PAL_60, "pal-60" },
1392	{ TV_STD_NTSC_J, "ntsc-j" },
1393	{ TV_STD_SCART_PAL, "scart-pal" },
1394	{ TV_STD_PAL_CN, "pal-cn" },
1395	{ TV_STD_SECAM, "secam" },
1396};
1397
1398static struct drm_prop_enum_list radeon_underscan_enum_list[] =
1399{	{ UNDERSCAN_OFF, "off" },
1400	{ UNDERSCAN_ON, "on" },
1401	{ UNDERSCAN_AUTO, "auto" },
1402};
1403
1404static struct drm_prop_enum_list radeon_audio_enum_list[] =
1405{	{ RADEON_AUDIO_DISABLE, "off" },
1406	{ RADEON_AUDIO_ENABLE, "on" },
1407	{ RADEON_AUDIO_AUTO, "auto" },
1408};
1409
1410/* XXX support different dither options? spatial, temporal, both, etc. */
1411static struct drm_prop_enum_list radeon_dither_enum_list[] =
1412{	{ RADEON_FMT_DITHER_DISABLE, "off" },
1413	{ RADEON_FMT_DITHER_ENABLE, "on" },
1414};
1415
1416static struct drm_prop_enum_list radeon_output_csc_enum_list[] =
1417{	{ RADEON_OUTPUT_CSC_BYPASS, "bypass" },
1418	{ RADEON_OUTPUT_CSC_TVRGB, "tvrgb" },
1419	{ RADEON_OUTPUT_CSC_YCBCR601, "ycbcr601" },
1420	{ RADEON_OUTPUT_CSC_YCBCR709, "ycbcr709" },
1421};
1422
1423static int radeon_modeset_create_props(struct radeon_device *rdev)
1424{
1425	int sz;
1426
1427	if (rdev->is_atom_bios) {
1428		rdev->mode_info.coherent_mode_property =
1429			drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1);
 
 
1430		if (!rdev->mode_info.coherent_mode_property)
1431			return -ENOMEM;
 
 
 
1432	}
1433
1434	if (!ASIC_IS_AVIVO(rdev)) {
1435		sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1436		rdev->mode_info.tmds_pll_property =
1437			drm_property_create_enum(rdev->ddev, 0,
1438					    "tmds_pll",
1439					    radeon_tmds_pll_enum_list, sz);
 
 
 
 
 
 
1440	}
1441
1442	rdev->mode_info.load_detect_property =
1443		drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1);
 
 
1444	if (!rdev->mode_info.load_detect_property)
1445		return -ENOMEM;
 
 
1446
1447	drm_mode_create_scaling_mode_property(rdev->ddev);
1448
1449	sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1450	rdev->mode_info.tv_std_property =
1451		drm_property_create_enum(rdev->ddev, 0,
1452				    "tv standard",
1453				    radeon_tv_std_enum_list, sz);
 
 
 
 
 
 
1454
1455	sz = ARRAY_SIZE(radeon_underscan_enum_list);
1456	rdev->mode_info.underscan_property =
1457		drm_property_create_enum(rdev->ddev, 0,
1458				    "underscan",
1459				    radeon_underscan_enum_list, sz);
 
 
 
 
 
 
1460
1461	rdev->mode_info.underscan_hborder_property =
1462		drm_property_create_range(rdev->ddev, 0,
1463					"underscan hborder", 0, 128);
 
1464	if (!rdev->mode_info.underscan_hborder_property)
1465		return -ENOMEM;
 
 
1466
1467	rdev->mode_info.underscan_vborder_property =
1468		drm_property_create_range(rdev->ddev, 0,
1469					"underscan vborder", 0, 128);
 
1470	if (!rdev->mode_info.underscan_vborder_property)
1471		return -ENOMEM;
1472
1473	sz = ARRAY_SIZE(radeon_audio_enum_list);
1474	rdev->mode_info.audio_property =
1475		drm_property_create_enum(rdev->ddev, 0,
1476					 "audio",
1477					 radeon_audio_enum_list, sz);
1478
1479	sz = ARRAY_SIZE(radeon_dither_enum_list);
1480	rdev->mode_info.dither_property =
1481		drm_property_create_enum(rdev->ddev, 0,
1482					 "dither",
1483					 radeon_dither_enum_list, sz);
1484
1485	sz = ARRAY_SIZE(radeon_output_csc_enum_list);
1486	rdev->mode_info.output_csc_property =
1487		drm_property_create_enum(rdev->ddev, 0,
1488					 "output_csc",
1489					 radeon_output_csc_enum_list, sz);
1490
1491	return 0;
1492}
1493
1494void radeon_update_display_priority(struct radeon_device *rdev)
1495{
1496	/* adjustment options for the display watermarks */
1497	if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1498		/* set display priority to high for r3xx, rv515 chips
1499		 * this avoids flickering due to underflow to the
1500		 * display controllers during heavy acceleration.
1501		 * Don't force high on rs4xx igp chips as it seems to
1502		 * affect the sound card.  See kernel bug 15982.
1503		 */
1504		if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1505		    !(rdev->flags & RADEON_IS_IGP))
1506			rdev->disp_priority = 2;
1507		else
1508			rdev->disp_priority = 0;
1509	} else
1510		rdev->disp_priority = radeon_disp_priority;
1511
1512}
1513
1514/*
1515 * Allocate hdmi structs and determine register offsets
1516 */
1517static void radeon_afmt_init(struct radeon_device *rdev)
1518{
1519	int i;
1520
1521	for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++)
1522		rdev->mode_info.afmt[i] = NULL;
1523
1524	if (ASIC_IS_NODCE(rdev)) {
1525		/* nothing to do */
1526	} else if (ASIC_IS_DCE4(rdev)) {
1527		static uint32_t eg_offsets[] = {
1528			EVERGREEN_CRTC0_REGISTER_OFFSET,
1529			EVERGREEN_CRTC1_REGISTER_OFFSET,
1530			EVERGREEN_CRTC2_REGISTER_OFFSET,
1531			EVERGREEN_CRTC3_REGISTER_OFFSET,
1532			EVERGREEN_CRTC4_REGISTER_OFFSET,
1533			EVERGREEN_CRTC5_REGISTER_OFFSET,
1534			0x13830 - 0x7030,
1535		};
1536		int num_afmt;
1537
1538		/* DCE8 has 7 audio blocks tied to DIG encoders */
1539		/* DCE6 has 6 audio blocks tied to DIG encoders */
1540		/* DCE4/5 has 6 audio blocks tied to DIG encoders */
1541		/* DCE4.1 has 2 audio blocks tied to DIG encoders */
1542		if (ASIC_IS_DCE8(rdev))
1543			num_afmt = 7;
1544		else if (ASIC_IS_DCE6(rdev))
1545			num_afmt = 6;
1546		else if (ASIC_IS_DCE5(rdev))
1547			num_afmt = 6;
1548		else if (ASIC_IS_DCE41(rdev))
1549			num_afmt = 2;
1550		else /* DCE4 */
1551			num_afmt = 6;
1552
1553		BUG_ON(num_afmt > ARRAY_SIZE(eg_offsets));
1554		for (i = 0; i < num_afmt; i++) {
1555			rdev->mode_info.afmt[i] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1556			if (rdev->mode_info.afmt[i]) {
1557				rdev->mode_info.afmt[i]->offset = eg_offsets[i];
1558				rdev->mode_info.afmt[i]->id = i;
1559			}
1560		}
1561	} else if (ASIC_IS_DCE3(rdev)) {
1562		/* DCE3.x has 2 audio blocks tied to DIG encoders */
1563		rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1564		if (rdev->mode_info.afmt[0]) {
1565			rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0;
1566			rdev->mode_info.afmt[0]->id = 0;
1567		}
1568		rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1569		if (rdev->mode_info.afmt[1]) {
1570			rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1;
1571			rdev->mode_info.afmt[1]->id = 1;
1572		}
1573	} else if (ASIC_IS_DCE2(rdev)) {
1574		/* DCE2 has at least 1 routable audio block */
1575		rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1576		if (rdev->mode_info.afmt[0]) {
1577			rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0;
1578			rdev->mode_info.afmt[0]->id = 0;
1579		}
1580		/* r6xx has 2 routable audio blocks */
1581		if (rdev->family >= CHIP_R600) {
1582			rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1583			if (rdev->mode_info.afmt[1]) {
1584				rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1;
1585				rdev->mode_info.afmt[1]->id = 1;
1586			}
1587		}
1588	}
1589}
1590
1591static void radeon_afmt_fini(struct radeon_device *rdev)
1592{
1593	int i;
1594
1595	for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) {
1596		kfree(rdev->mode_info.afmt[i]);
1597		rdev->mode_info.afmt[i] = NULL;
1598	}
1599}
1600
1601int radeon_modeset_init(struct radeon_device *rdev)
1602{
1603	int i;
1604	int ret;
1605
1606	drm_mode_config_init(rdev->ddev);
1607	rdev->mode_info.mode_config_initialized = true;
1608
1609	rdev->ddev->mode_config.funcs = &radeon_mode_funcs;
1610
1611	if (radeon_use_pflipirq == 2 && rdev->family >= CHIP_R600)
1612		rdev->ddev->mode_config.async_page_flip = true;
1613
1614	if (ASIC_IS_DCE5(rdev)) {
1615		rdev->ddev->mode_config.max_width = 16384;
1616		rdev->ddev->mode_config.max_height = 16384;
1617	} else if (ASIC_IS_AVIVO(rdev)) {
1618		rdev->ddev->mode_config.max_width = 8192;
1619		rdev->ddev->mode_config.max_height = 8192;
1620	} else {
1621		rdev->ddev->mode_config.max_width = 4096;
1622		rdev->ddev->mode_config.max_height = 4096;
1623	}
1624
1625	rdev->ddev->mode_config.preferred_depth = 24;
1626	rdev->ddev->mode_config.prefer_shadow = 1;
1627
1628	rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1629
1630	ret = radeon_modeset_create_props(rdev);
1631	if (ret) {
1632		return ret;
1633	}
1634
1635	/* init i2c buses */
1636	radeon_i2c_init(rdev);
1637
1638	/* check combios for a valid hardcoded EDID - Sun servers */
1639	if (!rdev->is_atom_bios) {
1640		/* check for hardcoded EDID in BIOS */
1641		radeon_combios_check_hardcoded_edid(rdev);
1642	}
1643
1644	/* allocate crtcs */
1645	for (i = 0; i < rdev->num_crtc; i++) {
1646		radeon_crtc_init(rdev->ddev, i);
1647	}
1648
1649	/* okay we should have all the bios connectors */
1650	ret = radeon_setup_enc_conn(rdev->ddev);
1651	if (!ret) {
1652		return ret;
1653	}
1654
1655	/* init dig PHYs, disp eng pll */
1656	if (rdev->is_atom_bios) {
1657		radeon_atom_encoder_init(rdev);
1658		radeon_atom_disp_eng_pll_init(rdev);
1659	}
1660
1661	/* initialize hpd */
1662	radeon_hpd_init(rdev);
1663
1664	/* setup afmt */
1665	radeon_afmt_init(rdev);
1666
1667	radeon_fbdev_init(rdev);
1668	drm_kms_helper_poll_init(rdev->ddev);
1669
1670	/* do pm late init */
1671	ret = radeon_pm_late_init(rdev);
1672
1673	return 0;
1674}
1675
1676void radeon_modeset_fini(struct radeon_device *rdev)
1677{
 
 
 
 
1678	if (rdev->mode_info.mode_config_initialized) {
1679		drm_kms_helper_poll_fini(rdev->ddev);
1680		radeon_hpd_fini(rdev);
1681		drm_crtc_force_disable_all(rdev->ddev);
1682		radeon_fbdev_fini(rdev);
1683		radeon_afmt_fini(rdev);
1684		drm_mode_config_cleanup(rdev->ddev);
1685		rdev->mode_info.mode_config_initialized = false;
1686	}
1687
1688	kfree(rdev->mode_info.bios_hardcoded_edid);
1689
1690	/* free i2c buses */
1691	radeon_i2c_fini(rdev);
1692}
1693
1694static bool is_hdtv_mode(const struct drm_display_mode *mode)
1695{
1696	/* try and guess if this is a tv or a monitor */
1697	if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1698	    (mode->vdisplay == 576) || /* 576p */
1699	    (mode->vdisplay == 720) || /* 720p */
1700	    (mode->vdisplay == 1080)) /* 1080p */
1701		return true;
1702	else
1703		return false;
1704}
1705
1706bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
1707				const struct drm_display_mode *mode,
1708				struct drm_display_mode *adjusted_mode)
1709{
1710	struct drm_device *dev = crtc->dev;
1711	struct radeon_device *rdev = dev->dev_private;
1712	struct drm_encoder *encoder;
1713	struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1714	struct radeon_encoder *radeon_encoder;
1715	struct drm_connector *connector;
1716	struct radeon_connector *radeon_connector;
1717	bool first = true;
1718	u32 src_v = 1, dst_v = 1;
1719	u32 src_h = 1, dst_h = 1;
1720
1721	radeon_crtc->h_border = 0;
1722	radeon_crtc->v_border = 0;
1723
1724	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1725		if (encoder->crtc != crtc)
1726			continue;
1727		radeon_encoder = to_radeon_encoder(encoder);
1728		connector = radeon_get_connector_for_encoder(encoder);
1729		radeon_connector = to_radeon_connector(connector);
1730
1731		if (first) {
1732			/* set scaling */
1733			if (radeon_encoder->rmx_type == RMX_OFF)
1734				radeon_crtc->rmx_type = RMX_OFF;
1735			else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1736				 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1737				radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1738			else
1739				radeon_crtc->rmx_type = RMX_OFF;
1740			/* copy native mode */
1741			memcpy(&radeon_crtc->native_mode,
1742			       &radeon_encoder->native_mode,
1743				sizeof(struct drm_display_mode));
1744			src_v = crtc->mode.vdisplay;
1745			dst_v = radeon_crtc->native_mode.vdisplay;
1746			src_h = crtc->mode.hdisplay;
1747			dst_h = radeon_crtc->native_mode.hdisplay;
1748
1749			/* fix up for overscan on hdmi */
1750			if (ASIC_IS_AVIVO(rdev) &&
1751			    (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
1752			    ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1753			     ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
1754			      drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
1755			      is_hdtv_mode(mode)))) {
1756				if (radeon_encoder->underscan_hborder != 0)
1757					radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1758				else
1759					radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1760				if (radeon_encoder->underscan_vborder != 0)
1761					radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1762				else
1763					radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
1764				radeon_crtc->rmx_type = RMX_FULL;
1765				src_v = crtc->mode.vdisplay;
1766				dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1767				src_h = crtc->mode.hdisplay;
1768				dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1769			}
1770			first = false;
1771		} else {
1772			if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1773				/* WARNING: Right now this can't happen but
1774				 * in the future we need to check that scaling
1775				 * are consistent across different encoder
1776				 * (ie all encoder can work with the same
1777				 *  scaling).
1778				 */
1779				DRM_ERROR("Scaling not consistent across encoder.\n");
1780				return false;
1781			}
1782		}
1783	}
1784	if (radeon_crtc->rmx_type != RMX_OFF) {
1785		fixed20_12 a, b;
1786		a.full = dfixed_const(src_v);
1787		b.full = dfixed_const(dst_v);
1788		radeon_crtc->vsc.full = dfixed_div(a, b);
1789		a.full = dfixed_const(src_h);
1790		b.full = dfixed_const(dst_h);
1791		radeon_crtc->hsc.full = dfixed_div(a, b);
1792	} else {
1793		radeon_crtc->vsc.full = dfixed_const(1);
1794		radeon_crtc->hsc.full = dfixed_const(1);
1795	}
1796	return true;
1797}
1798
1799/*
1800 * Retrieve current video scanout position of crtc on a given gpu, and
1801 * an optional accurate timestamp of when query happened.
1802 *
1803 * \param dev Device to query.
1804 * \param crtc Crtc to query.
1805 * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
1806 *              For driver internal use only also supports these flags:
1807 *
1808 *              USE_REAL_VBLANKSTART to use the real start of vblank instead
1809 *              of a fudged earlier start of vblank.
1810 *
1811 *              GET_DISTANCE_TO_VBLANKSTART to return distance to the
1812 *              fudged earlier start of vblank in *vpos and the distance
1813 *              to true start of vblank in *hpos.
1814 *
1815 * \param *vpos Location where vertical scanout position should be stored.
1816 * \param *hpos Location where horizontal scanout position should go.
1817 * \param *stime Target location for timestamp taken immediately before
1818 *               scanout position query. Can be NULL to skip timestamp.
1819 * \param *etime Target location for timestamp taken immediately after
1820 *               scanout position query. Can be NULL to skip timestamp.
1821 *
1822 * Returns vpos as a positive number while in active scanout area.
1823 * Returns vpos as a negative number inside vblank, counting the number
1824 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1825 * until start of active scanout / end of vblank."
1826 *
1827 * \return Flags, or'ed together as follows:
1828 *
1829 * DRM_SCANOUTPOS_VALID = Query successful.
1830 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1831 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
1832 * this flag means that returned position may be offset by a constant but
1833 * unknown small number of scanlines wrt. real scanout position.
1834 *
1835 */
1836int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
1837			       unsigned int flags, int *vpos, int *hpos,
1838			       ktime_t *stime, ktime_t *etime,
1839			       const struct drm_display_mode *mode)
1840{
1841	u32 stat_crtc = 0, vbl = 0, position = 0;
1842	int vbl_start, vbl_end, vtotal, ret = 0;
1843	bool in_vbl = true;
1844
1845	struct radeon_device *rdev = dev->dev_private;
1846
1847	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1848
1849	/* Get optional system timestamp before query. */
1850	if (stime)
1851		*stime = ktime_get();
1852
1853	if (ASIC_IS_DCE4(rdev)) {
1854		if (pipe == 0) {
1855			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1856				     EVERGREEN_CRTC0_REGISTER_OFFSET);
1857			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1858					  EVERGREEN_CRTC0_REGISTER_OFFSET);
1859			ret |= DRM_SCANOUTPOS_VALID;
1860		}
1861		if (pipe == 1) {
1862			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1863				     EVERGREEN_CRTC1_REGISTER_OFFSET);
1864			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1865					  EVERGREEN_CRTC1_REGISTER_OFFSET);
1866			ret |= DRM_SCANOUTPOS_VALID;
1867		}
1868		if (pipe == 2) {
1869			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1870				     EVERGREEN_CRTC2_REGISTER_OFFSET);
1871			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1872					  EVERGREEN_CRTC2_REGISTER_OFFSET);
1873			ret |= DRM_SCANOUTPOS_VALID;
1874		}
1875		if (pipe == 3) {
1876			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1877				     EVERGREEN_CRTC3_REGISTER_OFFSET);
1878			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1879					  EVERGREEN_CRTC3_REGISTER_OFFSET);
1880			ret |= DRM_SCANOUTPOS_VALID;
1881		}
1882		if (pipe == 4) {
1883			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1884				     EVERGREEN_CRTC4_REGISTER_OFFSET);
1885			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1886					  EVERGREEN_CRTC4_REGISTER_OFFSET);
1887			ret |= DRM_SCANOUTPOS_VALID;
1888		}
1889		if (pipe == 5) {
1890			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1891				     EVERGREEN_CRTC5_REGISTER_OFFSET);
1892			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1893					  EVERGREEN_CRTC5_REGISTER_OFFSET);
1894			ret |= DRM_SCANOUTPOS_VALID;
1895		}
1896	} else if (ASIC_IS_AVIVO(rdev)) {
1897		if (pipe == 0) {
1898			vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1899			position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
1900			ret |= DRM_SCANOUTPOS_VALID;
1901		}
1902		if (pipe == 1) {
1903			vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1904			position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
1905			ret |= DRM_SCANOUTPOS_VALID;
1906		}
1907	} else {
1908		/* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
1909		if (pipe == 0) {
1910			/* Assume vbl_end == 0, get vbl_start from
1911			 * upper 16 bits.
1912			 */
1913			vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1914				RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1915			/* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1916			position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1917			stat_crtc = RREG32(RADEON_CRTC_STATUS);
1918			if (!(stat_crtc & 1))
1919				in_vbl = false;
1920
1921			ret |= DRM_SCANOUTPOS_VALID;
1922		}
1923		if (pipe == 1) {
1924			vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1925				RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1926			position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1927			stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1928			if (!(stat_crtc & 1))
1929				in_vbl = false;
1930
1931			ret |= DRM_SCANOUTPOS_VALID;
1932		}
1933	}
1934
1935	/* Get optional system timestamp after query. */
1936	if (etime)
1937		*etime = ktime_get();
1938
1939	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1940
1941	/* Decode into vertical and horizontal scanout position. */
1942	*vpos = position & 0x1fff;
1943	*hpos = (position >> 16) & 0x1fff;
1944
1945	/* Valid vblank area boundaries from gpu retrieved? */
1946	if (vbl > 0) {
1947		/* Yes: Decode. */
1948		ret |= DRM_SCANOUTPOS_ACCURATE;
1949		vbl_start = vbl & 0x1fff;
1950		vbl_end = (vbl >> 16) & 0x1fff;
1951	}
1952	else {
1953		/* No: Fake something reasonable which gives at least ok results. */
1954		vbl_start = mode->crtc_vdisplay;
1955		vbl_end = 0;
1956	}
1957
1958	/* Called from driver internal vblank counter query code? */
1959	if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1960	    /* Caller wants distance from real vbl_start in *hpos */
1961	    *hpos = *vpos - vbl_start;
1962	}
1963
1964	/* Fudge vblank to start a few scanlines earlier to handle the
1965	 * problem that vblank irqs fire a few scanlines before start
1966	 * of vblank. Some driver internal callers need the true vblank
1967	 * start to be used and signal this via the USE_REAL_VBLANKSTART flag.
1968	 *
1969	 * The cause of the "early" vblank irq is that the irq is triggered
1970	 * by the line buffer logic when the line buffer read position enters
1971	 * the vblank, whereas our crtc scanout position naturally lags the
1972	 * line buffer read position.
1973	 */
1974	if (!(flags & USE_REAL_VBLANKSTART))
1975		vbl_start -= rdev->mode_info.crtcs[pipe]->lb_vblank_lead_lines;
1976
1977	/* Test scanout position against vblank region. */
1978	if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1979		in_vbl = false;
1980
1981	/* In vblank? */
1982	if (in_vbl)
1983	    ret |= DRM_SCANOUTPOS_IN_VBLANK;
1984
1985	/* Called from driver internal vblank counter query code? */
1986	if (flags & GET_DISTANCE_TO_VBLANKSTART) {
1987		/* Caller wants distance from fudged earlier vbl_start */
1988		*vpos -= vbl_start;
1989		return ret;
1990	}
1991
1992	/* Check if inside vblank area and apply corrective offsets:
1993	 * vpos will then be >=0 in video scanout area, but negative
1994	 * within vblank area, counting down the number of lines until
1995	 * start of scanout.
1996	 */
1997
1998	/* Inside "upper part" of vblank area? Apply corrective offset if so: */
1999	if (in_vbl && (*vpos >= vbl_start)) {
2000		vtotal = mode->crtc_vtotal;
2001		*vpos = *vpos - vtotal;
2002	}
2003
2004	/* Correct for shifted end of vbl at vbl_end. */
2005	*vpos = *vpos - vbl_end;
 
 
 
 
2006
2007	return ret;
2008}