Linux Audio

Check our new training course

Loading...
v3.1
   1/******************************************************************************
   2 * emulate.c
   3 *
   4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
   5 *
   6 * Copyright (c) 2005 Keir Fraser
   7 *
   8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
   9 * privileged instructions:
  10 *
  11 * Copyright (C) 2006 Qumranet
  12 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13 *
  14 *   Avi Kivity <avi@qumranet.com>
  15 *   Yaniv Kamay <yaniv@qumranet.com>
  16 *
  17 * This work is licensed under the terms of the GNU GPL, version 2.  See
  18 * the COPYING file in the top-level directory.
  19 *
  20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21 */
  22
  23#include <linux/kvm_host.h>
  24#include "kvm_cache_regs.h"
  25#include <linux/module.h>
  26#include <asm/kvm_emulate.h>
  27
  28#include "x86.h"
  29#include "tss.h"
  30
  31/*
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  32 * Opcode effective-address decode tables.
  33 * Note that we only emulate instructions that have at least one memory
  34 * operand (excluding implicit stack references). We assume that stack
  35 * references and instruction fetches will never occur in special memory
  36 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  37 * not be handled.
  38 */
  39
  40/* Operand sizes: 8-bit operands or specified/overridden size. */
  41#define ByteOp      (1<<0)	/* 8-bit operands. */
  42/* Destination operand type. */
  43#define ImplicitOps (1<<1)	/* Implicit in opcode. No generic decode. */
  44#define DstReg      (2<<1)	/* Register operand. */
  45#define DstMem      (3<<1)	/* Memory operand. */
  46#define DstAcc      (4<<1)	/* Destination Accumulator */
  47#define DstDI       (5<<1)	/* Destination is in ES:(E)DI */
  48#define DstMem64    (6<<1)	/* 64bit memory operand */
  49#define DstImmUByte (7<<1)	/* 8-bit unsigned immediate operand */
  50#define DstDX       (8<<1)	/* Destination is in DX register */
  51#define DstMask     (0xf<<1)
 
  52/* Source operand type. */
  53#define SrcNone     (0<<5)	/* No source operand. */
  54#define SrcReg      (1<<5)	/* Register operand. */
  55#define SrcMem      (2<<5)	/* Memory operand. */
  56#define SrcMem16    (3<<5)	/* Memory operand (16-bit). */
  57#define SrcMem32    (4<<5)	/* Memory operand (32-bit). */
  58#define SrcImm      (5<<5)	/* Immediate operand. */
  59#define SrcImmByte  (6<<5)	/* 8-bit sign-extended immediate operand. */
  60#define SrcOne      (7<<5)	/* Implied '1' */
  61#define SrcImmUByte (8<<5)      /* 8-bit unsigned immediate operand. */
  62#define SrcImmU     (9<<5)      /* Immediate operand, unsigned */
  63#define SrcSI       (0xa<<5)	/* Source is in the DS:RSI */
  64#define SrcImmFAddr (0xb<<5)	/* Source is immediate far address */
  65#define SrcMemFAddr (0xc<<5)	/* Source is far address in memory */
  66#define SrcAcc      (0xd<<5)	/* Source Accumulator */
  67#define SrcImmU16   (0xe<<5)    /* Immediate operand, unsigned, 16 bits */
  68#define SrcDX       (0xf<<5)	/* Source is in DX register */
  69#define SrcMask     (0xf<<5)
  70/* Generic ModRM decode. */
  71#define ModRM       (1<<9)
  72/* Destination is only written; never read. */
  73#define Mov         (1<<10)
  74#define BitOp       (1<<11)
  75#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
  76#define String      (1<<13)     /* String instruction (rep capable) */
  77#define Stack       (1<<14)     /* Stack instruction (push/pop) */
  78#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
  79#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
  80#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
  81#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
  82#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
  83#define Sse         (1<<18)     /* SSE Vector instruction */
 
 
 
 
  84/* Misc flags */
  85#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
  86#define VendorSpecific (1<<22) /* Vendor specific instruction */
  87#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  88#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  89#define Undefined   (1<<25) /* No Such Instruction */
  90#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
  91#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
  92#define No64	    (1<<28)
 
  93/* Source 2 operand type */
  94#define Src2None    (0<<29)
  95#define Src2CL      (1<<29)
  96#define Src2ImmByte (2<<29)
  97#define Src2One     (3<<29)
  98#define Src2Imm     (4<<29)
  99#define Src2Mask    (7<<29)
 
 
 
 
 
 
 
 
 
 
 
 100
 101#define X2(x...) x, x
 102#define X3(x...) X2(x), x
 103#define X4(x...) X2(x), X2(x)
 104#define X5(x...) X4(x), x
 105#define X6(x...) X4(x), X2(x)
 106#define X7(x...) X4(x), X3(x)
 107#define X8(x...) X4(x), X4(x)
 108#define X16(x...) X8(x), X8(x)
 109
 110struct opcode {
 111	u32 flags;
 112	u8 intercept;
 113	union {
 114		int (*execute)(struct x86_emulate_ctxt *ctxt);
 115		struct opcode *group;
 116		struct group_dual *gdual;
 117		struct gprefix *gprefix;
 118	} u;
 119	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
 120};
 121
 122struct group_dual {
 123	struct opcode mod012[8];
 124	struct opcode mod3[8];
 125};
 126
 127struct gprefix {
 128	struct opcode pfx_no;
 129	struct opcode pfx_66;
 130	struct opcode pfx_f2;
 131	struct opcode pfx_f3;
 132};
 133
 134/* EFLAGS bit definitions. */
 135#define EFLG_ID (1<<21)
 136#define EFLG_VIP (1<<20)
 137#define EFLG_VIF (1<<19)
 138#define EFLG_AC (1<<18)
 139#define EFLG_VM (1<<17)
 140#define EFLG_RF (1<<16)
 141#define EFLG_IOPL (3<<12)
 142#define EFLG_NT (1<<14)
 143#define EFLG_OF (1<<11)
 144#define EFLG_DF (1<<10)
 145#define EFLG_IF (1<<9)
 146#define EFLG_TF (1<<8)
 147#define EFLG_SF (1<<7)
 148#define EFLG_ZF (1<<6)
 149#define EFLG_AF (1<<4)
 150#define EFLG_PF (1<<2)
 151#define EFLG_CF (1<<0)
 152
 153#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
 154#define EFLG_RESERVED_ONE_MASK 2
 155
 156/*
 157 * Instruction emulation:
 158 * Most instructions are emulated directly via a fragment of inline assembly
 159 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 160 * any modified flags.
 161 */
 162
 163#if defined(CONFIG_X86_64)
 164#define _LO32 "k"		/* force 32-bit operand */
 165#define _STK  "%%rsp"		/* stack pointer */
 166#elif defined(__i386__)
 167#define _LO32 ""		/* force 32-bit operand */
 168#define _STK  "%%esp"		/* stack pointer */
 169#endif
 170
 171/*
 172 * These EFLAGS bits are restored from saved value during emulation, and
 173 * any changes are written back to the saved value after emulation.
 174 */
 175#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
 176
 177/* Before executing instruction: restore necessary bits in EFLAGS. */
 178#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
 179	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
 180	"movl %"_sav",%"_LO32 _tmp"; "                                  \
 181	"push %"_tmp"; "                                                \
 182	"push %"_tmp"; "                                                \
 183	"movl %"_msk",%"_LO32 _tmp"; "                                  \
 184	"andl %"_LO32 _tmp",("_STK"); "                                 \
 185	"pushf; "                                                       \
 186	"notl %"_LO32 _tmp"; "                                          \
 187	"andl %"_LO32 _tmp",("_STK"); "                                 \
 188	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
 189	"pop  %"_tmp"; "                                                \
 190	"orl  %"_LO32 _tmp",("_STK"); "                                 \
 191	"popf; "                                                        \
 192	"pop  %"_sav"; "
 193
 194/* After executing instruction: write-back necessary bits in EFLAGS. */
 195#define _POST_EFLAGS(_sav, _msk, _tmp) \
 196	/* _sav |= EFLAGS & _msk; */		\
 197	"pushf; "				\
 198	"pop  %"_tmp"; "			\
 199	"andl %"_msk",%"_LO32 _tmp"; "		\
 200	"orl  %"_LO32 _tmp",%"_sav"; "
 201
 202#ifdef CONFIG_X86_64
 203#define ON64(x) x
 204#else
 205#define ON64(x)
 206#endif
 207
 208#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
 209	do {								\
 210		__asm__ __volatile__ (					\
 211			_PRE_EFLAGS("0", "4", "2")			\
 212			_op _suffix " %"_x"3,%1; "			\
 213			_POST_EFLAGS("0", "4", "2")			\
 214			: "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
 
 215			  "=&r" (_tmp)					\
 216			: _y ((_src).val), "i" (EFLAGS_MASK));		\
 217	} while (0)
 218
 219
 220/* Raw emulation: instruction has two explicit operands. */
 221#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
 222	do {								\
 223		unsigned long _tmp;					\
 224									\
 225		switch ((_dst).bytes) {					\
 226		case 2:							\
 227			____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
 228			break;						\
 229		case 4:							\
 230			____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
 231			break;						\
 232		case 8:							\
 233			ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
 234			break;						\
 235		}							\
 236	} while (0)
 237
 238#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
 239	do {								     \
 240		unsigned long _tmp;					     \
 241		switch ((_dst).bytes) {				             \
 242		case 1:							     \
 243			____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
 244			break;						     \
 245		default:						     \
 246			__emulate_2op_nobyte(_op, _src, _dst, _eflags,	     \
 247					     _wx, _wy, _lx, _ly, _qx, _qy);  \
 248			break;						     \
 249		}							     \
 250	} while (0)
 251
 252/* Source operand is byte-sized and may be restricted to just %cl. */
 253#define emulate_2op_SrcB(_op, _src, _dst, _eflags)                      \
 254	__emulate_2op(_op, _src, _dst, _eflags,				\
 255		      "b", "c", "b", "c", "b", "c", "b", "c")
 256
 257/* Source operand is byte, word, long or quad sized. */
 258#define emulate_2op_SrcV(_op, _src, _dst, _eflags)                      \
 259	__emulate_2op(_op, _src, _dst, _eflags,				\
 260		      "b", "q", "w", "r", _LO32, "r", "", "r")
 261
 262/* Source operand is word, long or quad sized. */
 263#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags)               \
 264	__emulate_2op_nobyte(_op, _src, _dst, _eflags,			\
 265			     "w", "r", _LO32, "r", "", "r")
 266
 267/* Instruction has three operands and one operand is stored in ECX register */
 268#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type)	\
 269	do {								\
 270		unsigned long _tmp;					\
 271		_type _clv  = (_cl).val;				\
 272		_type _srcv = (_src).val;				\
 273		_type _dstv = (_dst).val;				\
 274									\
 275		__asm__ __volatile__ (					\
 276			_PRE_EFLAGS("0", "5", "2")			\
 277			_op _suffix " %4,%1 \n"				\
 278			_POST_EFLAGS("0", "5", "2")			\
 279			: "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp)	\
 280			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
 281			);						\
 282									\
 283		(_cl).val  = (unsigned long) _clv;			\
 284		(_src).val = (unsigned long) _srcv;			\
 285		(_dst).val = (unsigned long) _dstv;			\
 286	} while (0)
 287
 288#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags)			\
 289	do {								\
 290		switch ((_dst).bytes) {					\
 291		case 2:							\
 292			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,	\
 293					 "w", unsigned short);         	\
 294			break;						\
 295		case 4:							\
 296			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,	\
 297					 "l", unsigned int);           	\
 298			break;						\
 299		case 8:							\
 300			ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
 301					      "q", unsigned long));	\
 302			break;						\
 303		}							\
 304	} while (0)
 305
 306#define __emulate_1op(_op, _dst, _eflags, _suffix)			\
 307	do {								\
 308		unsigned long _tmp;					\
 309									\
 310		__asm__ __volatile__ (					\
 311			_PRE_EFLAGS("0", "3", "2")			\
 312			_op _suffix " %1; "				\
 313			_POST_EFLAGS("0", "3", "2")			\
 314			: "=m" (_eflags), "+m" ((_dst).val),		\
 315			  "=&r" (_tmp)					\
 316			: "i" (EFLAGS_MASK));				\
 317	} while (0)
 318
 319/* Instruction has only one explicit operand (no source operand). */
 320#define emulate_1op(_op, _dst, _eflags)                                    \
 321	do {								\
 322		switch ((_dst).bytes) {				        \
 323		case 1:	__emulate_1op(_op, _dst, _eflags, "b"); break;	\
 324		case 2:	__emulate_1op(_op, _dst, _eflags, "w"); break;	\
 325		case 4:	__emulate_1op(_op, _dst, _eflags, "l"); break;	\
 326		case 8:	ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
 327		}							\
 328	} while (0)
 329
 330#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix)		\
 331	do {								\
 332		unsigned long _tmp;					\
 333									\
 334		__asm__ __volatile__ (					\
 335			_PRE_EFLAGS("0", "4", "1")			\
 336			_op _suffix " %5; "				\
 337			_POST_EFLAGS("0", "4", "1")			\
 338			: "=m" (_eflags), "=&r" (_tmp),			\
 339			  "+a" (_rax), "+d" (_rdx)			\
 340			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
 341			  "a" (_rax), "d" (_rdx));			\
 342	} while (0)
 343
 344#define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
 345	do {								\
 346		unsigned long _tmp;					\
 
 
 347									\
 348		__asm__ __volatile__ (					\
 349			_PRE_EFLAGS("0", "5", "1")			\
 350			"1: \n\t"					\
 351			_op _suffix " %6; "				\
 352			"2: \n\t"					\
 353			_POST_EFLAGS("0", "5", "1")			\
 354			".pushsection .fixup,\"ax\" \n\t"		\
 355			"3: movb $1, %4 \n\t"				\
 356			"jmp 2b \n\t"					\
 357			".popsection \n\t"				\
 358			_ASM_EXTABLE(1b, 3b)				\
 359			: "=m" (_eflags), "=&r" (_tmp),			\
 360			  "+a" (_rax), "+d" (_rdx), "+qm"(_ex)		\
 361			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
 362			  "a" (_rax), "d" (_rdx));			\
 363	} while (0)
 364
 365/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
 366#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags)		\
 367	do {								\
 368		switch((_src).bytes) {					\
 369		case 1:							\
 370			__emulate_1op_rax_rdx(_op, _src, _rax, _rdx,	\
 371					      _eflags, "b");		\
 372			break;						\
 373		case 2:							\
 374			__emulate_1op_rax_rdx(_op, _src, _rax, _rdx,	\
 375					      _eflags, "w");		\
 376			break;						\
 377		case 4:							\
 378			__emulate_1op_rax_rdx(_op, _src, _rax, _rdx,	\
 379					      _eflags, "l");		\
 380			break;						\
 381		case 8:							\
 382			ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
 383						   _eflags, "q"));	\
 384			break;						\
 385		}							\
 386	} while (0)
 387
 388#define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex)	\
 389	do {								\
 390		switch((_src).bytes) {					\
 391		case 1:							\
 392			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx,	\
 393						 _eflags, "b", _ex);	\
 394			break;						\
 395		case 2:							\
 396			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
 397						 _eflags, "w", _ex);	\
 398			break;						\
 399		case 4:							\
 400			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
 401						 _eflags, "l", _ex);	\
 402			break;						\
 403		case 8: ON64(						\
 404			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
 405						 _eflags, "q", _ex));	\
 406			break;						\
 407		}							\
 408	} while (0)
 409
 410static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
 411				    enum x86_intercept intercept,
 412				    enum x86_intercept_stage stage)
 413{
 414	struct x86_instruction_info info = {
 415		.intercept  = intercept,
 416		.rep_prefix = ctxt->rep_prefix,
 417		.modrm_mod  = ctxt->modrm_mod,
 418		.modrm_reg  = ctxt->modrm_reg,
 419		.modrm_rm   = ctxt->modrm_rm,
 420		.src_val    = ctxt->src.val64,
 421		.src_bytes  = ctxt->src.bytes,
 422		.dst_bytes  = ctxt->dst.bytes,
 423		.ad_bytes   = ctxt->ad_bytes,
 424		.next_rip   = ctxt->eip,
 425	};
 426
 427	return ctxt->ops->intercept(ctxt, &info, stage);
 428}
 429
 430static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
 431{
 432	return (1UL << (ctxt->ad_bytes << 3)) - 1;
 433}
 434
 435/* Access/update address held in a register, based on addressing mode. */
 436static inline unsigned long
 437address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
 438{
 439	if (ctxt->ad_bytes == sizeof(unsigned long))
 440		return reg;
 441	else
 442		return reg & ad_mask(ctxt);
 443}
 444
 445static inline unsigned long
 446register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
 447{
 448	return address_mask(ctxt, reg);
 449}
 450
 451static inline void
 452register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
 453{
 454	if (ctxt->ad_bytes == sizeof(unsigned long))
 455		*reg += inc;
 456	else
 457		*reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
 458}
 459
 460static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
 461{
 462	register_address_increment(ctxt, &ctxt->_eip, rel);
 463}
 464
 465static u32 desc_limit_scaled(struct desc_struct *desc)
 466{
 467	u32 limit = get_desc_limit(desc);
 468
 469	return desc->g ? (limit << 12) | 0xfff : limit;
 470}
 471
 472static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
 473{
 474	ctxt->has_seg_override = true;
 475	ctxt->seg_override = seg;
 476}
 477
 478static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
 479{
 480	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
 481		return 0;
 482
 483	return ctxt->ops->get_cached_segment_base(ctxt, seg);
 484}
 485
 486static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
 487{
 488	if (!ctxt->has_seg_override)
 489		return 0;
 490
 491	return ctxt->seg_override;
 492}
 493
 494static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
 495			     u32 error, bool valid)
 496{
 497	ctxt->exception.vector = vec;
 498	ctxt->exception.error_code = error;
 499	ctxt->exception.error_code_valid = valid;
 500	return X86EMUL_PROPAGATE_FAULT;
 501}
 502
 503static int emulate_db(struct x86_emulate_ctxt *ctxt)
 504{
 505	return emulate_exception(ctxt, DB_VECTOR, 0, false);
 506}
 507
 508static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
 509{
 510	return emulate_exception(ctxt, GP_VECTOR, err, true);
 511}
 512
 513static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
 514{
 515	return emulate_exception(ctxt, SS_VECTOR, err, true);
 516}
 517
 518static int emulate_ud(struct x86_emulate_ctxt *ctxt)
 519{
 520	return emulate_exception(ctxt, UD_VECTOR, 0, false);
 521}
 522
 523static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
 524{
 525	return emulate_exception(ctxt, TS_VECTOR, err, true);
 526}
 527
 528static int emulate_de(struct x86_emulate_ctxt *ctxt)
 529{
 530	return emulate_exception(ctxt, DE_VECTOR, 0, false);
 531}
 532
 533static int emulate_nm(struct x86_emulate_ctxt *ctxt)
 534{
 535	return emulate_exception(ctxt, NM_VECTOR, 0, false);
 536}
 537
 538static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
 539{
 540	u16 selector;
 541	struct desc_struct desc;
 542
 543	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
 544	return selector;
 545}
 546
 547static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
 548				 unsigned seg)
 549{
 550	u16 dummy;
 551	u32 base3;
 552	struct desc_struct desc;
 553
 554	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
 555	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
 556}
 557
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 558static int __linearize(struct x86_emulate_ctxt *ctxt,
 559		     struct segmented_address addr,
 560		     unsigned size, bool write, bool fetch,
 561		     ulong *linear)
 562{
 563	struct desc_struct desc;
 564	bool usable;
 565	ulong la;
 566	u32 lim;
 567	u16 sel;
 568	unsigned cpl, rpl;
 569
 570	la = seg_base(ctxt, addr.seg) + addr.ea;
 571	switch (ctxt->mode) {
 572	case X86EMUL_MODE_REAL:
 573		break;
 574	case X86EMUL_MODE_PROT64:
 575		if (((signed long)la << 16) >> 16 != la)
 576			return emulate_gp(ctxt, 0);
 577		break;
 578	default:
 579		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
 580						addr.seg);
 581		if (!usable)
 582			goto bad;
 583		/* code segment or read-only data segment */
 584		if (((desc.type & 8) || !(desc.type & 2)) && write)
 585			goto bad;
 586		/* unreadable code segment */
 587		if (!fetch && (desc.type & 8) && !(desc.type & 2))
 588			goto bad;
 589		lim = desc_limit_scaled(&desc);
 590		if ((desc.type & 8) || !(desc.type & 4)) {
 591			/* expand-up segment */
 592			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
 593				goto bad;
 594		} else {
 595			/* exapand-down segment */
 596			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
 597				goto bad;
 598			lim = desc.d ? 0xffffffff : 0xffff;
 599			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
 600				goto bad;
 601		}
 602		cpl = ctxt->ops->cpl(ctxt);
 603		rpl = sel & 3;
 604		cpl = max(cpl, rpl);
 605		if (!(desc.type & 8)) {
 606			/* data segment */
 607			if (cpl > desc.dpl)
 608				goto bad;
 609		} else if ((desc.type & 8) && !(desc.type & 4)) {
 610			/* nonconforming code segment */
 611			if (cpl != desc.dpl)
 612				goto bad;
 613		} else if ((desc.type & 8) && (desc.type & 4)) {
 614			/* conforming code segment */
 615			if (cpl < desc.dpl)
 616				goto bad;
 617		}
 618		break;
 619	}
 620	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
 621		la &= (u32)-1;
 
 
 622	*linear = la;
 623	return X86EMUL_CONTINUE;
 624bad:
 625	if (addr.seg == VCPU_SREG_SS)
 626		return emulate_ss(ctxt, addr.seg);
 627	else
 628		return emulate_gp(ctxt, addr.seg);
 629}
 630
 631static int linearize(struct x86_emulate_ctxt *ctxt,
 632		     struct segmented_address addr,
 633		     unsigned size, bool write,
 634		     ulong *linear)
 635{
 636	return __linearize(ctxt, addr, size, write, false, linear);
 637}
 638
 639
 640static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
 641			      struct segmented_address addr,
 642			      void *data,
 643			      unsigned size)
 644{
 645	int rc;
 646	ulong linear;
 647
 648	rc = linearize(ctxt, addr, size, false, &linear);
 649	if (rc != X86EMUL_CONTINUE)
 650		return rc;
 651	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
 652}
 653
 654static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt,
 655			      unsigned long eip, u8 *dest)
 
 
 
 
 
 
 656{
 657	struct fetch_cache *fc = &ctxt->fetch;
 658	int rc;
 659	int size, cur_size;
 660
 661	if (eip == fc->end) {
 662		unsigned long linear;
 663		struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
 
 664		cur_size = fc->end - fc->start;
 665		size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
 
 666		rc = __linearize(ctxt, addr, size, false, true, &linear);
 667		if (rc != X86EMUL_CONTINUE)
 668			return rc;
 669		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
 670				      size, &ctxt->exception);
 671		if (rc != X86EMUL_CONTINUE)
 672			return rc;
 673		fc->end += size;
 674	}
 675	*dest = fc->data[eip - fc->start];
 
 676	return X86EMUL_CONTINUE;
 677}
 678
 679static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
 680			 unsigned long eip, void *dest, unsigned size)
 681{
 682	int rc;
 683
 684	/* x86 instructions are limited to 15 bytes. */
 685	if (eip + size - ctxt->eip > 15)
 686		return X86EMUL_UNHANDLEABLE;
 687	while (size--) {
 688		rc = do_insn_fetch_byte(ctxt, eip++, dest++);
 689		if (rc != X86EMUL_CONTINUE)
 690			return rc;
 691	}
 692	return X86EMUL_CONTINUE;
 693}
 694
 695/* Fetch next part of the instruction being emulated. */
 696#define insn_fetch(_type, _size, _eip)					\
 697({	unsigned long _x;						\
 698	rc = do_insn_fetch(ctxt, (_eip), &_x, (_size));			\
 699	if (rc != X86EMUL_CONTINUE)					\
 700		goto done;						\
 701	(_eip) += (_size);						\
 702	(_type)_x;							\
 703})
 704
 705#define insn_fetch_arr(_arr, _size, _eip)				\
 706({	rc = do_insn_fetch(ctxt, (_eip), _arr, (_size));		\
 707	if (rc != X86EMUL_CONTINUE)					\
 708		goto done;						\
 709	(_eip) += (_size);						\
 710})
 711
 712/*
 713 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 714 * pointer into the block that addresses the relevant register.
 715 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 716 */
 717static void *decode_register(u8 modrm_reg, unsigned long *regs,
 718			     int highbyte_regs)
 719{
 720	void *p;
 721
 722	p = &regs[modrm_reg];
 723	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
 724		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
 725	return p;
 726}
 727
 728static int read_descriptor(struct x86_emulate_ctxt *ctxt,
 729			   struct segmented_address addr,
 730			   u16 *size, unsigned long *address, int op_bytes)
 731{
 732	int rc;
 733
 734	if (op_bytes == 2)
 735		op_bytes = 3;
 736	*address = 0;
 737	rc = segmented_read_std(ctxt, addr, size, 2);
 738	if (rc != X86EMUL_CONTINUE)
 739		return rc;
 740	addr.ea += 2;
 741	rc = segmented_read_std(ctxt, addr, address, op_bytes);
 742	return rc;
 743}
 744
 745static int test_cc(unsigned int condition, unsigned int flags)
 746{
 747	int rc = 0;
 748
 749	switch ((condition & 15) >> 1) {
 750	case 0: /* o */
 751		rc |= (flags & EFLG_OF);
 752		break;
 753	case 1: /* b/c/nae */
 754		rc |= (flags & EFLG_CF);
 755		break;
 756	case 2: /* z/e */
 757		rc |= (flags & EFLG_ZF);
 758		break;
 759	case 3: /* be/na */
 760		rc |= (flags & (EFLG_CF|EFLG_ZF));
 761		break;
 762	case 4: /* s */
 763		rc |= (flags & EFLG_SF);
 764		break;
 765	case 5: /* p/pe */
 766		rc |= (flags & EFLG_PF);
 767		break;
 768	case 7: /* le/ng */
 769		rc |= (flags & EFLG_ZF);
 770		/* fall through */
 771	case 6: /* l/nge */
 772		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
 773		break;
 774	}
 775
 776	/* Odd condition identifiers (lsb == 1) have inverted sense. */
 777	return (!!rc ^ (condition & 1));
 778}
 779
 780static void fetch_register_operand(struct operand *op)
 781{
 782	switch (op->bytes) {
 783	case 1:
 784		op->val = *(u8 *)op->addr.reg;
 785		break;
 786	case 2:
 787		op->val = *(u16 *)op->addr.reg;
 788		break;
 789	case 4:
 790		op->val = *(u32 *)op->addr.reg;
 791		break;
 792	case 8:
 793		op->val = *(u64 *)op->addr.reg;
 794		break;
 795	}
 796}
 797
 798static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
 799{
 800	ctxt->ops->get_fpu(ctxt);
 801	switch (reg) {
 802	case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
 803	case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
 804	case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
 805	case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
 806	case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
 807	case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
 808	case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
 809	case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
 810#ifdef CONFIG_X86_64
 811	case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
 812	case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
 813	case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
 814	case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
 815	case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
 816	case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
 817	case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
 818	case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
 819#endif
 820	default: BUG();
 821	}
 822	ctxt->ops->put_fpu(ctxt);
 823}
 824
 825static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
 826			  int reg)
 827{
 828	ctxt->ops->get_fpu(ctxt);
 829	switch (reg) {
 830	case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
 831	case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
 832	case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
 833	case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
 834	case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
 835	case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
 836	case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
 837	case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
 838#ifdef CONFIG_X86_64
 839	case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
 840	case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
 841	case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
 842	case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
 843	case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
 844	case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
 845	case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
 846	case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
 847#endif
 848	default: BUG();
 849	}
 850	ctxt->ops->put_fpu(ctxt);
 851}
 852
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 853static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
 854				    struct operand *op,
 855				    int inhibit_bytereg)
 856{
 857	unsigned reg = ctxt->modrm_reg;
 858	int highbyte_regs = ctxt->rex_prefix == 0;
 859
 860	if (!(ctxt->d & ModRM))
 861		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
 862
 863	if (ctxt->d & Sse) {
 864		op->type = OP_XMM;
 865		op->bytes = 16;
 866		op->addr.xmm = reg;
 867		read_sse_reg(ctxt, &op->vec_val, reg);
 868		return;
 869	}
 
 
 
 
 
 
 
 870
 871	op->type = OP_REG;
 872	if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
 873		op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
 874		op->bytes = 1;
 875	} else {
 876		op->addr.reg = decode_register(reg, ctxt->regs, 0);
 877		op->bytes = ctxt->op_bytes;
 878	}
 879	fetch_register_operand(op);
 880	op->orig_val = op->val;
 881}
 882
 883static int decode_modrm(struct x86_emulate_ctxt *ctxt,
 884			struct operand *op)
 885{
 886	u8 sib;
 887	int index_reg = 0, base_reg = 0, scale;
 888	int rc = X86EMUL_CONTINUE;
 889	ulong modrm_ea = 0;
 890
 891	if (ctxt->rex_prefix) {
 892		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
 893		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
 894		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
 895	}
 896
 897	ctxt->modrm = insn_fetch(u8, 1, ctxt->_eip);
 898	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
 899	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
 900	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
 901	ctxt->modrm_seg = VCPU_SREG_DS;
 902
 903	if (ctxt->modrm_mod == 3) {
 904		op->type = OP_REG;
 905		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
 906		op->addr.reg = decode_register(ctxt->modrm_rm,
 907					       ctxt->regs, ctxt->d & ByteOp);
 908		if (ctxt->d & Sse) {
 909			op->type = OP_XMM;
 910			op->bytes = 16;
 911			op->addr.xmm = ctxt->modrm_rm;
 912			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
 913			return rc;
 914		}
 
 
 
 
 
 
 915		fetch_register_operand(op);
 916		return rc;
 917	}
 918
 919	op->type = OP_MEM;
 920
 921	if (ctxt->ad_bytes == 2) {
 922		unsigned bx = ctxt->regs[VCPU_REGS_RBX];
 923		unsigned bp = ctxt->regs[VCPU_REGS_RBP];
 924		unsigned si = ctxt->regs[VCPU_REGS_RSI];
 925		unsigned di = ctxt->regs[VCPU_REGS_RDI];
 926
 927		/* 16-bit ModR/M decode. */
 928		switch (ctxt->modrm_mod) {
 929		case 0:
 930			if (ctxt->modrm_rm == 6)
 931				modrm_ea += insn_fetch(u16, 2, ctxt->_eip);
 932			break;
 933		case 1:
 934			modrm_ea += insn_fetch(s8, 1, ctxt->_eip);
 935			break;
 936		case 2:
 937			modrm_ea += insn_fetch(u16, 2, ctxt->_eip);
 938			break;
 939		}
 940		switch (ctxt->modrm_rm) {
 941		case 0:
 942			modrm_ea += bx + si;
 943			break;
 944		case 1:
 945			modrm_ea += bx + di;
 946			break;
 947		case 2:
 948			modrm_ea += bp + si;
 949			break;
 950		case 3:
 951			modrm_ea += bp + di;
 952			break;
 953		case 4:
 954			modrm_ea += si;
 955			break;
 956		case 5:
 957			modrm_ea += di;
 958			break;
 959		case 6:
 960			if (ctxt->modrm_mod != 0)
 961				modrm_ea += bp;
 962			break;
 963		case 7:
 964			modrm_ea += bx;
 965			break;
 966		}
 967		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
 968		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
 969			ctxt->modrm_seg = VCPU_SREG_SS;
 970		modrm_ea = (u16)modrm_ea;
 971	} else {
 972		/* 32/64-bit ModR/M decode. */
 973		if ((ctxt->modrm_rm & 7) == 4) {
 974			sib = insn_fetch(u8, 1, ctxt->_eip);
 975			index_reg |= (sib >> 3) & 7;
 976			base_reg |= sib & 7;
 977			scale = sib >> 6;
 978
 979			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
 980				modrm_ea += insn_fetch(s32, 4, ctxt->_eip);
 981			else
 982				modrm_ea += ctxt->regs[base_reg];
 983			if (index_reg != 4)
 984				modrm_ea += ctxt->regs[index_reg] << scale;
 985		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
 986			if (ctxt->mode == X86EMUL_MODE_PROT64)
 987				ctxt->rip_relative = 1;
 988		} else
 989			modrm_ea += ctxt->regs[ctxt->modrm_rm];
 990		switch (ctxt->modrm_mod) {
 991		case 0:
 992			if (ctxt->modrm_rm == 5)
 993				modrm_ea += insn_fetch(s32, 4, ctxt->_eip);
 994			break;
 995		case 1:
 996			modrm_ea += insn_fetch(s8, 1, ctxt->_eip);
 997			break;
 998		case 2:
 999			modrm_ea += insn_fetch(s32, 4, ctxt->_eip);
1000			break;
1001		}
1002	}
1003	op->addr.mem.ea = modrm_ea;
1004done:
1005	return rc;
1006}
1007
1008static int decode_abs(struct x86_emulate_ctxt *ctxt,
1009		      struct operand *op)
1010{
1011	int rc = X86EMUL_CONTINUE;
1012
1013	op->type = OP_MEM;
1014	switch (ctxt->ad_bytes) {
1015	case 2:
1016		op->addr.mem.ea = insn_fetch(u16, 2, ctxt->_eip);
1017		break;
1018	case 4:
1019		op->addr.mem.ea = insn_fetch(u32, 4, ctxt->_eip);
1020		break;
1021	case 8:
1022		op->addr.mem.ea = insn_fetch(u64, 8, ctxt->_eip);
1023		break;
1024	}
1025done:
1026	return rc;
1027}
1028
1029static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1030{
1031	long sv = 0, mask;
1032
1033	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1034		mask = ~(ctxt->dst.bytes * 8 - 1);
1035
1036		if (ctxt->src.bytes == 2)
1037			sv = (s16)ctxt->src.val & (s16)mask;
1038		else if (ctxt->src.bytes == 4)
1039			sv = (s32)ctxt->src.val & (s32)mask;
1040
1041		ctxt->dst.addr.mem.ea += (sv >> 3);
1042	}
1043
1044	/* only subword offset */
1045	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1046}
1047
1048static int read_emulated(struct x86_emulate_ctxt *ctxt,
1049			 unsigned long addr, void *dest, unsigned size)
1050{
1051	int rc;
1052	struct read_cache *mc = &ctxt->mem_read;
1053
1054	while (size) {
1055		int n = min(size, 8u);
1056		size -= n;
1057		if (mc->pos < mc->end)
1058			goto read_cached;
1059
1060		rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
1061					      &ctxt->exception);
1062		if (rc != X86EMUL_CONTINUE)
1063			return rc;
1064		mc->end += n;
1065
1066	read_cached:
1067		memcpy(dest, mc->data + mc->pos, n);
1068		mc->pos += n;
1069		dest += n;
1070		addr += n;
1071	}
1072	return X86EMUL_CONTINUE;
1073}
1074
1075static int segmented_read(struct x86_emulate_ctxt *ctxt,
1076			  struct segmented_address addr,
1077			  void *data,
1078			  unsigned size)
1079{
1080	int rc;
1081	ulong linear;
1082
1083	rc = linearize(ctxt, addr, size, false, &linear);
1084	if (rc != X86EMUL_CONTINUE)
1085		return rc;
1086	return read_emulated(ctxt, linear, data, size);
1087}
1088
1089static int segmented_write(struct x86_emulate_ctxt *ctxt,
1090			   struct segmented_address addr,
1091			   const void *data,
1092			   unsigned size)
1093{
1094	int rc;
1095	ulong linear;
1096
1097	rc = linearize(ctxt, addr, size, true, &linear);
1098	if (rc != X86EMUL_CONTINUE)
1099		return rc;
1100	return ctxt->ops->write_emulated(ctxt, linear, data, size,
1101					 &ctxt->exception);
1102}
1103
1104static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1105			     struct segmented_address addr,
1106			     const void *orig_data, const void *data,
1107			     unsigned size)
1108{
1109	int rc;
1110	ulong linear;
1111
1112	rc = linearize(ctxt, addr, size, true, &linear);
1113	if (rc != X86EMUL_CONTINUE)
1114		return rc;
1115	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1116					   size, &ctxt->exception);
1117}
1118
1119static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1120			   unsigned int size, unsigned short port,
1121			   void *dest)
1122{
1123	struct read_cache *rc = &ctxt->io_read;
1124
1125	if (rc->pos == rc->end) { /* refill pio read ahead */
1126		unsigned int in_page, n;
1127		unsigned int count = ctxt->rep_prefix ?
1128			address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
1129		in_page = (ctxt->eflags & EFLG_DF) ?
1130			offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
1131			PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
1132		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1133			count);
1134		if (n == 0)
1135			n = 1;
1136		rc->pos = rc->end = 0;
1137		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1138			return 0;
1139		rc->end = n * size;
1140	}
1141
1142	memcpy(dest, rc->data + rc->pos, size);
1143	rc->pos += size;
1144	return 1;
1145}
1146
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1147static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1148				     u16 selector, struct desc_ptr *dt)
1149{
1150	struct x86_emulate_ops *ops = ctxt->ops;
1151
1152	if (selector & 1 << 2) {
1153		struct desc_struct desc;
1154		u16 sel;
1155
1156		memset (dt, 0, sizeof *dt);
1157		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1158			return;
1159
1160		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1161		dt->address = get_desc_base(&desc);
1162	} else
1163		ops->get_gdt(ctxt, dt);
1164}
1165
1166/* allowed just for 8 bytes segments */
1167static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1168				   u16 selector, struct desc_struct *desc)
1169{
1170	struct desc_ptr dt;
1171	u16 index = selector >> 3;
1172	ulong addr;
1173
1174	get_descriptor_table_ptr(ctxt, selector, &dt);
1175
1176	if (dt.size < index * 8 + 7)
1177		return emulate_gp(ctxt, selector & 0xfffc);
1178
1179	addr = dt.address + index * 8;
1180	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1181				   &ctxt->exception);
1182}
1183
1184/* allowed just for 8 bytes segments */
1185static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1186				    u16 selector, struct desc_struct *desc)
1187{
1188	struct desc_ptr dt;
1189	u16 index = selector >> 3;
1190	ulong addr;
1191
1192	get_descriptor_table_ptr(ctxt, selector, &dt);
1193
1194	if (dt.size < index * 8 + 7)
1195		return emulate_gp(ctxt, selector & 0xfffc);
1196
1197	addr = dt.address + index * 8;
1198	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
1199				    &ctxt->exception);
1200}
1201
1202/* Does not support long mode */
1203static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1204				   u16 selector, int seg)
1205{
1206	struct desc_struct seg_desc;
1207	u8 dpl, rpl, cpl;
1208	unsigned err_vec = GP_VECTOR;
1209	u32 err_code = 0;
1210	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1211	int ret;
1212
1213	memset(&seg_desc, 0, sizeof seg_desc);
1214
1215	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1216	    || ctxt->mode == X86EMUL_MODE_REAL) {
1217		/* set real mode segment descriptor */
1218		set_desc_base(&seg_desc, selector << 4);
1219		set_desc_limit(&seg_desc, 0xffff);
1220		seg_desc.type = 3;
1221		seg_desc.p = 1;
1222		seg_desc.s = 1;
 
 
1223		goto load;
1224	}
1225
1226	/* NULL selector is not valid for TR, CS and SS */
1227	if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1228	    && null_selector)
1229		goto exception;
1230
1231	/* TR should be in GDT only */
1232	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1233		goto exception;
1234
1235	if (null_selector) /* for NULL selector skip all following checks */
1236		goto load;
1237
1238	ret = read_segment_descriptor(ctxt, selector, &seg_desc);
1239	if (ret != X86EMUL_CONTINUE)
1240		return ret;
1241
1242	err_code = selector & 0xfffc;
1243	err_vec = GP_VECTOR;
1244
1245	/* can't load system descriptor into segment selecor */
1246	if (seg <= VCPU_SREG_GS && !seg_desc.s)
1247		goto exception;
1248
1249	if (!seg_desc.p) {
1250		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1251		goto exception;
1252	}
1253
1254	rpl = selector & 3;
1255	dpl = seg_desc.dpl;
1256	cpl = ctxt->ops->cpl(ctxt);
1257
1258	switch (seg) {
1259	case VCPU_SREG_SS:
1260		/*
1261		 * segment is not a writable data segment or segment
1262		 * selector's RPL != CPL or segment selector's RPL != CPL
1263		 */
1264		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1265			goto exception;
1266		break;
1267	case VCPU_SREG_CS:
1268		if (!(seg_desc.type & 8))
1269			goto exception;
1270
1271		if (seg_desc.type & 4) {
1272			/* conforming */
1273			if (dpl > cpl)
1274				goto exception;
1275		} else {
1276			/* nonconforming */
1277			if (rpl > cpl || dpl != cpl)
1278				goto exception;
1279		}
1280		/* CS(RPL) <- CPL */
1281		selector = (selector & 0xfffc) | cpl;
1282		break;
1283	case VCPU_SREG_TR:
1284		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1285			goto exception;
1286		break;
1287	case VCPU_SREG_LDTR:
1288		if (seg_desc.s || seg_desc.type != 2)
1289			goto exception;
1290		break;
1291	default: /*  DS, ES, FS, or GS */
1292		/*
1293		 * segment is not a data or readable code segment or
1294		 * ((segment is a data or nonconforming code segment)
1295		 * and (both RPL and CPL > DPL))
1296		 */
1297		if ((seg_desc.type & 0xa) == 0x8 ||
1298		    (((seg_desc.type & 0xc) != 0xc) &&
1299		     (rpl > dpl && cpl > dpl)))
1300			goto exception;
1301		break;
1302	}
1303
1304	if (seg_desc.s) {
1305		/* mark segment as accessed */
1306		seg_desc.type |= 1;
1307		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1308		if (ret != X86EMUL_CONTINUE)
1309			return ret;
1310	}
1311load:
1312	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1313	return X86EMUL_CONTINUE;
1314exception:
1315	emulate_exception(ctxt, err_vec, err_code, true);
1316	return X86EMUL_PROPAGATE_FAULT;
1317}
1318
1319static void write_register_operand(struct operand *op)
1320{
1321	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1322	switch (op->bytes) {
1323	case 1:
1324		*(u8 *)op->addr.reg = (u8)op->val;
1325		break;
1326	case 2:
1327		*(u16 *)op->addr.reg = (u16)op->val;
1328		break;
1329	case 4:
1330		*op->addr.reg = (u32)op->val;
1331		break;	/* 64b: zero-extend */
1332	case 8:
1333		*op->addr.reg = op->val;
1334		break;
1335	}
1336}
1337
1338static int writeback(struct x86_emulate_ctxt *ctxt)
1339{
1340	int rc;
1341
1342	switch (ctxt->dst.type) {
1343	case OP_REG:
1344		write_register_operand(&ctxt->dst);
1345		break;
1346	case OP_MEM:
1347		if (ctxt->lock_prefix)
1348			rc = segmented_cmpxchg(ctxt,
1349					       ctxt->dst.addr.mem,
1350					       &ctxt->dst.orig_val,
1351					       &ctxt->dst.val,
1352					       ctxt->dst.bytes);
1353		else
1354			rc = segmented_write(ctxt,
1355					     ctxt->dst.addr.mem,
1356					     &ctxt->dst.val,
1357					     ctxt->dst.bytes);
1358		if (rc != X86EMUL_CONTINUE)
1359			return rc;
1360		break;
1361	case OP_XMM:
1362		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
1363		break;
 
 
 
1364	case OP_NONE:
1365		/* no writeback */
1366		break;
1367	default:
1368		break;
1369	}
1370	return X86EMUL_CONTINUE;
1371}
1372
1373static int em_push(struct x86_emulate_ctxt *ctxt)
1374{
1375	struct segmented_address addr;
1376
1377	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
1378	addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
1379	addr.seg = VCPU_SREG_SS;
1380
1381	/* Disable writeback. */
1382	ctxt->dst.type = OP_NONE;
1383	return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
1384}
1385
1386static int emulate_pop(struct x86_emulate_ctxt *ctxt,
1387		       void *dest, int len)
1388{
1389	int rc;
1390	struct segmented_address addr;
1391
1392	addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
1393	addr.seg = VCPU_SREG_SS;
1394	rc = segmented_read(ctxt, addr, dest, len);
1395	if (rc != X86EMUL_CONTINUE)
1396		return rc;
1397
1398	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
1399	return rc;
1400}
1401
1402static int em_pop(struct x86_emulate_ctxt *ctxt)
1403{
1404	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1405}
1406
1407static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1408			void *dest, int len)
1409{
1410	int rc;
1411	unsigned long val, change_mask;
1412	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1413	int cpl = ctxt->ops->cpl(ctxt);
1414
1415	rc = emulate_pop(ctxt, &val, len);
1416	if (rc != X86EMUL_CONTINUE)
1417		return rc;
1418
1419	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1420		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1421
1422	switch(ctxt->mode) {
1423	case X86EMUL_MODE_PROT64:
1424	case X86EMUL_MODE_PROT32:
1425	case X86EMUL_MODE_PROT16:
1426		if (cpl == 0)
1427			change_mask |= EFLG_IOPL;
1428		if (cpl <= iopl)
1429			change_mask |= EFLG_IF;
1430		break;
1431	case X86EMUL_MODE_VM86:
1432		if (iopl < 3)
1433			return emulate_gp(ctxt, 0);
1434		change_mask |= EFLG_IF;
1435		break;
1436	default: /* real mode */
1437		change_mask |= (EFLG_IOPL | EFLG_IF);
1438		break;
1439	}
1440
1441	*(unsigned long *)dest =
1442		(ctxt->eflags & ~change_mask) | (val & change_mask);
1443
1444	return rc;
1445}
1446
1447static int em_popf(struct x86_emulate_ctxt *ctxt)
1448{
1449	ctxt->dst.type = OP_REG;
1450	ctxt->dst.addr.reg = &ctxt->eflags;
1451	ctxt->dst.bytes = ctxt->op_bytes;
1452	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1453}
1454
1455static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
1456{
 
 
1457	ctxt->src.val = get_segment_selector(ctxt, seg);
1458
1459	return em_push(ctxt);
1460}
1461
1462static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt, int seg)
1463{
 
1464	unsigned long selector;
1465	int rc;
1466
1467	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1468	if (rc != X86EMUL_CONTINUE)
1469		return rc;
1470
1471	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1472	return rc;
1473}
1474
1475static int em_pusha(struct x86_emulate_ctxt *ctxt)
1476{
1477	unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
1478	int rc = X86EMUL_CONTINUE;
1479	int reg = VCPU_REGS_RAX;
1480
1481	while (reg <= VCPU_REGS_RDI) {
1482		(reg == VCPU_REGS_RSP) ?
1483		(ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
1484
1485		rc = em_push(ctxt);
1486		if (rc != X86EMUL_CONTINUE)
1487			return rc;
1488
1489		++reg;
1490	}
1491
1492	return rc;
1493}
1494
1495static int em_pushf(struct x86_emulate_ctxt *ctxt)
1496{
1497	ctxt->src.val =  (unsigned long)ctxt->eflags;
1498	return em_push(ctxt);
1499}
1500
1501static int em_popa(struct x86_emulate_ctxt *ctxt)
1502{
1503	int rc = X86EMUL_CONTINUE;
1504	int reg = VCPU_REGS_RDI;
1505
1506	while (reg >= VCPU_REGS_RAX) {
1507		if (reg == VCPU_REGS_RSP) {
1508			register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
1509							ctxt->op_bytes);
1510			--reg;
1511		}
1512
1513		rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
1514		if (rc != X86EMUL_CONTINUE)
1515			break;
1516		--reg;
1517	}
1518	return rc;
1519}
1520
1521int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1522{
1523	struct x86_emulate_ops *ops = ctxt->ops;
1524	int rc;
1525	struct desc_ptr dt;
1526	gva_t cs_addr;
1527	gva_t eip_addr;
1528	u16 cs, eip;
1529
1530	/* TODO: Add limit checks */
1531	ctxt->src.val = ctxt->eflags;
1532	rc = em_push(ctxt);
1533	if (rc != X86EMUL_CONTINUE)
1534		return rc;
1535
1536	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1537
1538	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1539	rc = em_push(ctxt);
1540	if (rc != X86EMUL_CONTINUE)
1541		return rc;
1542
1543	ctxt->src.val = ctxt->_eip;
1544	rc = em_push(ctxt);
1545	if (rc != X86EMUL_CONTINUE)
1546		return rc;
1547
1548	ops->get_idt(ctxt, &dt);
1549
1550	eip_addr = dt.address + (irq << 2);
1551	cs_addr = dt.address + (irq << 2) + 2;
1552
1553	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1554	if (rc != X86EMUL_CONTINUE)
1555		return rc;
1556
1557	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1558	if (rc != X86EMUL_CONTINUE)
1559		return rc;
1560
1561	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1562	if (rc != X86EMUL_CONTINUE)
1563		return rc;
1564
1565	ctxt->_eip = eip;
1566
1567	return rc;
1568}
1569
1570static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1571{
1572	switch(ctxt->mode) {
1573	case X86EMUL_MODE_REAL:
1574		return emulate_int_real(ctxt, irq);
1575	case X86EMUL_MODE_VM86:
1576	case X86EMUL_MODE_PROT16:
1577	case X86EMUL_MODE_PROT32:
1578	case X86EMUL_MODE_PROT64:
1579	default:
1580		/* Protected mode interrupts unimplemented yet */
1581		return X86EMUL_UNHANDLEABLE;
1582	}
1583}
1584
1585static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1586{
1587	int rc = X86EMUL_CONTINUE;
1588	unsigned long temp_eip = 0;
1589	unsigned long temp_eflags = 0;
1590	unsigned long cs = 0;
1591	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1592			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1593			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1594	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1595
1596	/* TODO: Add stack limit check */
1597
1598	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1599
1600	if (rc != X86EMUL_CONTINUE)
1601		return rc;
1602
1603	if (temp_eip & ~0xffff)
1604		return emulate_gp(ctxt, 0);
1605
1606	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1607
1608	if (rc != X86EMUL_CONTINUE)
1609		return rc;
1610
1611	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1612
1613	if (rc != X86EMUL_CONTINUE)
1614		return rc;
1615
1616	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1617
1618	if (rc != X86EMUL_CONTINUE)
1619		return rc;
1620
1621	ctxt->_eip = temp_eip;
1622
1623
1624	if (ctxt->op_bytes == 4)
1625		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1626	else if (ctxt->op_bytes == 2) {
1627		ctxt->eflags &= ~0xffff;
1628		ctxt->eflags |= temp_eflags;
1629	}
1630
1631	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1632	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1633
1634	return rc;
1635}
1636
1637static int em_iret(struct x86_emulate_ctxt *ctxt)
1638{
1639	switch(ctxt->mode) {
1640	case X86EMUL_MODE_REAL:
1641		return emulate_iret_real(ctxt);
1642	case X86EMUL_MODE_VM86:
1643	case X86EMUL_MODE_PROT16:
1644	case X86EMUL_MODE_PROT32:
1645	case X86EMUL_MODE_PROT64:
1646	default:
1647		/* iret from protected mode unimplemented yet */
1648		return X86EMUL_UNHANDLEABLE;
1649	}
1650}
1651
1652static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
1653{
1654	int rc;
1655	unsigned short sel;
1656
1657	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1658
1659	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1660	if (rc != X86EMUL_CONTINUE)
1661		return rc;
1662
1663	ctxt->_eip = 0;
1664	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1665	return X86EMUL_CONTINUE;
1666}
1667
1668static int em_grp1a(struct x86_emulate_ctxt *ctxt)
1669{
1670	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->dst.bytes);
1671}
1672
1673static int em_grp2(struct x86_emulate_ctxt *ctxt)
1674{
1675	switch (ctxt->modrm_reg) {
1676	case 0:	/* rol */
1677		emulate_2op_SrcB("rol", ctxt->src, ctxt->dst, ctxt->eflags);
1678		break;
1679	case 1:	/* ror */
1680		emulate_2op_SrcB("ror", ctxt->src, ctxt->dst, ctxt->eflags);
1681		break;
1682	case 2:	/* rcl */
1683		emulate_2op_SrcB("rcl", ctxt->src, ctxt->dst, ctxt->eflags);
1684		break;
1685	case 3:	/* rcr */
1686		emulate_2op_SrcB("rcr", ctxt->src, ctxt->dst, ctxt->eflags);
1687		break;
1688	case 4:	/* sal/shl */
1689	case 6:	/* sal/shl */
1690		emulate_2op_SrcB("sal", ctxt->src, ctxt->dst, ctxt->eflags);
1691		break;
1692	case 5:	/* shr */
1693		emulate_2op_SrcB("shr", ctxt->src, ctxt->dst, ctxt->eflags);
1694		break;
1695	case 7:	/* sar */
1696		emulate_2op_SrcB("sar", ctxt->src, ctxt->dst, ctxt->eflags);
1697		break;
1698	}
1699	return X86EMUL_CONTINUE;
1700}
1701
1702static int em_grp3(struct x86_emulate_ctxt *ctxt)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1703{
1704	unsigned long *rax = &ctxt->regs[VCPU_REGS_RAX];
1705	unsigned long *rdx = &ctxt->regs[VCPU_REGS_RDX];
1706	u8 de = 0;
1707
1708	switch (ctxt->modrm_reg) {
1709	case 0 ... 1:	/* test */
1710		emulate_2op_SrcV("test", ctxt->src, ctxt->dst, ctxt->eflags);
1711		break;
1712	case 2:	/* not */
1713		ctxt->dst.val = ~ctxt->dst.val;
1714		break;
1715	case 3:	/* neg */
1716		emulate_1op("neg", ctxt->dst, ctxt->eflags);
1717		break;
1718	case 4: /* mul */
1719		emulate_1op_rax_rdx("mul", ctxt->src, *rax, *rdx, ctxt->eflags);
1720		break;
1721	case 5: /* imul */
1722		emulate_1op_rax_rdx("imul", ctxt->src, *rax, *rdx, ctxt->eflags);
1723		break;
1724	case 6: /* div */
1725		emulate_1op_rax_rdx_ex("div", ctxt->src, *rax, *rdx,
1726				       ctxt->eflags, de);
1727		break;
1728	case 7: /* idiv */
1729		emulate_1op_rax_rdx_ex("idiv", ctxt->src, *rax, *rdx,
1730				       ctxt->eflags, de);
1731		break;
1732	default:
1733		return X86EMUL_UNHANDLEABLE;
1734	}
1735	if (de)
1736		return emulate_de(ctxt);
1737	return X86EMUL_CONTINUE;
1738}
1739
1740static int em_grp45(struct x86_emulate_ctxt *ctxt)
1741{
1742	int rc = X86EMUL_CONTINUE;
1743
1744	switch (ctxt->modrm_reg) {
1745	case 0:	/* inc */
1746		emulate_1op("inc", ctxt->dst, ctxt->eflags);
1747		break;
1748	case 1:	/* dec */
1749		emulate_1op("dec", ctxt->dst, ctxt->eflags);
1750		break;
1751	case 2: /* call near abs */ {
1752		long int old_eip;
1753		old_eip = ctxt->_eip;
1754		ctxt->_eip = ctxt->src.val;
1755		ctxt->src.val = old_eip;
1756		rc = em_push(ctxt);
1757		break;
1758	}
1759	case 4: /* jmp abs */
1760		ctxt->_eip = ctxt->src.val;
1761		break;
1762	case 5: /* jmp far */
1763		rc = em_jmp_far(ctxt);
1764		break;
1765	case 6:	/* push */
1766		rc = em_push(ctxt);
1767		break;
1768	}
1769	return rc;
1770}
1771
1772static int em_grp9(struct x86_emulate_ctxt *ctxt)
1773{
1774	u64 old = ctxt->dst.orig_val64;
1775
1776	if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
1777	    ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
1778		ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1779		ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1780		ctxt->eflags &= ~EFLG_ZF;
1781	} else {
1782		ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
1783			(u32) ctxt->regs[VCPU_REGS_RBX];
1784
1785		ctxt->eflags |= EFLG_ZF;
1786	}
1787	return X86EMUL_CONTINUE;
1788}
1789
1790static int em_ret(struct x86_emulate_ctxt *ctxt)
1791{
1792	ctxt->dst.type = OP_REG;
1793	ctxt->dst.addr.reg = &ctxt->_eip;
1794	ctxt->dst.bytes = ctxt->op_bytes;
1795	return em_pop(ctxt);
1796}
1797
1798static int em_ret_far(struct x86_emulate_ctxt *ctxt)
1799{
1800	int rc;
1801	unsigned long cs;
1802
1803	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
1804	if (rc != X86EMUL_CONTINUE)
1805		return rc;
1806	if (ctxt->op_bytes == 4)
1807		ctxt->_eip = (u32)ctxt->_eip;
1808	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1809	if (rc != X86EMUL_CONTINUE)
1810		return rc;
1811	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1812	return rc;
1813}
1814
1815static int emulate_load_segment(struct x86_emulate_ctxt *ctxt, int seg)
1816{
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1817	unsigned short sel;
1818	int rc;
1819
1820	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1821
1822	rc = load_segment_descriptor(ctxt, sel, seg);
1823	if (rc != X86EMUL_CONTINUE)
1824		return rc;
1825
1826	ctxt->dst.val = ctxt->src.val;
1827	return rc;
1828}
1829
1830static void
1831setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
1832			struct desc_struct *cs, struct desc_struct *ss)
1833{
1834	u16 selector;
1835
1836	memset(cs, 0, sizeof(struct desc_struct));
1837	ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
1838	memset(ss, 0, sizeof(struct desc_struct));
1839
1840	cs->l = 0;		/* will be adjusted later */
1841	set_desc_base(cs, 0);	/* flat segment */
1842	cs->g = 1;		/* 4kb granularity */
1843	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
1844	cs->type = 0x0b;	/* Read, Execute, Accessed */
1845	cs->s = 1;
1846	cs->dpl = 0;		/* will be adjusted later */
1847	cs->p = 1;
1848	cs->d = 1;
1849
1850	set_desc_base(ss, 0);	/* flat segment */
1851	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
1852	ss->g = 1;		/* 4kb granularity */
1853	ss->s = 1;
1854	ss->type = 0x03;	/* Read/Write, Accessed */
1855	ss->d = 1;		/* 32bit stack segment */
1856	ss->dpl = 0;
1857	ss->p = 1;
1858}
1859
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1860static int em_syscall(struct x86_emulate_ctxt *ctxt)
1861{
1862	struct x86_emulate_ops *ops = ctxt->ops;
1863	struct desc_struct cs, ss;
1864	u64 msr_data;
1865	u16 cs_sel, ss_sel;
1866	u64 efer = 0;
1867
1868	/* syscall is not available in real mode */
1869	if (ctxt->mode == X86EMUL_MODE_REAL ||
1870	    ctxt->mode == X86EMUL_MODE_VM86)
1871		return emulate_ud(ctxt);
1872
 
 
 
1873	ops->get_msr(ctxt, MSR_EFER, &efer);
1874	setup_syscalls_segments(ctxt, &cs, &ss);
1875
 
 
 
1876	ops->get_msr(ctxt, MSR_STAR, &msr_data);
1877	msr_data >>= 32;
1878	cs_sel = (u16)(msr_data & 0xfffc);
1879	ss_sel = (u16)(msr_data + 8);
1880
1881	if (efer & EFER_LMA) {
1882		cs.d = 0;
1883		cs.l = 1;
1884	}
1885	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
1886	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
1887
1888	ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
1889	if (efer & EFER_LMA) {
1890#ifdef CONFIG_X86_64
1891		ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1892
1893		ops->get_msr(ctxt,
1894			     ctxt->mode == X86EMUL_MODE_PROT64 ?
1895			     MSR_LSTAR : MSR_CSTAR, &msr_data);
1896		ctxt->_eip = msr_data;
1897
1898		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
1899		ctxt->eflags &= ~(msr_data | EFLG_RF);
1900#endif
1901	} else {
1902		/* legacy mode */
1903		ops->get_msr(ctxt, MSR_STAR, &msr_data);
1904		ctxt->_eip = (u32)msr_data;
1905
1906		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1907	}
1908
1909	return X86EMUL_CONTINUE;
1910}
1911
1912static int em_sysenter(struct x86_emulate_ctxt *ctxt)
1913{
1914	struct x86_emulate_ops *ops = ctxt->ops;
1915	struct desc_struct cs, ss;
1916	u64 msr_data;
1917	u16 cs_sel, ss_sel;
1918	u64 efer = 0;
1919
1920	ops->get_msr(ctxt, MSR_EFER, &efer);
1921	/* inject #GP if in real mode */
1922	if (ctxt->mode == X86EMUL_MODE_REAL)
1923		return emulate_gp(ctxt, 0);
1924
 
 
 
 
 
 
 
 
1925	/* XXX sysenter/sysexit have not been tested in 64bit mode.
1926	* Therefore, we inject an #UD.
1927	*/
1928	if (ctxt->mode == X86EMUL_MODE_PROT64)
1929		return emulate_ud(ctxt);
1930
1931	setup_syscalls_segments(ctxt, &cs, &ss);
1932
1933	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
1934	switch (ctxt->mode) {
1935	case X86EMUL_MODE_PROT32:
1936		if ((msr_data & 0xfffc) == 0x0)
1937			return emulate_gp(ctxt, 0);
1938		break;
1939	case X86EMUL_MODE_PROT64:
1940		if (msr_data == 0x0)
1941			return emulate_gp(ctxt, 0);
1942		break;
1943	}
1944
1945	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1946	cs_sel = (u16)msr_data;
1947	cs_sel &= ~SELECTOR_RPL_MASK;
1948	ss_sel = cs_sel + 8;
1949	ss_sel &= ~SELECTOR_RPL_MASK;
1950	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
1951		cs.d = 0;
1952		cs.l = 1;
1953	}
1954
1955	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
1956	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
1957
1958	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
1959	ctxt->_eip = msr_data;
1960
1961	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
1962	ctxt->regs[VCPU_REGS_RSP] = msr_data;
1963
1964	return X86EMUL_CONTINUE;
1965}
1966
1967static int em_sysexit(struct x86_emulate_ctxt *ctxt)
1968{
1969	struct x86_emulate_ops *ops = ctxt->ops;
1970	struct desc_struct cs, ss;
1971	u64 msr_data;
1972	int usermode;
1973	u16 cs_sel = 0, ss_sel = 0;
1974
1975	/* inject #GP if in real mode or Virtual 8086 mode */
1976	if (ctxt->mode == X86EMUL_MODE_REAL ||
1977	    ctxt->mode == X86EMUL_MODE_VM86)
1978		return emulate_gp(ctxt, 0);
1979
1980	setup_syscalls_segments(ctxt, &cs, &ss);
1981
1982	if ((ctxt->rex_prefix & 0x8) != 0x0)
1983		usermode = X86EMUL_MODE_PROT64;
1984	else
1985		usermode = X86EMUL_MODE_PROT32;
1986
1987	cs.dpl = 3;
1988	ss.dpl = 3;
1989	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
1990	switch (usermode) {
1991	case X86EMUL_MODE_PROT32:
1992		cs_sel = (u16)(msr_data + 16);
1993		if ((msr_data & 0xfffc) == 0x0)
1994			return emulate_gp(ctxt, 0);
1995		ss_sel = (u16)(msr_data + 24);
1996		break;
1997	case X86EMUL_MODE_PROT64:
1998		cs_sel = (u16)(msr_data + 32);
1999		if (msr_data == 0x0)
2000			return emulate_gp(ctxt, 0);
2001		ss_sel = cs_sel + 8;
2002		cs.d = 0;
2003		cs.l = 1;
2004		break;
2005	}
2006	cs_sel |= SELECTOR_RPL_MASK;
2007	ss_sel |= SELECTOR_RPL_MASK;
2008
2009	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2010	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2011
2012	ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
2013	ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
2014
2015	return X86EMUL_CONTINUE;
2016}
2017
2018static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2019{
2020	int iopl;
2021	if (ctxt->mode == X86EMUL_MODE_REAL)
2022		return false;
2023	if (ctxt->mode == X86EMUL_MODE_VM86)
2024		return true;
2025	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2026	return ctxt->ops->cpl(ctxt) > iopl;
2027}
2028
2029static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2030					    u16 port, u16 len)
2031{
2032	struct x86_emulate_ops *ops = ctxt->ops;
2033	struct desc_struct tr_seg;
2034	u32 base3;
2035	int r;
2036	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2037	unsigned mask = (1 << len) - 1;
2038	unsigned long base;
2039
2040	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2041	if (!tr_seg.p)
2042		return false;
2043	if (desc_limit_scaled(&tr_seg) < 103)
2044		return false;
2045	base = get_desc_base(&tr_seg);
2046#ifdef CONFIG_X86_64
2047	base |= ((u64)base3) << 32;
2048#endif
2049	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2050	if (r != X86EMUL_CONTINUE)
2051		return false;
2052	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2053		return false;
2054	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2055	if (r != X86EMUL_CONTINUE)
2056		return false;
2057	if ((perm >> bit_idx) & mask)
2058		return false;
2059	return true;
2060}
2061
2062static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2063				 u16 port, u16 len)
2064{
2065	if (ctxt->perm_ok)
2066		return true;
2067
2068	if (emulator_bad_iopl(ctxt))
2069		if (!emulator_io_port_access_allowed(ctxt, port, len))
2070			return false;
2071
2072	ctxt->perm_ok = true;
2073
2074	return true;
2075}
2076
2077static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2078				struct tss_segment_16 *tss)
2079{
2080	tss->ip = ctxt->_eip;
2081	tss->flag = ctxt->eflags;
2082	tss->ax = ctxt->regs[VCPU_REGS_RAX];
2083	tss->cx = ctxt->regs[VCPU_REGS_RCX];
2084	tss->dx = ctxt->regs[VCPU_REGS_RDX];
2085	tss->bx = ctxt->regs[VCPU_REGS_RBX];
2086	tss->sp = ctxt->regs[VCPU_REGS_RSP];
2087	tss->bp = ctxt->regs[VCPU_REGS_RBP];
2088	tss->si = ctxt->regs[VCPU_REGS_RSI];
2089	tss->di = ctxt->regs[VCPU_REGS_RDI];
2090
2091	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2092	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2093	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2094	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2095	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2096}
2097
2098static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2099				 struct tss_segment_16 *tss)
2100{
2101	int ret;
2102
2103	ctxt->_eip = tss->ip;
2104	ctxt->eflags = tss->flag | 2;
2105	ctxt->regs[VCPU_REGS_RAX] = tss->ax;
2106	ctxt->regs[VCPU_REGS_RCX] = tss->cx;
2107	ctxt->regs[VCPU_REGS_RDX] = tss->dx;
2108	ctxt->regs[VCPU_REGS_RBX] = tss->bx;
2109	ctxt->regs[VCPU_REGS_RSP] = tss->sp;
2110	ctxt->regs[VCPU_REGS_RBP] = tss->bp;
2111	ctxt->regs[VCPU_REGS_RSI] = tss->si;
2112	ctxt->regs[VCPU_REGS_RDI] = tss->di;
2113
2114	/*
2115	 * SDM says that segment selectors are loaded before segment
2116	 * descriptors
2117	 */
2118	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
2119	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2120	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2121	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2122	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2123
2124	/*
2125	 * Now load segment descriptors. If fault happenes at this stage
2126	 * it is handled in a context of new task
2127	 */
2128	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2129	if (ret != X86EMUL_CONTINUE)
2130		return ret;
2131	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2132	if (ret != X86EMUL_CONTINUE)
2133		return ret;
2134	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2135	if (ret != X86EMUL_CONTINUE)
2136		return ret;
2137	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2138	if (ret != X86EMUL_CONTINUE)
2139		return ret;
2140	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2141	if (ret != X86EMUL_CONTINUE)
2142		return ret;
2143
2144	return X86EMUL_CONTINUE;
2145}
2146
2147static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2148			  u16 tss_selector, u16 old_tss_sel,
2149			  ulong old_tss_base, struct desc_struct *new_desc)
2150{
2151	struct x86_emulate_ops *ops = ctxt->ops;
2152	struct tss_segment_16 tss_seg;
2153	int ret;
2154	u32 new_tss_base = get_desc_base(new_desc);
2155
2156	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2157			    &ctxt->exception);
2158	if (ret != X86EMUL_CONTINUE)
2159		/* FIXME: need to provide precise fault address */
2160		return ret;
2161
2162	save_state_to_tss16(ctxt, &tss_seg);
2163
2164	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2165			     &ctxt->exception);
2166	if (ret != X86EMUL_CONTINUE)
2167		/* FIXME: need to provide precise fault address */
2168		return ret;
2169
2170	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2171			    &ctxt->exception);
2172	if (ret != X86EMUL_CONTINUE)
2173		/* FIXME: need to provide precise fault address */
2174		return ret;
2175
2176	if (old_tss_sel != 0xffff) {
2177		tss_seg.prev_task_link = old_tss_sel;
2178
2179		ret = ops->write_std(ctxt, new_tss_base,
2180				     &tss_seg.prev_task_link,
2181				     sizeof tss_seg.prev_task_link,
2182				     &ctxt->exception);
2183		if (ret != X86EMUL_CONTINUE)
2184			/* FIXME: need to provide precise fault address */
2185			return ret;
2186	}
2187
2188	return load_state_from_tss16(ctxt, &tss_seg);
2189}
2190
2191static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2192				struct tss_segment_32 *tss)
2193{
2194	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2195	tss->eip = ctxt->_eip;
2196	tss->eflags = ctxt->eflags;
2197	tss->eax = ctxt->regs[VCPU_REGS_RAX];
2198	tss->ecx = ctxt->regs[VCPU_REGS_RCX];
2199	tss->edx = ctxt->regs[VCPU_REGS_RDX];
2200	tss->ebx = ctxt->regs[VCPU_REGS_RBX];
2201	tss->esp = ctxt->regs[VCPU_REGS_RSP];
2202	tss->ebp = ctxt->regs[VCPU_REGS_RBP];
2203	tss->esi = ctxt->regs[VCPU_REGS_RSI];
2204	tss->edi = ctxt->regs[VCPU_REGS_RDI];
2205
2206	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2207	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2208	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2209	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2210	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
2211	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2212	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2213}
2214
2215static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2216				 struct tss_segment_32 *tss)
2217{
2218	int ret;
2219
2220	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2221		return emulate_gp(ctxt, 0);
2222	ctxt->_eip = tss->eip;
2223	ctxt->eflags = tss->eflags | 2;
 
 
2224	ctxt->regs[VCPU_REGS_RAX] = tss->eax;
2225	ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
2226	ctxt->regs[VCPU_REGS_RDX] = tss->edx;
2227	ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
2228	ctxt->regs[VCPU_REGS_RSP] = tss->esp;
2229	ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
2230	ctxt->regs[VCPU_REGS_RSI] = tss->esi;
2231	ctxt->regs[VCPU_REGS_RDI] = tss->edi;
2232
2233	/*
2234	 * SDM says that segment selectors are loaded before segment
2235	 * descriptors
2236	 */
2237	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2238	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2239	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2240	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2241	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2242	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
2243	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2244
2245	/*
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2246	 * Now load segment descriptors. If fault happenes at this stage
2247	 * it is handled in a context of new task
2248	 */
2249	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2250	if (ret != X86EMUL_CONTINUE)
2251		return ret;
2252	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2253	if (ret != X86EMUL_CONTINUE)
2254		return ret;
2255	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2256	if (ret != X86EMUL_CONTINUE)
2257		return ret;
2258	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2259	if (ret != X86EMUL_CONTINUE)
2260		return ret;
2261	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2262	if (ret != X86EMUL_CONTINUE)
2263		return ret;
2264	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2265	if (ret != X86EMUL_CONTINUE)
2266		return ret;
2267	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2268	if (ret != X86EMUL_CONTINUE)
2269		return ret;
2270
2271	return X86EMUL_CONTINUE;
2272}
2273
2274static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2275			  u16 tss_selector, u16 old_tss_sel,
2276			  ulong old_tss_base, struct desc_struct *new_desc)
2277{
2278	struct x86_emulate_ops *ops = ctxt->ops;
2279	struct tss_segment_32 tss_seg;
2280	int ret;
2281	u32 new_tss_base = get_desc_base(new_desc);
2282
2283	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2284			    &ctxt->exception);
2285	if (ret != X86EMUL_CONTINUE)
2286		/* FIXME: need to provide precise fault address */
2287		return ret;
2288
2289	save_state_to_tss32(ctxt, &tss_seg);
2290
2291	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2292			     &ctxt->exception);
2293	if (ret != X86EMUL_CONTINUE)
2294		/* FIXME: need to provide precise fault address */
2295		return ret;
2296
2297	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2298			    &ctxt->exception);
2299	if (ret != X86EMUL_CONTINUE)
2300		/* FIXME: need to provide precise fault address */
2301		return ret;
2302
2303	if (old_tss_sel != 0xffff) {
2304		tss_seg.prev_task_link = old_tss_sel;
2305
2306		ret = ops->write_std(ctxt, new_tss_base,
2307				     &tss_seg.prev_task_link,
2308				     sizeof tss_seg.prev_task_link,
2309				     &ctxt->exception);
2310		if (ret != X86EMUL_CONTINUE)
2311			/* FIXME: need to provide precise fault address */
2312			return ret;
2313	}
2314
2315	return load_state_from_tss32(ctxt, &tss_seg);
2316}
2317
2318static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2319				   u16 tss_selector, int reason,
2320				   bool has_error_code, u32 error_code)
2321{
2322	struct x86_emulate_ops *ops = ctxt->ops;
2323	struct desc_struct curr_tss_desc, next_tss_desc;
2324	int ret;
2325	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2326	ulong old_tss_base =
2327		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2328	u32 desc_limit;
2329
2330	/* FIXME: old_tss_base == ~0 ? */
2331
2332	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2333	if (ret != X86EMUL_CONTINUE)
2334		return ret;
2335	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2336	if (ret != X86EMUL_CONTINUE)
2337		return ret;
2338
2339	/* FIXME: check that next_tss_desc is tss */
2340
2341	if (reason != TASK_SWITCH_IRET) {
2342		if ((tss_selector & 3) > next_tss_desc.dpl ||
2343		    ops->cpl(ctxt) > next_tss_desc.dpl)
2344			return emulate_gp(ctxt, 0);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2345	}
2346
 
2347	desc_limit = desc_limit_scaled(&next_tss_desc);
2348	if (!next_tss_desc.p ||
2349	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2350	     desc_limit < 0x2b)) {
2351		emulate_ts(ctxt, tss_selector & 0xfffc);
2352		return X86EMUL_PROPAGATE_FAULT;
2353	}
2354
2355	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2356		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2357		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2358	}
2359
2360	if (reason == TASK_SWITCH_IRET)
2361		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2362
2363	/* set back link to prev task only if NT bit is set in eflags
2364	   note that old_tss_sel is not used afetr this point */
2365	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2366		old_tss_sel = 0xffff;
2367
2368	if (next_tss_desc.type & 8)
2369		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2370				     old_tss_base, &next_tss_desc);
2371	else
2372		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2373				     old_tss_base, &next_tss_desc);
2374	if (ret != X86EMUL_CONTINUE)
2375		return ret;
2376
2377	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2378		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2379
2380	if (reason != TASK_SWITCH_IRET) {
2381		next_tss_desc.type |= (1 << 1); /* set busy flag */
2382		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2383	}
2384
2385	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2386	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2387
2388	if (has_error_code) {
2389		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2390		ctxt->lock_prefix = 0;
2391		ctxt->src.val = (unsigned long) error_code;
2392		ret = em_push(ctxt);
2393	}
2394
2395	return ret;
2396}
2397
2398int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2399			 u16 tss_selector, int reason,
2400			 bool has_error_code, u32 error_code)
2401{
2402	int rc;
2403
2404	ctxt->_eip = ctxt->eip;
2405	ctxt->dst.type = OP_NONE;
2406
2407	rc = emulator_do_task_switch(ctxt, tss_selector, reason,
2408				     has_error_code, error_code);
2409
2410	if (rc == X86EMUL_CONTINUE)
2411		ctxt->eip = ctxt->_eip;
2412
2413	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2414}
2415
2416static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
2417			    int reg, struct operand *op)
2418{
2419	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2420
2421	register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
2422	op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
2423	op->addr.mem.seg = seg;
2424}
2425
2426static int em_das(struct x86_emulate_ctxt *ctxt)
2427{
2428	u8 al, old_al;
2429	bool af, cf, old_cf;
2430
2431	cf = ctxt->eflags & X86_EFLAGS_CF;
2432	al = ctxt->dst.val;
2433
2434	old_al = al;
2435	old_cf = cf;
2436	cf = false;
2437	af = ctxt->eflags & X86_EFLAGS_AF;
2438	if ((al & 0x0f) > 9 || af) {
2439		al -= 6;
2440		cf = old_cf | (al >= 250);
2441		af = true;
2442	} else {
2443		af = false;
2444	}
2445	if (old_al > 0x99 || old_cf) {
2446		al -= 0x60;
2447		cf = true;
2448	}
2449
2450	ctxt->dst.val = al;
2451	/* Set PF, ZF, SF */
2452	ctxt->src.type = OP_IMM;
2453	ctxt->src.val = 0;
2454	ctxt->src.bytes = 1;
2455	emulate_2op_SrcV("or", ctxt->src, ctxt->dst, ctxt->eflags);
2456	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
2457	if (cf)
2458		ctxt->eflags |= X86_EFLAGS_CF;
2459	if (af)
2460		ctxt->eflags |= X86_EFLAGS_AF;
2461	return X86EMUL_CONTINUE;
2462}
2463
 
 
 
 
 
 
 
 
 
2464static int em_call_far(struct x86_emulate_ctxt *ctxt)
2465{
2466	u16 sel, old_cs;
2467	ulong old_eip;
2468	int rc;
2469
2470	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2471	old_eip = ctxt->_eip;
2472
2473	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2474	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2475		return X86EMUL_CONTINUE;
2476
2477	ctxt->_eip = 0;
2478	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2479
2480	ctxt->src.val = old_cs;
2481	rc = em_push(ctxt);
2482	if (rc != X86EMUL_CONTINUE)
2483		return rc;
2484
2485	ctxt->src.val = old_eip;
2486	return em_push(ctxt);
2487}
2488
2489static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
2490{
2491	int rc;
2492
2493	ctxt->dst.type = OP_REG;
2494	ctxt->dst.addr.reg = &ctxt->_eip;
2495	ctxt->dst.bytes = ctxt->op_bytes;
2496	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2497	if (rc != X86EMUL_CONTINUE)
2498		return rc;
2499	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
2500	return X86EMUL_CONTINUE;
2501}
2502
2503static int em_add(struct x86_emulate_ctxt *ctxt)
2504{
2505	emulate_2op_SrcV("add", ctxt->src, ctxt->dst, ctxt->eflags);
2506	return X86EMUL_CONTINUE;
2507}
2508
2509static int em_or(struct x86_emulate_ctxt *ctxt)
2510{
2511	emulate_2op_SrcV("or", ctxt->src, ctxt->dst, ctxt->eflags);
2512	return X86EMUL_CONTINUE;
2513}
2514
2515static int em_adc(struct x86_emulate_ctxt *ctxt)
2516{
2517	emulate_2op_SrcV("adc", ctxt->src, ctxt->dst, ctxt->eflags);
2518	return X86EMUL_CONTINUE;
2519}
2520
2521static int em_sbb(struct x86_emulate_ctxt *ctxt)
2522{
2523	emulate_2op_SrcV("sbb", ctxt->src, ctxt->dst, ctxt->eflags);
2524	return X86EMUL_CONTINUE;
2525}
2526
2527static int em_and(struct x86_emulate_ctxt *ctxt)
2528{
2529	emulate_2op_SrcV("and", ctxt->src, ctxt->dst, ctxt->eflags);
2530	return X86EMUL_CONTINUE;
2531}
2532
2533static int em_sub(struct x86_emulate_ctxt *ctxt)
2534{
2535	emulate_2op_SrcV("sub", ctxt->src, ctxt->dst, ctxt->eflags);
2536	return X86EMUL_CONTINUE;
2537}
2538
2539static int em_xor(struct x86_emulate_ctxt *ctxt)
2540{
2541	emulate_2op_SrcV("xor", ctxt->src, ctxt->dst, ctxt->eflags);
2542	return X86EMUL_CONTINUE;
2543}
2544
2545static int em_cmp(struct x86_emulate_ctxt *ctxt)
2546{
2547	emulate_2op_SrcV("cmp", ctxt->src, ctxt->dst, ctxt->eflags);
2548	/* Disable writeback. */
2549	ctxt->dst.type = OP_NONE;
2550	return X86EMUL_CONTINUE;
2551}
2552
2553static int em_test(struct x86_emulate_ctxt *ctxt)
2554{
2555	emulate_2op_SrcV("test", ctxt->src, ctxt->dst, ctxt->eflags);
 
 
2556	return X86EMUL_CONTINUE;
2557}
2558
2559static int em_xchg(struct x86_emulate_ctxt *ctxt)
2560{
2561	/* Write back the register source. */
2562	ctxt->src.val = ctxt->dst.val;
2563	write_register_operand(&ctxt->src);
2564
2565	/* Write back the memory destination with implicit LOCK prefix. */
2566	ctxt->dst.val = ctxt->src.orig_val;
2567	ctxt->lock_prefix = 1;
2568	return X86EMUL_CONTINUE;
2569}
2570
2571static int em_imul(struct x86_emulate_ctxt *ctxt)
2572{
2573	emulate_2op_SrcV_nobyte("imul", ctxt->src, ctxt->dst, ctxt->eflags);
2574	return X86EMUL_CONTINUE;
2575}
2576
2577static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
2578{
2579	ctxt->dst.val = ctxt->src2.val;
2580	return em_imul(ctxt);
2581}
2582
2583static int em_cwd(struct x86_emulate_ctxt *ctxt)
2584{
2585	ctxt->dst.type = OP_REG;
2586	ctxt->dst.bytes = ctxt->src.bytes;
2587	ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
2588	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
2589
2590	return X86EMUL_CONTINUE;
2591}
2592
2593static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
2594{
2595	u64 tsc = 0;
2596
2597	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
2598	ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
2599	ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
2600	return X86EMUL_CONTINUE;
2601}
2602
 
 
 
 
 
 
 
 
 
 
 
2603static int em_mov(struct x86_emulate_ctxt *ctxt)
2604{
2605	ctxt->dst.val = ctxt->src.val;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2606	return X86EMUL_CONTINUE;
2607}
2608
2609static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
2610{
2611	if (ctxt->modrm_reg > VCPU_SREG_GS)
2612		return emulate_ud(ctxt);
2613
2614	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
2615	return X86EMUL_CONTINUE;
2616}
2617
2618static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
2619{
2620	u16 sel = ctxt->src.val;
2621
2622	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
2623		return emulate_ud(ctxt);
2624
2625	if (ctxt->modrm_reg == VCPU_SREG_SS)
2626		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
2627
2628	/* Disable writeback. */
2629	ctxt->dst.type = OP_NONE;
2630	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
2631}
2632
2633static int em_movdqu(struct x86_emulate_ctxt *ctxt)
2634{
2635	memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
2636	return X86EMUL_CONTINUE;
2637}
2638
2639static int em_invlpg(struct x86_emulate_ctxt *ctxt)
2640{
2641	int rc;
2642	ulong linear;
2643
2644	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
2645	if (rc == X86EMUL_CONTINUE)
2646		ctxt->ops->invlpg(ctxt, linear);
2647	/* Disable writeback. */
2648	ctxt->dst.type = OP_NONE;
2649	return X86EMUL_CONTINUE;
2650}
2651
2652static int em_clts(struct x86_emulate_ctxt *ctxt)
2653{
2654	ulong cr0;
2655
2656	cr0 = ctxt->ops->get_cr(ctxt, 0);
2657	cr0 &= ~X86_CR0_TS;
2658	ctxt->ops->set_cr(ctxt, 0, cr0);
2659	return X86EMUL_CONTINUE;
2660}
2661
2662static int em_vmcall(struct x86_emulate_ctxt *ctxt)
2663{
2664	int rc;
2665
2666	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
2667		return X86EMUL_UNHANDLEABLE;
2668
2669	rc = ctxt->ops->fix_hypercall(ctxt);
2670	if (rc != X86EMUL_CONTINUE)
2671		return rc;
2672
2673	/* Let the processor re-execute the fixed hypercall */
2674	ctxt->_eip = ctxt->eip;
2675	/* Disable writeback. */
2676	ctxt->dst.type = OP_NONE;
2677	return X86EMUL_CONTINUE;
2678}
2679
2680static int em_lgdt(struct x86_emulate_ctxt *ctxt)
2681{
2682	struct desc_ptr desc_ptr;
2683	int rc;
2684
2685	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
2686			     &desc_ptr.size, &desc_ptr.address,
2687			     ctxt->op_bytes);
2688	if (rc != X86EMUL_CONTINUE)
2689		return rc;
2690	ctxt->ops->set_gdt(ctxt, &desc_ptr);
2691	/* Disable writeback. */
2692	ctxt->dst.type = OP_NONE;
2693	return X86EMUL_CONTINUE;
2694}
2695
2696static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
2697{
2698	int rc;
2699
2700	rc = ctxt->ops->fix_hypercall(ctxt);
2701
2702	/* Disable writeback. */
2703	ctxt->dst.type = OP_NONE;
2704	return rc;
2705}
2706
2707static int em_lidt(struct x86_emulate_ctxt *ctxt)
2708{
2709	struct desc_ptr desc_ptr;
2710	int rc;
2711
2712	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
2713			     &desc_ptr.size, &desc_ptr.address,
2714			     ctxt->op_bytes);
2715	if (rc != X86EMUL_CONTINUE)
2716		return rc;
2717	ctxt->ops->set_idt(ctxt, &desc_ptr);
2718	/* Disable writeback. */
2719	ctxt->dst.type = OP_NONE;
2720	return X86EMUL_CONTINUE;
2721}
2722
2723static int em_smsw(struct x86_emulate_ctxt *ctxt)
2724{
2725	ctxt->dst.bytes = 2;
2726	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
2727	return X86EMUL_CONTINUE;
2728}
2729
2730static int em_lmsw(struct x86_emulate_ctxt *ctxt)
2731{
2732	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
2733			  | (ctxt->src.val & 0x0f));
2734	ctxt->dst.type = OP_NONE;
2735	return X86EMUL_CONTINUE;
2736}
2737
2738static int em_loop(struct x86_emulate_ctxt *ctxt)
2739{
2740	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
2741	if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
2742	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
2743		jmp_rel(ctxt, ctxt->src.val);
2744
2745	return X86EMUL_CONTINUE;
2746}
2747
2748static int em_jcxz(struct x86_emulate_ctxt *ctxt)
2749{
2750	if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
2751		jmp_rel(ctxt, ctxt->src.val);
2752
2753	return X86EMUL_CONTINUE;
2754}
2755
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2756static int em_cli(struct x86_emulate_ctxt *ctxt)
2757{
2758	if (emulator_bad_iopl(ctxt))
2759		return emulate_gp(ctxt, 0);
2760
2761	ctxt->eflags &= ~X86_EFLAGS_IF;
2762	return X86EMUL_CONTINUE;
2763}
2764
2765static int em_sti(struct x86_emulate_ctxt *ctxt)
2766{
2767	if (emulator_bad_iopl(ctxt))
2768		return emulate_gp(ctxt, 0);
2769
2770	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
2771	ctxt->eflags |= X86_EFLAGS_IF;
2772	return X86EMUL_CONTINUE;
2773}
2774
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2775static bool valid_cr(int nr)
2776{
2777	switch (nr) {
2778	case 0:
2779	case 2 ... 4:
2780	case 8:
2781		return true;
2782	default:
2783		return false;
2784	}
2785}
2786
2787static int check_cr_read(struct x86_emulate_ctxt *ctxt)
2788{
2789	if (!valid_cr(ctxt->modrm_reg))
2790		return emulate_ud(ctxt);
2791
2792	return X86EMUL_CONTINUE;
2793}
2794
2795static int check_cr_write(struct x86_emulate_ctxt *ctxt)
2796{
2797	u64 new_val = ctxt->src.val64;
2798	int cr = ctxt->modrm_reg;
2799	u64 efer = 0;
2800
2801	static u64 cr_reserved_bits[] = {
2802		0xffffffff00000000ULL,
2803		0, 0, 0, /* CR3 checked later */
2804		CR4_RESERVED_BITS,
2805		0, 0, 0,
2806		CR8_RESERVED_BITS,
2807	};
2808
2809	if (!valid_cr(cr))
2810		return emulate_ud(ctxt);
2811
2812	if (new_val & cr_reserved_bits[cr])
2813		return emulate_gp(ctxt, 0);
2814
2815	switch (cr) {
2816	case 0: {
2817		u64 cr4;
2818		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
2819		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
2820			return emulate_gp(ctxt, 0);
2821
2822		cr4 = ctxt->ops->get_cr(ctxt, 4);
2823		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
2824
2825		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
2826		    !(cr4 & X86_CR4_PAE))
2827			return emulate_gp(ctxt, 0);
2828
2829		break;
2830		}
2831	case 3: {
2832		u64 rsvd = 0;
2833
2834		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
2835		if (efer & EFER_LMA)
2836			rsvd = CR3_L_MODE_RESERVED_BITS;
2837		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
2838			rsvd = CR3_PAE_RESERVED_BITS;
2839		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
2840			rsvd = CR3_NONPAE_RESERVED_BITS;
2841
2842		if (new_val & rsvd)
2843			return emulate_gp(ctxt, 0);
2844
2845		break;
2846		}
2847	case 4: {
2848		u64 cr4;
2849
2850		cr4 = ctxt->ops->get_cr(ctxt, 4);
2851		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
2852
2853		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
2854			return emulate_gp(ctxt, 0);
2855
2856		break;
2857		}
2858	}
2859
2860	return X86EMUL_CONTINUE;
2861}
2862
2863static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
2864{
2865	unsigned long dr7;
2866
2867	ctxt->ops->get_dr(ctxt, 7, &dr7);
2868
2869	/* Check if DR7.Global_Enable is set */
2870	return dr7 & (1 << 13);
2871}
2872
2873static int check_dr_read(struct x86_emulate_ctxt *ctxt)
2874{
2875	int dr = ctxt->modrm_reg;
2876	u64 cr4;
2877
2878	if (dr > 7)
2879		return emulate_ud(ctxt);
2880
2881	cr4 = ctxt->ops->get_cr(ctxt, 4);
2882	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
2883		return emulate_ud(ctxt);
2884
2885	if (check_dr7_gd(ctxt))
2886		return emulate_db(ctxt);
2887
2888	return X86EMUL_CONTINUE;
2889}
2890
2891static int check_dr_write(struct x86_emulate_ctxt *ctxt)
2892{
2893	u64 new_val = ctxt->src.val64;
2894	int dr = ctxt->modrm_reg;
2895
2896	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
2897		return emulate_gp(ctxt, 0);
2898
2899	return check_dr_read(ctxt);
2900}
2901
2902static int check_svme(struct x86_emulate_ctxt *ctxt)
2903{
2904	u64 efer;
2905
2906	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
2907
2908	if (!(efer & EFER_SVME))
2909		return emulate_ud(ctxt);
2910
2911	return X86EMUL_CONTINUE;
2912}
2913
2914static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
2915{
2916	u64 rax = ctxt->regs[VCPU_REGS_RAX];
2917
2918	/* Valid physical address? */
2919	if (rax & 0xffff000000000000ULL)
2920		return emulate_gp(ctxt, 0);
2921
2922	return check_svme(ctxt);
2923}
2924
2925static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
2926{
2927	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
2928
2929	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
2930		return emulate_ud(ctxt);
2931
2932	return X86EMUL_CONTINUE;
2933}
2934
2935static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
2936{
2937	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
2938	u64 rcx = ctxt->regs[VCPU_REGS_RCX];
2939
2940	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
2941	    (rcx > 3))
2942		return emulate_gp(ctxt, 0);
2943
2944	return X86EMUL_CONTINUE;
2945}
2946
2947static int check_perm_in(struct x86_emulate_ctxt *ctxt)
2948{
2949	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
2950	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
2951		return emulate_gp(ctxt, 0);
2952
2953	return X86EMUL_CONTINUE;
2954}
2955
2956static int check_perm_out(struct x86_emulate_ctxt *ctxt)
2957{
2958	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
2959	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
2960		return emulate_gp(ctxt, 0);
2961
2962	return X86EMUL_CONTINUE;
2963}
2964
2965#define D(_y) { .flags = (_y) }
2966#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
2967#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
2968		      .check_perm = (_p) }
2969#define N    D(0)
2970#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
2971#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
2972#define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
2973#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
2974#define II(_f, _e, _i) \
2975	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
2976#define IIP(_f, _e, _i, _p) \
2977	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
2978	  .check_perm = (_p) }
2979#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
2980
2981#define D2bv(_f)      D((_f) | ByteOp), D(_f)
2982#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
2983#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
 
 
2984
2985#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
2986		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
2987		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
2988
2989static struct opcode group7_rm1[] = {
2990	DI(SrcNone | ModRM | Priv, monitor),
2991	DI(SrcNone | ModRM | Priv, mwait),
2992	N, N, N, N, N, N,
2993};
2994
2995static struct opcode group7_rm3[] = {
2996	DIP(SrcNone | ModRM | Prot | Priv, vmrun,   check_svme_pa),
2997	II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
2998	DIP(SrcNone | ModRM | Prot | Priv, vmload,  check_svme_pa),
2999	DIP(SrcNone | ModRM | Prot | Priv, vmsave,  check_svme_pa),
3000	DIP(SrcNone | ModRM | Prot | Priv, stgi,    check_svme),
3001	DIP(SrcNone | ModRM | Prot | Priv, clgi,    check_svme),
3002	DIP(SrcNone | ModRM | Prot | Priv, skinit,  check_svme),
3003	DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
3004};
3005
3006static struct opcode group7_rm7[] = {
3007	N,
3008	DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
3009	N, N, N, N, N, N,
3010};
3011
3012static struct opcode group1[] = {
3013	I(Lock, em_add),
3014	I(Lock, em_or),
3015	I(Lock, em_adc),
3016	I(Lock, em_sbb),
3017	I(Lock, em_and),
3018	I(Lock, em_sub),
3019	I(Lock, em_xor),
3020	I(0, em_cmp),
3021};
3022
3023static struct opcode group1A[] = {
3024	D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
3025};
3026
3027static struct opcode group3[] = {
3028	D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
3029	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
3030	X4(D(SrcMem | ModRM)),
 
 
 
 
 
3031};
3032
3033static struct opcode group4[] = {
3034	D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
 
3035	N, N, N, N, N, N,
3036};
3037
3038static struct opcode group5[] = {
3039	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
3040	D(SrcMem | ModRM | Stack),
3041	I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
3042	D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
3043	D(SrcMem | ModRM | Stack), N,
 
 
3044};
3045
3046static struct opcode group6[] = {
3047	DI(ModRM | Prot,        sldt),
3048	DI(ModRM | Prot,        str),
3049	DI(ModRM | Prot | Priv, lldt),
3050	DI(ModRM | Prot | Priv, ltr),
3051	N, N, N, N,
3052};
3053
3054static struct group_dual group7 = { {
3055	DI(ModRM | Mov | DstMem | Priv, sgdt),
3056	DI(ModRM | Mov | DstMem | Priv, sidt),
3057	II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
3058	II(ModRM | SrcMem | Priv, em_lidt, lidt),
3059	II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
3060	II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
3061	II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
3062}, {
3063	I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
3064	EXT(0, group7_rm1),
3065	N, EXT(0, group7_rm3),
3066	II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
3067	II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
 
3068} };
3069
3070static struct opcode group8[] = {
3071	N, N, N, N,
3072	D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
3073	D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
 
 
3074};
3075
3076static struct group_dual group9 = { {
3077	N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
3078}, {
3079	N, N, N, N, N, N, N, N,
3080} };
3081
3082static struct opcode group11[] = {
3083	I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
 
3084};
3085
3086static struct gprefix pfx_0f_6f_0f_7f = {
3087	N, N, N, I(Sse, em_movdqu),
 
 
 
 
3088};
3089
3090static struct opcode opcode_table[256] = {
3091	/* 0x00 - 0x07 */
3092	I6ALU(Lock, em_add),
3093	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
 
3094	/* 0x08 - 0x0F */
3095	I6ALU(Lock, em_or),
3096	D(ImplicitOps | Stack | No64), N,
 
3097	/* 0x10 - 0x17 */
3098	I6ALU(Lock, em_adc),
3099	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
 
3100	/* 0x18 - 0x1F */
3101	I6ALU(Lock, em_sbb),
3102	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
 
3103	/* 0x20 - 0x27 */
3104	I6ALU(Lock, em_and), N, N,
3105	/* 0x28 - 0x2F */
3106	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3107	/* 0x30 - 0x37 */
3108	I6ALU(Lock, em_xor), N, N,
3109	/* 0x38 - 0x3F */
3110	I6ALU(0, em_cmp), N, N,
3111	/* 0x40 - 0x4F */
3112	X16(D(DstReg)),
3113	/* 0x50 - 0x57 */
3114	X8(I(SrcReg | Stack, em_push)),
3115	/* 0x58 - 0x5F */
3116	X8(I(DstReg | Stack, em_pop)),
3117	/* 0x60 - 0x67 */
3118	I(ImplicitOps | Stack | No64, em_pusha),
3119	I(ImplicitOps | Stack | No64, em_popa),
3120	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
3121	N, N, N, N,
3122	/* 0x68 - 0x6F */
3123	I(SrcImm | Mov | Stack, em_push),
3124	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3125	I(SrcImmByte | Mov | Stack, em_push),
3126	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3127	D2bvIP(DstDI | SrcDX | Mov | String, ins, check_perm_in), /* insb, insw/insd */
3128	D2bvIP(SrcSI | DstDX | String, outs, check_perm_out), /* outsb, outsw/outsd */
3129	/* 0x70 - 0x7F */
3130	X16(D(SrcImmByte)),
3131	/* 0x80 - 0x87 */
3132	G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
3133	G(DstMem | SrcImm | ModRM | Group, group1),
3134	G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
3135	G(DstMem | SrcImmByte | ModRM | Group, group1),
3136	I2bv(DstMem | SrcReg | ModRM, em_test),
3137	I2bv(DstMem | SrcReg | ModRM | Lock, em_xchg),
3138	/* 0x88 - 0x8F */
3139	I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
3140	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3141	I(DstMem | SrcNone | ModRM | Mov, em_mov_rm_sreg),
3142	D(ModRM | SrcMem | NoAccess | DstReg),
3143	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
3144	G(0, group1A),
3145	/* 0x90 - 0x97 */
3146	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3147	/* 0x98 - 0x9F */
3148	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3149	I(SrcImmFAddr | No64, em_call_far), N,
3150	II(ImplicitOps | Stack, em_pushf, pushf),
3151	II(ImplicitOps | Stack, em_popf, popf), N, N,
3152	/* 0xA0 - 0xA7 */
3153	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3154	I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
3155	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3156	I2bv(SrcSI | DstDI | String, em_cmp),
3157	/* 0xA8 - 0xAF */
3158	I2bv(DstAcc | SrcImm, em_test),
3159	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
3160	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3161	I2bv(SrcAcc | DstDI | String, em_cmp),
3162	/* 0xB0 - 0xB7 */
3163	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3164	/* 0xB8 - 0xBF */
3165	X8(I(DstReg | SrcImm | Mov, em_mov)),
3166	/* 0xC0 - 0xC7 */
3167	D2bv(DstMem | SrcImmByte | ModRM),
3168	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3169	I(ImplicitOps | Stack, em_ret),
3170	D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
 
3171	G(ByteOp, group11), G(0, group11),
3172	/* 0xC8 - 0xCF */
3173	N, N, N, I(ImplicitOps | Stack, em_ret_far),
3174	D(ImplicitOps), DI(SrcImmByte, intn),
3175	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3176	/* 0xD0 - 0xD7 */
3177	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3178	N, N, N, N,
3179	/* 0xD8 - 0xDF */
3180	N, N, N, N, N, N, N, N,
3181	/* 0xE0 - 0xE7 */
3182	X3(I(SrcImmByte, em_loop)),
3183	I(SrcImmByte, em_jcxz),
3184	D2bvIP(SrcImmUByte | DstAcc, in,  check_perm_in),
3185	D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
3186	/* 0xE8 - 0xEF */
3187	D(SrcImm | Stack), D(SrcImm | ImplicitOps),
3188	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3189	D2bvIP(SrcDX | DstAcc, in,  check_perm_in),
3190	D2bvIP(SrcAcc | DstDX, out, check_perm_out),
3191	/* 0xF0 - 0xF7 */
3192	N, DI(ImplicitOps, icebp), N, N,
3193	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
3194	G(ByteOp, group3), G(0, group3),
3195	/* 0xF8 - 0xFF */
3196	D(ImplicitOps), D(ImplicitOps),
3197	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3198	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
3199};
3200
3201static struct opcode twobyte_table[256] = {
3202	/* 0x00 - 0x0F */
3203	G(0, group6), GD(0, &group7), N, N,
3204	N, I(ImplicitOps | VendorSpecific, em_syscall),
3205	II(ImplicitOps | Priv, em_clts, clts), N,
3206	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3207	N, D(ImplicitOps | ModRM), N, N,
3208	/* 0x10 - 0x1F */
3209	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
3210	/* 0x20 - 0x2F */
3211	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3212	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3213	DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
3214	DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
 
 
3215	N, N, N, N,
3216	N, N, N, N, N, N, N, N,
3217	/* 0x30 - 0x3F */
3218	DI(ImplicitOps | Priv, wrmsr),
3219	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3220	DI(ImplicitOps | Priv, rdmsr),
3221	DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
3222	I(ImplicitOps | VendorSpecific, em_sysenter),
3223	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
3224	N, N,
3225	N, N, N, N, N, N, N, N,
3226	/* 0x40 - 0x4F */
3227	X16(D(DstReg | SrcMem | ModRM | Mov)),
3228	/* 0x50 - 0x5F */
3229	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3230	/* 0x60 - 0x6F */
3231	N, N, N, N,
3232	N, N, N, N,
3233	N, N, N, N,
3234	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3235	/* 0x70 - 0x7F */
3236	N, N, N, N,
3237	N, N, N, N,
3238	N, N, N, N,
3239	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3240	/* 0x80 - 0x8F */
3241	X16(D(SrcImm)),
3242	/* 0x90 - 0x9F */
3243	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3244	/* 0xA0 - 0xA7 */
3245	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
3246	DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
3247	D(DstMem | SrcReg | Src2ImmByte | ModRM),
3248	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
3249	/* 0xA8 - 0xAF */
3250	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
3251	DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
 
3252	D(DstMem | SrcReg | Src2ImmByte | ModRM),
3253	D(DstMem | SrcReg | Src2CL | ModRM),
3254	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
3255	/* 0xB0 - 0xB7 */
3256	D2bv(DstMem | SrcReg | ModRM | Lock),
3257	D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
3258	D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
3259	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
 
 
3260	/* 0xB8 - 0xBF */
3261	N, N,
3262	G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
3263	D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
3264	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
 
3265	/* 0xC0 - 0xCF */
3266	D2bv(DstMem | SrcReg | ModRM | Lock),
3267	N, D(DstMem | SrcReg | ModRM | Mov),
3268	N, N, N, GD(0, &group9),
3269	N, N, N, N, N, N, N, N,
3270	/* 0xD0 - 0xDF */
3271	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3272	/* 0xE0 - 0xEF */
3273	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3274	/* 0xF0 - 0xFF */
3275	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
3276};
3277
3278#undef D
3279#undef N
3280#undef G
3281#undef GD
3282#undef I
3283#undef GP
3284#undef EXT
3285
3286#undef D2bv
3287#undef D2bvIP
3288#undef I2bv
 
3289#undef I6ALU
3290
3291static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
3292{
3293	unsigned size;
3294
3295	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3296	if (size == 8)
3297		size = 4;
3298	return size;
3299}
3300
3301static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
3302		      unsigned size, bool sign_extension)
3303{
3304	int rc = X86EMUL_CONTINUE;
3305
3306	op->type = OP_IMM;
3307	op->bytes = size;
3308	op->addr.mem.ea = ctxt->_eip;
3309	/* NB. Immediates are sign-extended as necessary. */
3310	switch (op->bytes) {
3311	case 1:
3312		op->val = insn_fetch(s8, 1, ctxt->_eip);
3313		break;
3314	case 2:
3315		op->val = insn_fetch(s16, 2, ctxt->_eip);
3316		break;
3317	case 4:
3318		op->val = insn_fetch(s32, 4, ctxt->_eip);
3319		break;
3320	}
3321	if (!sign_extension) {
3322		switch (op->bytes) {
3323		case 1:
3324			op->val &= 0xff;
3325			break;
3326		case 2:
3327			op->val &= 0xffff;
3328			break;
3329		case 4:
3330			op->val &= 0xffffffff;
3331			break;
3332		}
3333	}
3334done:
3335	return rc;
3336}
3337
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3338int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
3339{
3340	int rc = X86EMUL_CONTINUE;
3341	int mode = ctxt->mode;
3342	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
3343	bool op_prefix = false;
3344	struct opcode opcode;
3345	struct operand memop = { .type = OP_NONE }, *memopp = NULL;
3346
 
 
3347	ctxt->_eip = ctxt->eip;
3348	ctxt->fetch.start = ctxt->_eip;
3349	ctxt->fetch.end = ctxt->fetch.start + insn_len;
3350	if (insn_len > 0)
3351		memcpy(ctxt->fetch.data, insn, insn_len);
3352
3353	switch (mode) {
3354	case X86EMUL_MODE_REAL:
3355	case X86EMUL_MODE_VM86:
3356	case X86EMUL_MODE_PROT16:
3357		def_op_bytes = def_ad_bytes = 2;
3358		break;
3359	case X86EMUL_MODE_PROT32:
3360		def_op_bytes = def_ad_bytes = 4;
3361		break;
3362#ifdef CONFIG_X86_64
3363	case X86EMUL_MODE_PROT64:
3364		def_op_bytes = 4;
3365		def_ad_bytes = 8;
3366		break;
3367#endif
3368	default:
3369		return -1;
3370	}
3371
3372	ctxt->op_bytes = def_op_bytes;
3373	ctxt->ad_bytes = def_ad_bytes;
3374
3375	/* Legacy prefixes. */
3376	for (;;) {
3377		switch (ctxt->b = insn_fetch(u8, 1, ctxt->_eip)) {
3378		case 0x66:	/* operand-size override */
3379			op_prefix = true;
3380			/* switch between 2/4 bytes */
3381			ctxt->op_bytes = def_op_bytes ^ 6;
3382			break;
3383		case 0x67:	/* address-size override */
3384			if (mode == X86EMUL_MODE_PROT64)
3385				/* switch between 4/8 bytes */
3386				ctxt->ad_bytes = def_ad_bytes ^ 12;
3387			else
3388				/* switch between 2/4 bytes */
3389				ctxt->ad_bytes = def_ad_bytes ^ 6;
3390			break;
3391		case 0x26:	/* ES override */
3392		case 0x2e:	/* CS override */
3393		case 0x36:	/* SS override */
3394		case 0x3e:	/* DS override */
3395			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
3396			break;
3397		case 0x64:	/* FS override */
3398		case 0x65:	/* GS override */
3399			set_seg_override(ctxt, ctxt->b & 7);
3400			break;
3401		case 0x40 ... 0x4f: /* REX */
3402			if (mode != X86EMUL_MODE_PROT64)
3403				goto done_prefixes;
3404			ctxt->rex_prefix = ctxt->b;
3405			continue;
3406		case 0xf0:	/* LOCK */
3407			ctxt->lock_prefix = 1;
3408			break;
3409		case 0xf2:	/* REPNE/REPNZ */
3410		case 0xf3:	/* REP/REPE/REPZ */
3411			ctxt->rep_prefix = ctxt->b;
3412			break;
3413		default:
3414			goto done_prefixes;
3415		}
3416
3417		/* Any legacy prefix after a REX prefix nullifies its effect. */
3418
3419		ctxt->rex_prefix = 0;
3420	}
3421
3422done_prefixes:
3423
3424	/* REX prefix. */
3425	if (ctxt->rex_prefix & 8)
3426		ctxt->op_bytes = 8;	/* REX.W */
3427
3428	/* Opcode byte(s). */
3429	opcode = opcode_table[ctxt->b];
3430	/* Two-byte opcode? */
3431	if (ctxt->b == 0x0f) {
3432		ctxt->twobyte = 1;
3433		ctxt->b = insn_fetch(u8, 1, ctxt->_eip);
3434		opcode = twobyte_table[ctxt->b];
3435	}
3436	ctxt->d = opcode.flags;
3437
 
 
 
3438	while (ctxt->d & GroupMask) {
3439		switch (ctxt->d & GroupMask) {
3440		case Group:
3441			ctxt->modrm = insn_fetch(u8, 1, ctxt->_eip);
3442			--ctxt->_eip;
3443			goffset = (ctxt->modrm >> 3) & 7;
3444			opcode = opcode.u.group[goffset];
3445			break;
3446		case GroupDual:
3447			ctxt->modrm = insn_fetch(u8, 1, ctxt->_eip);
3448			--ctxt->_eip;
3449			goffset = (ctxt->modrm >> 3) & 7;
3450			if ((ctxt->modrm >> 6) == 3)
3451				opcode = opcode.u.gdual->mod3[goffset];
3452			else
3453				opcode = opcode.u.gdual->mod012[goffset];
3454			break;
3455		case RMExt:
3456			goffset = ctxt->modrm & 7;
3457			opcode = opcode.u.group[goffset];
3458			break;
3459		case Prefix:
3460			if (ctxt->rep_prefix && op_prefix)
3461				return X86EMUL_UNHANDLEABLE;
3462			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
3463			switch (simd_prefix) {
3464			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
3465			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
3466			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
3467			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
3468			}
3469			break;
3470		default:
3471			return X86EMUL_UNHANDLEABLE;
3472		}
3473
3474		ctxt->d &= ~GroupMask;
3475		ctxt->d |= opcode.flags;
3476	}
3477
3478	ctxt->execute = opcode.u.execute;
3479	ctxt->check_perm = opcode.check_perm;
3480	ctxt->intercept = opcode.intercept;
3481
3482	/* Unrecognised? */
3483	if (ctxt->d == 0 || (ctxt->d & Undefined))
3484		return -1;
3485
3486	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
3487		return -1;
3488
3489	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
3490		ctxt->op_bytes = 8;
3491
3492	if (ctxt->d & Op3264) {
3493		if (mode == X86EMUL_MODE_PROT64)
3494			ctxt->op_bytes = 8;
3495		else
3496			ctxt->op_bytes = 4;
3497	}
3498
3499	if (ctxt->d & Sse)
3500		ctxt->op_bytes = 16;
 
 
3501
3502	/* ModRM and SIB bytes. */
3503	if (ctxt->d & ModRM) {
3504		rc = decode_modrm(ctxt, &memop);
3505		if (!ctxt->has_seg_override)
3506			set_seg_override(ctxt, ctxt->modrm_seg);
3507	} else if (ctxt->d & MemAbs)
3508		rc = decode_abs(ctxt, &memop);
3509	if (rc != X86EMUL_CONTINUE)
3510		goto done;
3511
3512	if (!ctxt->has_seg_override)
3513		set_seg_override(ctxt, VCPU_SREG_DS);
3514
3515	memop.addr.mem.seg = seg_override(ctxt);
3516
3517	if (memop.type == OP_MEM && ctxt->ad_bytes != 8)
3518		memop.addr.mem.ea = (u32)memop.addr.mem.ea;
3519
3520	/*
3521	 * Decode and fetch the source operand: register, memory
3522	 * or immediate.
3523	 */
3524	switch (ctxt->d & SrcMask) {
3525	case SrcNone:
3526		break;
3527	case SrcReg:
3528		decode_register_operand(ctxt, &ctxt->src, 0);
3529		break;
3530	case SrcMem16:
3531		memop.bytes = 2;
3532		goto srcmem_common;
3533	case SrcMem32:
3534		memop.bytes = 4;
3535		goto srcmem_common;
3536	case SrcMem:
3537		memop.bytes = (ctxt->d & ByteOp) ? 1 :
3538							   ctxt->op_bytes;
3539	srcmem_common:
3540		ctxt->src = memop;
3541		memopp = &ctxt->src;
3542		break;
3543	case SrcImmU16:
3544		rc = decode_imm(ctxt, &ctxt->src, 2, false);
3545		break;
3546	case SrcImm:
3547		rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), true);
3548		break;
3549	case SrcImmU:
3550		rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), false);
3551		break;
3552	case SrcImmByte:
3553		rc = decode_imm(ctxt, &ctxt->src, 1, true);
3554		break;
3555	case SrcImmUByte:
3556		rc = decode_imm(ctxt, &ctxt->src, 1, false);
3557		break;
3558	case SrcAcc:
3559		ctxt->src.type = OP_REG;
3560		ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3561		ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RAX];
3562		fetch_register_operand(&ctxt->src);
3563		break;
3564	case SrcOne:
3565		ctxt->src.bytes = 1;
3566		ctxt->src.val = 1;
3567		break;
3568	case SrcSI:
3569		ctxt->src.type = OP_MEM;
3570		ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3571		ctxt->src.addr.mem.ea =
3572			register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
3573		ctxt->src.addr.mem.seg = seg_override(ctxt);
3574		ctxt->src.val = 0;
3575		break;
3576	case SrcImmFAddr:
3577		ctxt->src.type = OP_IMM;
3578		ctxt->src.addr.mem.ea = ctxt->_eip;
3579		ctxt->src.bytes = ctxt->op_bytes + 2;
3580		insn_fetch_arr(ctxt->src.valptr, ctxt->src.bytes, ctxt->_eip);
3581		break;
3582	case SrcMemFAddr:
3583		memop.bytes = ctxt->op_bytes + 2;
3584		goto srcmem_common;
3585		break;
3586	case SrcDX:
3587		ctxt->src.type = OP_REG;
3588		ctxt->src.bytes = 2;
3589		ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
3590		fetch_register_operand(&ctxt->src);
3591		break;
3592	}
3593
3594	if (rc != X86EMUL_CONTINUE)
3595		goto done;
3596
3597	/*
3598	 * Decode and fetch the second source operand: register, memory
3599	 * or immediate.
3600	 */
3601	switch (ctxt->d & Src2Mask) {
3602	case Src2None:
3603		break;
3604	case Src2CL:
3605		ctxt->src2.bytes = 1;
3606		ctxt->src2.val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
3607		break;
3608	case Src2ImmByte:
3609		rc = decode_imm(ctxt, &ctxt->src2, 1, true);
3610		break;
3611	case Src2One:
3612		ctxt->src2.bytes = 1;
3613		ctxt->src2.val = 1;
3614		break;
3615	case Src2Imm:
3616		rc = decode_imm(ctxt, &ctxt->src2, imm_size(ctxt), true);
3617		break;
3618	}
3619
3620	if (rc != X86EMUL_CONTINUE)
3621		goto done;
3622
3623	/* Decode and fetch the destination operand: register or memory. */
3624	switch (ctxt->d & DstMask) {
3625	case DstReg:
3626		decode_register_operand(ctxt, &ctxt->dst,
3627			 ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
3628		break;
3629	case DstImmUByte:
3630		ctxt->dst.type = OP_IMM;
3631		ctxt->dst.addr.mem.ea = ctxt->_eip;
3632		ctxt->dst.bytes = 1;
3633		ctxt->dst.val = insn_fetch(u8, 1, ctxt->_eip);
3634		break;
3635	case DstMem:
3636	case DstMem64:
3637		ctxt->dst = memop;
3638		memopp = &ctxt->dst;
3639		if ((ctxt->d & DstMask) == DstMem64)
3640			ctxt->dst.bytes = 8;
3641		else
3642			ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3643		if (ctxt->d & BitOp)
3644			fetch_bit_operand(ctxt);
3645		ctxt->dst.orig_val = ctxt->dst.val;
3646		break;
3647	case DstAcc:
3648		ctxt->dst.type = OP_REG;
3649		ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3650		ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RAX];
3651		fetch_register_operand(&ctxt->dst);
3652		ctxt->dst.orig_val = ctxt->dst.val;
3653		break;
3654	case DstDI:
3655		ctxt->dst.type = OP_MEM;
3656		ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3657		ctxt->dst.addr.mem.ea =
3658			register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
3659		ctxt->dst.addr.mem.seg = VCPU_SREG_ES;
3660		ctxt->dst.val = 0;
3661		break;
3662	case DstDX:
3663		ctxt->dst.type = OP_REG;
3664		ctxt->dst.bytes = 2;
3665		ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
3666		fetch_register_operand(&ctxt->dst);
3667		break;
3668	case ImplicitOps:
3669		/* Special instructions do their own operand decoding. */
3670	default:
3671		ctxt->dst.type = OP_NONE; /* Disable writeback. */
3672		break;
3673	}
3674
3675done:
3676	if (memopp && memopp->type == OP_MEM && ctxt->rip_relative)
3677		memopp->addr.mem.ea += ctxt->_eip;
3678
3679	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
 
 
 
 
 
3680}
3681
3682static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
3683{
3684	/* The second termination condition only applies for REPE
3685	 * and REPNE. Test if the repeat string operation prefix is
3686	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
3687	 * corresponding termination condition according to:
3688	 * 	- if REPE/REPZ and ZF = 0 then done
3689	 * 	- if REPNE/REPNZ and ZF = 1 then done
3690	 */
3691	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
3692	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
3693	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
3694		 ((ctxt->eflags & EFLG_ZF) == 0))
3695		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
3696		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
3697		return true;
3698
3699	return false;
3700}
3701
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3702int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
3703{
3704	struct x86_emulate_ops *ops = ctxt->ops;
3705	u64 msr_data;
3706	int rc = X86EMUL_CONTINUE;
3707	int saved_dst_type = ctxt->dst.type;
3708
3709	ctxt->mem_read.pos = 0;
3710
3711	if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
3712		rc = emulate_ud(ctxt);
3713		goto done;
3714	}
3715
3716	/* LOCK prefix is allowed only with some instructions */
3717	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
3718		rc = emulate_ud(ctxt);
3719		goto done;
3720	}
3721
3722	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
3723		rc = emulate_ud(ctxt);
3724		goto done;
3725	}
3726
3727	if ((ctxt->d & Sse)
3728	    && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
3729		|| !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
3730		rc = emulate_ud(ctxt);
3731		goto done;
3732	}
3733
3734	if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
3735		rc = emulate_nm(ctxt);
3736		goto done;
3737	}
3738
 
 
 
 
 
 
 
 
 
 
 
 
 
 
3739	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
3740		rc = emulator_check_intercept(ctxt, ctxt->intercept,
3741					      X86_ICPT_PRE_EXCEPT);
3742		if (rc != X86EMUL_CONTINUE)
3743			goto done;
3744	}
3745
3746	/* Privileged instruction can be executed only in CPL=0 */
3747	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
3748		rc = emulate_gp(ctxt, 0);
3749		goto done;
3750	}
3751
3752	/* Instruction can only be executed in protected mode */
3753	if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
3754		rc = emulate_ud(ctxt);
3755		goto done;
3756	}
3757
3758	/* Do instruction specific permission checks */
3759	if (ctxt->check_perm) {
3760		rc = ctxt->check_perm(ctxt);
3761		if (rc != X86EMUL_CONTINUE)
3762			goto done;
3763	}
3764
3765	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
3766		rc = emulator_check_intercept(ctxt, ctxt->intercept,
3767					      X86_ICPT_POST_EXCEPT);
3768		if (rc != X86EMUL_CONTINUE)
3769			goto done;
3770	}
3771
3772	if (ctxt->rep_prefix && (ctxt->d & String)) {
3773		/* All REP prefixes have the same first termination condition */
3774		if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
3775			ctxt->eip = ctxt->_eip;
3776			goto done;
3777		}
3778	}
3779
3780	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
3781		rc = segmented_read(ctxt, ctxt->src.addr.mem,
3782				    ctxt->src.valptr, ctxt->src.bytes);
3783		if (rc != X86EMUL_CONTINUE)
3784			goto done;
3785		ctxt->src.orig_val64 = ctxt->src.val64;
3786	}
3787
3788	if (ctxt->src2.type == OP_MEM) {
3789		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
3790				    &ctxt->src2.val, ctxt->src2.bytes);
3791		if (rc != X86EMUL_CONTINUE)
3792			goto done;
3793	}
3794
3795	if ((ctxt->d & DstMask) == ImplicitOps)
3796		goto special_insn;
3797
3798
3799	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
3800		/* optimisation - avoid slow emulated read if Mov */
3801		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
3802				   &ctxt->dst.val, ctxt->dst.bytes);
3803		if (rc != X86EMUL_CONTINUE)
3804			goto done;
3805	}
3806	ctxt->dst.orig_val = ctxt->dst.val;
3807
3808special_insn:
3809
3810	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
3811		rc = emulator_check_intercept(ctxt, ctxt->intercept,
3812					      X86_ICPT_POST_MEMACCESS);
3813		if (rc != X86EMUL_CONTINUE)
3814			goto done;
3815	}
3816
3817	if (ctxt->execute) {
3818		rc = ctxt->execute(ctxt);
3819		if (rc != X86EMUL_CONTINUE)
3820			goto done;
3821		goto writeback;
3822	}
3823
3824	if (ctxt->twobyte)
3825		goto twobyte_insn;
3826
3827	switch (ctxt->b) {
3828	case 0x06:		/* push es */
3829		rc = emulate_push_sreg(ctxt, VCPU_SREG_ES);
3830		break;
3831	case 0x07:		/* pop es */
3832		rc = emulate_pop_sreg(ctxt, VCPU_SREG_ES);
3833		break;
3834	case 0x0e:		/* push cs */
3835		rc = emulate_push_sreg(ctxt, VCPU_SREG_CS);
3836		break;
3837	case 0x16:		/* push ss */
3838		rc = emulate_push_sreg(ctxt, VCPU_SREG_SS);
3839		break;
3840	case 0x17:		/* pop ss */
3841		rc = emulate_pop_sreg(ctxt, VCPU_SREG_SS);
3842		break;
3843	case 0x1e:		/* push ds */
3844		rc = emulate_push_sreg(ctxt, VCPU_SREG_DS);
3845		break;
3846	case 0x1f:		/* pop ds */
3847		rc = emulate_pop_sreg(ctxt, VCPU_SREG_DS);
3848		break;
3849	case 0x40 ... 0x47: /* inc r16/r32 */
3850		emulate_1op("inc", ctxt->dst, ctxt->eflags);
3851		break;
3852	case 0x48 ... 0x4f: /* dec r16/r32 */
3853		emulate_1op("dec", ctxt->dst, ctxt->eflags);
3854		break;
3855	case 0x63:		/* movsxd */
3856		if (ctxt->mode != X86EMUL_MODE_PROT64)
3857			goto cannot_emulate;
3858		ctxt->dst.val = (s32) ctxt->src.val;
3859		break;
3860	case 0x6c:		/* insb */
3861	case 0x6d:		/* insw/insd */
3862		ctxt->src.val = ctxt->regs[VCPU_REGS_RDX];
3863		goto do_io_in;
3864	case 0x6e:		/* outsb */
3865	case 0x6f:		/* outsw/outsd */
3866		ctxt->dst.val = ctxt->regs[VCPU_REGS_RDX];
3867		goto do_io_out;
3868		break;
3869	case 0x70 ... 0x7f: /* jcc (short) */
3870		if (test_cc(ctxt->b, ctxt->eflags))
3871			jmp_rel(ctxt, ctxt->src.val);
3872		break;
3873	case 0x8d: /* lea r16/r32, m */
3874		ctxt->dst.val = ctxt->src.addr.mem.ea;
3875		break;
3876	case 0x8f:		/* pop (sole member of Grp1a) */
3877		rc = em_grp1a(ctxt);
3878		break;
3879	case 0x90 ... 0x97: /* nop / xchg reg, rax */
3880		if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
3881			break;
3882		rc = em_xchg(ctxt);
3883		break;
3884	case 0x98: /* cbw/cwde/cdqe */
3885		switch (ctxt->op_bytes) {
3886		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
3887		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
3888		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
3889		}
3890		break;
3891	case 0xc0 ... 0xc1:
3892		rc = em_grp2(ctxt);
3893		break;
3894	case 0xc4:		/* les */
3895		rc = emulate_load_segment(ctxt, VCPU_SREG_ES);
3896		break;
3897	case 0xc5:		/* lds */
3898		rc = emulate_load_segment(ctxt, VCPU_SREG_DS);
3899		break;
3900	case 0xcc:		/* int3 */
3901		rc = emulate_int(ctxt, 3);
3902		break;
3903	case 0xcd:		/* int n */
3904		rc = emulate_int(ctxt, ctxt->src.val);
3905		break;
3906	case 0xce:		/* into */
3907		if (ctxt->eflags & EFLG_OF)
3908			rc = emulate_int(ctxt, 4);
3909		break;
3910	case 0xd0 ... 0xd1:	/* Grp2 */
3911		rc = em_grp2(ctxt);
3912		break;
3913	case 0xd2 ... 0xd3:	/* Grp2 */
3914		ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
3915		rc = em_grp2(ctxt);
3916		break;
3917	case 0xe4: 	/* inb */
3918	case 0xe5: 	/* in */
3919		goto do_io_in;
3920	case 0xe6: /* outb */
3921	case 0xe7: /* out */
3922		goto do_io_out;
3923	case 0xe8: /* call (near) */ {
3924		long int rel = ctxt->src.val;
3925		ctxt->src.val = (unsigned long) ctxt->_eip;
3926		jmp_rel(ctxt, rel);
3927		rc = em_push(ctxt);
3928		break;
3929	}
3930	case 0xe9: /* jmp rel */
3931	case 0xeb: /* jmp rel short */
3932		jmp_rel(ctxt, ctxt->src.val);
3933		ctxt->dst.type = OP_NONE; /* Disable writeback. */
3934		break;
3935	case 0xec: /* in al,dx */
3936	case 0xed: /* in (e/r)ax,dx */
3937	do_io_in:
3938		if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3939				     &ctxt->dst.val))
3940			goto done; /* IO is needed */
3941		break;
3942	case 0xee: /* out dx,al */
3943	case 0xef: /* out dx,(e/r)ax */
3944	do_io_out:
3945		ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3946				      &ctxt->src.val, 1);
3947		ctxt->dst.type = OP_NONE;	/* Disable writeback. */
3948		break;
3949	case 0xf4:              /* hlt */
3950		ctxt->ops->halt(ctxt);
3951		break;
3952	case 0xf5:	/* cmc */
3953		/* complement carry flag from eflags reg */
3954		ctxt->eflags ^= EFLG_CF;
3955		break;
3956	case 0xf6 ... 0xf7:	/* Grp3 */
3957		rc = em_grp3(ctxt);
3958		break;
3959	case 0xf8: /* clc */
3960		ctxt->eflags &= ~EFLG_CF;
3961		break;
3962	case 0xf9: /* stc */
3963		ctxt->eflags |= EFLG_CF;
3964		break;
3965	case 0xfc: /* cld */
3966		ctxt->eflags &= ~EFLG_DF;
3967		break;
3968	case 0xfd: /* std */
3969		ctxt->eflags |= EFLG_DF;
3970		break;
3971	case 0xfe: /* Grp4 */
3972		rc = em_grp45(ctxt);
3973		break;
3974	case 0xff: /* Grp5 */
3975		rc = em_grp45(ctxt);
3976		break;
3977	default:
3978		goto cannot_emulate;
3979	}
3980
3981	if (rc != X86EMUL_CONTINUE)
3982		goto done;
3983
3984writeback:
3985	rc = writeback(ctxt);
3986	if (rc != X86EMUL_CONTINUE)
3987		goto done;
3988
3989	/*
3990	 * restore dst type in case the decoding will be reused
3991	 * (happens for string instruction )
3992	 */
3993	ctxt->dst.type = saved_dst_type;
3994
3995	if ((ctxt->d & SrcMask) == SrcSI)
3996		string_addr_inc(ctxt, seg_override(ctxt),
3997				VCPU_REGS_RSI, &ctxt->src);
3998
3999	if ((ctxt->d & DstMask) == DstDI)
4000		string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
4001				&ctxt->dst);
4002
4003	if (ctxt->rep_prefix && (ctxt->d & String)) {
4004		struct read_cache *r = &ctxt->io_read;
4005		register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
4006
4007		if (!string_insn_completed(ctxt)) {
4008			/*
4009			 * Re-enter guest when pio read ahead buffer is empty
4010			 * or, if it is not used, after each 1024 iteration.
4011			 */
4012			if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
4013			    (r->end == 0 || r->end != r->pos)) {
4014				/*
4015				 * Reset read cache. Usually happens before
4016				 * decode, but since instruction is restarted
4017				 * we have to do it here.
4018				 */
4019				ctxt->mem_read.end = 0;
4020				return EMULATION_RESTART;
4021			}
4022			goto done; /* skip rip writeback */
4023		}
4024	}
4025
4026	ctxt->eip = ctxt->_eip;
4027
4028done:
4029	if (rc == X86EMUL_PROPAGATE_FAULT)
4030		ctxt->have_exception = true;
4031	if (rc == X86EMUL_INTERCEPTED)
4032		return EMULATION_INTERCEPTED;
4033
4034	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
4035
4036twobyte_insn:
4037	switch (ctxt->b) {
4038	case 0x09:		/* wbinvd */
4039		(ctxt->ops->wbinvd)(ctxt);
4040		break;
4041	case 0x08:		/* invd */
4042	case 0x0d:		/* GrpP (prefetch) */
4043	case 0x18:		/* Grp16 (prefetch/nop) */
4044		break;
4045	case 0x20: /* mov cr, reg */
4046		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4047		break;
4048	case 0x21: /* mov from dr to reg */
4049		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
4050		break;
4051	case 0x22: /* mov reg, cr */
4052		if (ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val)) {
4053			emulate_gp(ctxt, 0);
4054			rc = X86EMUL_PROPAGATE_FAULT;
4055			goto done;
4056		}
4057		ctxt->dst.type = OP_NONE;
4058		break;
4059	case 0x23: /* mov from reg to dr */
4060		if (ops->set_dr(ctxt, ctxt->modrm_reg, ctxt->src.val &
4061				((ctxt->mode == X86EMUL_MODE_PROT64) ?
4062				 ~0ULL : ~0U)) < 0) {
4063			/* #UD condition is already handled by the code above */
4064			emulate_gp(ctxt, 0);
4065			rc = X86EMUL_PROPAGATE_FAULT;
4066			goto done;
4067		}
4068
4069		ctxt->dst.type = OP_NONE;	/* no writeback */
4070		break;
4071	case 0x30:
4072		/* wrmsr */
4073		msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
4074			| ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
4075		if (ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data)) {
4076			emulate_gp(ctxt, 0);
4077			rc = X86EMUL_PROPAGATE_FAULT;
4078			goto done;
4079		}
4080		rc = X86EMUL_CONTINUE;
4081		break;
4082	case 0x32:
4083		/* rdmsr */
4084		if (ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data)) {
4085			emulate_gp(ctxt, 0);
4086			rc = X86EMUL_PROPAGATE_FAULT;
4087			goto done;
4088		} else {
4089			ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
4090			ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
4091		}
4092		rc = X86EMUL_CONTINUE;
4093		break;
4094	case 0x40 ... 0x4f:	/* cmov */
4095		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
4096		if (!test_cc(ctxt->b, ctxt->eflags))
4097			ctxt->dst.type = OP_NONE; /* no writeback */
4098		break;
4099	case 0x80 ... 0x8f: /* jnz rel, etc*/
4100		if (test_cc(ctxt->b, ctxt->eflags))
4101			jmp_rel(ctxt, ctxt->src.val);
4102		break;
4103	case 0x90 ... 0x9f:     /* setcc r/m8 */
4104		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4105		break;
4106	case 0xa0:	  /* push fs */
4107		rc = emulate_push_sreg(ctxt, VCPU_SREG_FS);
4108		break;
4109	case 0xa1:	 /* pop fs */
4110		rc = emulate_pop_sreg(ctxt, VCPU_SREG_FS);
4111		break;
4112	case 0xa3:
4113	      bt:		/* bt */
4114		ctxt->dst.type = OP_NONE;
4115		/* only subword offset */
4116		ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
4117		emulate_2op_SrcV_nobyte("bt", ctxt->src, ctxt->dst, ctxt->eflags);
4118		break;
4119	case 0xa4: /* shld imm8, r, r/m */
4120	case 0xa5: /* shld cl, r, r/m */
4121		emulate_2op_cl("shld", ctxt->src2, ctxt->src, ctxt->dst, ctxt->eflags);
4122		break;
4123	case 0xa8:	/* push gs */
4124		rc = emulate_push_sreg(ctxt, VCPU_SREG_GS);
4125		break;
4126	case 0xa9:	/* pop gs */
4127		rc = emulate_pop_sreg(ctxt, VCPU_SREG_GS);
4128		break;
4129	case 0xab:
4130	      bts:		/* bts */
4131		emulate_2op_SrcV_nobyte("bts", ctxt->src, ctxt->dst, ctxt->eflags);
4132		break;
4133	case 0xac: /* shrd imm8, r, r/m */
4134	case 0xad: /* shrd cl, r, r/m */
4135		emulate_2op_cl("shrd", ctxt->src2, ctxt->src, ctxt->dst, ctxt->eflags);
4136		break;
4137	case 0xae:              /* clflush */
4138		break;
4139	case 0xb0 ... 0xb1:	/* cmpxchg */
4140		/*
4141		 * Save real source value, then compare EAX against
4142		 * destination.
4143		 */
4144		ctxt->src.orig_val = ctxt->src.val;
4145		ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
4146		emulate_2op_SrcV("cmp", ctxt->src, ctxt->dst, ctxt->eflags);
4147		if (ctxt->eflags & EFLG_ZF) {
4148			/* Success: write back to memory. */
4149			ctxt->dst.val = ctxt->src.orig_val;
4150		} else {
4151			/* Failure: write the value we saw to EAX. */
4152			ctxt->dst.type = OP_REG;
4153			ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
4154		}
4155		break;
4156	case 0xb2:		/* lss */
4157		rc = emulate_load_segment(ctxt, VCPU_SREG_SS);
4158		break;
4159	case 0xb3:
4160	      btr:		/* btr */
4161		emulate_2op_SrcV_nobyte("btr", ctxt->src, ctxt->dst, ctxt->eflags);
4162		break;
4163	case 0xb4:		/* lfs */
4164		rc = emulate_load_segment(ctxt, VCPU_SREG_FS);
4165		break;
4166	case 0xb5:		/* lgs */
4167		rc = emulate_load_segment(ctxt, VCPU_SREG_GS);
4168		break;
4169	case 0xb6 ... 0xb7:	/* movzx */
4170		ctxt->dst.bytes = ctxt->op_bytes;
4171		ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
4172						       : (u16) ctxt->src.val;
4173		break;
4174	case 0xba:		/* Grp8 */
4175		switch (ctxt->modrm_reg & 3) {
4176		case 0:
4177			goto bt;
4178		case 1:
4179			goto bts;
4180		case 2:
4181			goto btr;
4182		case 3:
4183			goto btc;
4184		}
4185		break;
4186	case 0xbb:
4187	      btc:		/* btc */
4188		emulate_2op_SrcV_nobyte("btc", ctxt->src, ctxt->dst, ctxt->eflags);
4189		break;
4190	case 0xbc: {		/* bsf */
4191		u8 zf;
4192		__asm__ ("bsf %2, %0; setz %1"
4193			 : "=r"(ctxt->dst.val), "=q"(zf)
4194			 : "r"(ctxt->src.val));
4195		ctxt->eflags &= ~X86_EFLAGS_ZF;
4196		if (zf) {
4197			ctxt->eflags |= X86_EFLAGS_ZF;
4198			ctxt->dst.type = OP_NONE;	/* Disable writeback. */
4199		}
4200		break;
4201	}
4202	case 0xbd: {		/* bsr */
4203		u8 zf;
4204		__asm__ ("bsr %2, %0; setz %1"
4205			 : "=r"(ctxt->dst.val), "=q"(zf)
4206			 : "r"(ctxt->src.val));
4207		ctxt->eflags &= ~X86_EFLAGS_ZF;
4208		if (zf) {
4209			ctxt->eflags |= X86_EFLAGS_ZF;
4210			ctxt->dst.type = OP_NONE;	/* Disable writeback. */
4211		}
4212		break;
4213	}
4214	case 0xbe ... 0xbf:	/* movsx */
4215		ctxt->dst.bytes = ctxt->op_bytes;
4216		ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
4217							(s16) ctxt->src.val;
4218		break;
4219	case 0xc0 ... 0xc1:	/* xadd */
4220		emulate_2op_SrcV("add", ctxt->src, ctxt->dst, ctxt->eflags);
4221		/* Write back the register source. */
4222		ctxt->src.val = ctxt->dst.orig_val;
4223		write_register_operand(&ctxt->src);
4224		break;
4225	case 0xc3:		/* movnti */
4226		ctxt->dst.bytes = ctxt->op_bytes;
4227		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
4228							(u64) ctxt->src.val;
4229		break;
4230	case 0xc7:		/* Grp9 (cmpxchg8b) */
4231		rc = em_grp9(ctxt);
4232		break;
4233	default:
4234		goto cannot_emulate;
4235	}
4236
4237	if (rc != X86EMUL_CONTINUE)
4238		goto done;
4239
4240	goto writeback;
4241
4242cannot_emulate:
4243	return EMULATION_FAILED;
4244}
v3.5.6
   1/******************************************************************************
   2 * emulate.c
   3 *
   4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
   5 *
   6 * Copyright (c) 2005 Keir Fraser
   7 *
   8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
   9 * privileged instructions:
  10 *
  11 * Copyright (C) 2006 Qumranet
  12 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13 *
  14 *   Avi Kivity <avi@qumranet.com>
  15 *   Yaniv Kamay <yaniv@qumranet.com>
  16 *
  17 * This work is licensed under the terms of the GNU GPL, version 2.  See
  18 * the COPYING file in the top-level directory.
  19 *
  20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21 */
  22
  23#include <linux/kvm_host.h>
  24#include "kvm_cache_regs.h"
  25#include <linux/module.h>
  26#include <asm/kvm_emulate.h>
  27
  28#include "x86.h"
  29#include "tss.h"
  30
  31/*
  32 * Operand types
  33 */
  34#define OpNone             0ull
  35#define OpImplicit         1ull  /* No generic decode */
  36#define OpReg              2ull  /* Register */
  37#define OpMem              3ull  /* Memory */
  38#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
  39#define OpDI               5ull  /* ES:DI/EDI/RDI */
  40#define OpMem64            6ull  /* Memory, 64-bit */
  41#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
  42#define OpDX               8ull  /* DX register */
  43#define OpCL               9ull  /* CL register (for shifts) */
  44#define OpImmByte         10ull  /* 8-bit sign extended immediate */
  45#define OpOne             11ull  /* Implied 1 */
  46#define OpImm             12ull  /* Sign extended immediate */
  47#define OpMem16           13ull  /* Memory operand (16-bit). */
  48#define OpMem32           14ull  /* Memory operand (32-bit). */
  49#define OpImmU            15ull  /* Immediate operand, zero extended */
  50#define OpSI              16ull  /* SI/ESI/RSI */
  51#define OpImmFAddr        17ull  /* Immediate far address */
  52#define OpMemFAddr        18ull  /* Far address in memory */
  53#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
  54#define OpES              20ull  /* ES */
  55#define OpCS              21ull  /* CS */
  56#define OpSS              22ull  /* SS */
  57#define OpDS              23ull  /* DS */
  58#define OpFS              24ull  /* FS */
  59#define OpGS              25ull  /* GS */
  60#define OpMem8            26ull  /* 8-bit zero extended memory operand */
  61
  62#define OpBits             5  /* Width of operand field */
  63#define OpMask             ((1ull << OpBits) - 1)
  64
  65/*
  66 * Opcode effective-address decode tables.
  67 * Note that we only emulate instructions that have at least one memory
  68 * operand (excluding implicit stack references). We assume that stack
  69 * references and instruction fetches will never occur in special memory
  70 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71 * not be handled.
  72 */
  73
  74/* Operand sizes: 8-bit operands or specified/overridden size. */
  75#define ByteOp      (1<<0)	/* 8-bit operands. */
  76/* Destination operand type. */
  77#define DstShift    1
  78#define ImplicitOps (OpImplicit << DstShift)
  79#define DstReg      (OpReg << DstShift)
  80#define DstMem      (OpMem << DstShift)
  81#define DstAcc      (OpAcc << DstShift)
  82#define DstDI       (OpDI << DstShift)
  83#define DstMem64    (OpMem64 << DstShift)
  84#define DstImmUByte (OpImmUByte << DstShift)
  85#define DstDX       (OpDX << DstShift)
  86#define DstMask     (OpMask << DstShift)
  87/* Source operand type. */
  88#define SrcShift    6
  89#define SrcNone     (OpNone << SrcShift)
  90#define SrcReg      (OpReg << SrcShift)
  91#define SrcMem      (OpMem << SrcShift)
  92#define SrcMem16    (OpMem16 << SrcShift)
  93#define SrcMem32    (OpMem32 << SrcShift)
  94#define SrcImm      (OpImm << SrcShift)
  95#define SrcImmByte  (OpImmByte << SrcShift)
  96#define SrcOne      (OpOne << SrcShift)
  97#define SrcImmUByte (OpImmUByte << SrcShift)
  98#define SrcImmU     (OpImmU << SrcShift)
  99#define SrcSI       (OpSI << SrcShift)
 100#define SrcImmFAddr (OpImmFAddr << SrcShift)
 101#define SrcMemFAddr (OpMemFAddr << SrcShift)
 102#define SrcAcc      (OpAcc << SrcShift)
 103#define SrcImmU16   (OpImmU16 << SrcShift)
 104#define SrcDX       (OpDX << SrcShift)
 105#define SrcMem8     (OpMem8 << SrcShift)
 106#define SrcMask     (OpMask << SrcShift)
 
 
 107#define BitOp       (1<<11)
 108#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
 109#define String      (1<<13)     /* String instruction (rep capable) */
 110#define Stack       (1<<14)     /* Stack instruction (push/pop) */
 111#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
 112#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
 113#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
 114#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
 115#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
 116#define Sse         (1<<18)     /* SSE Vector instruction */
 117/* Generic ModRM decode. */
 118#define ModRM       (1<<19)
 119/* Destination is only written; never read. */
 120#define Mov         (1<<20)
 121/* Misc flags */
 122#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
 123#define VendorSpecific (1<<22) /* Vendor specific instruction */
 124#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
 125#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
 126#define Undefined   (1<<25) /* No Such Instruction */
 127#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
 128#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
 129#define No64	    (1<<28)
 130#define PageTable   (1 << 29)   /* instruction used to write page table */
 131/* Source 2 operand type */
 132#define Src2Shift   (30)
 133#define Src2None    (OpNone << Src2Shift)
 134#define Src2CL      (OpCL << Src2Shift)
 135#define Src2ImmByte (OpImmByte << Src2Shift)
 136#define Src2One     (OpOne << Src2Shift)
 137#define Src2Imm     (OpImm << Src2Shift)
 138#define Src2ES      (OpES << Src2Shift)
 139#define Src2CS      (OpCS << Src2Shift)
 140#define Src2SS      (OpSS << Src2Shift)
 141#define Src2DS      (OpDS << Src2Shift)
 142#define Src2FS      (OpFS << Src2Shift)
 143#define Src2GS      (OpGS << Src2Shift)
 144#define Src2Mask    (OpMask << Src2Shift)
 145#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
 146#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
 147#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
 148#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
 149
 150#define X2(x...) x, x
 151#define X3(x...) X2(x), x
 152#define X4(x...) X2(x), X2(x)
 153#define X5(x...) X4(x), x
 154#define X6(x...) X4(x), X2(x)
 155#define X7(x...) X4(x), X3(x)
 156#define X8(x...) X4(x), X4(x)
 157#define X16(x...) X8(x), X8(x)
 158
 159struct opcode {
 160	u64 flags : 56;
 161	u64 intercept : 8;
 162	union {
 163		int (*execute)(struct x86_emulate_ctxt *ctxt);
 164		struct opcode *group;
 165		struct group_dual *gdual;
 166		struct gprefix *gprefix;
 167	} u;
 168	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
 169};
 170
 171struct group_dual {
 172	struct opcode mod012[8];
 173	struct opcode mod3[8];
 174};
 175
 176struct gprefix {
 177	struct opcode pfx_no;
 178	struct opcode pfx_66;
 179	struct opcode pfx_f2;
 180	struct opcode pfx_f3;
 181};
 182
 183/* EFLAGS bit definitions. */
 184#define EFLG_ID (1<<21)
 185#define EFLG_VIP (1<<20)
 186#define EFLG_VIF (1<<19)
 187#define EFLG_AC (1<<18)
 188#define EFLG_VM (1<<17)
 189#define EFLG_RF (1<<16)
 190#define EFLG_IOPL (3<<12)
 191#define EFLG_NT (1<<14)
 192#define EFLG_OF (1<<11)
 193#define EFLG_DF (1<<10)
 194#define EFLG_IF (1<<9)
 195#define EFLG_TF (1<<8)
 196#define EFLG_SF (1<<7)
 197#define EFLG_ZF (1<<6)
 198#define EFLG_AF (1<<4)
 199#define EFLG_PF (1<<2)
 200#define EFLG_CF (1<<0)
 201
 202#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
 203#define EFLG_RESERVED_ONE_MASK 2
 204
 205/*
 206 * Instruction emulation:
 207 * Most instructions are emulated directly via a fragment of inline assembly
 208 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 209 * any modified flags.
 210 */
 211
 212#if defined(CONFIG_X86_64)
 213#define _LO32 "k"		/* force 32-bit operand */
 214#define _STK  "%%rsp"		/* stack pointer */
 215#elif defined(__i386__)
 216#define _LO32 ""		/* force 32-bit operand */
 217#define _STK  "%%esp"		/* stack pointer */
 218#endif
 219
 220/*
 221 * These EFLAGS bits are restored from saved value during emulation, and
 222 * any changes are written back to the saved value after emulation.
 223 */
 224#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
 225
 226/* Before executing instruction: restore necessary bits in EFLAGS. */
 227#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
 228	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
 229	"movl %"_sav",%"_LO32 _tmp"; "                                  \
 230	"push %"_tmp"; "                                                \
 231	"push %"_tmp"; "                                                \
 232	"movl %"_msk",%"_LO32 _tmp"; "                                  \
 233	"andl %"_LO32 _tmp",("_STK"); "                                 \
 234	"pushf; "                                                       \
 235	"notl %"_LO32 _tmp"; "                                          \
 236	"andl %"_LO32 _tmp",("_STK"); "                                 \
 237	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
 238	"pop  %"_tmp"; "                                                \
 239	"orl  %"_LO32 _tmp",("_STK"); "                                 \
 240	"popf; "                                                        \
 241	"pop  %"_sav"; "
 242
 243/* After executing instruction: write-back necessary bits in EFLAGS. */
 244#define _POST_EFLAGS(_sav, _msk, _tmp) \
 245	/* _sav |= EFLAGS & _msk; */		\
 246	"pushf; "				\
 247	"pop  %"_tmp"; "			\
 248	"andl %"_msk",%"_LO32 _tmp"; "		\
 249	"orl  %"_LO32 _tmp",%"_sav"; "
 250
 251#ifdef CONFIG_X86_64
 252#define ON64(x) x
 253#else
 254#define ON64(x)
 255#endif
 256
 257#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
 258	do {								\
 259		__asm__ __volatile__ (					\
 260			_PRE_EFLAGS("0", "4", "2")			\
 261			_op _suffix " %"_x"3,%1; "			\
 262			_POST_EFLAGS("0", "4", "2")			\
 263			: "=m" ((ctxt)->eflags),			\
 264			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
 265			  "=&r" (_tmp)					\
 266			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
 267	} while (0)
 268
 269
 270/* Raw emulation: instruction has two explicit operands. */
 271#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
 272	do {								\
 273		unsigned long _tmp;					\
 274									\
 275		switch ((ctxt)->dst.bytes) {				\
 276		case 2:							\
 277			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
 278			break;						\
 279		case 4:							\
 280			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
 281			break;						\
 282		case 8:							\
 283			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
 284			break;						\
 285		}							\
 286	} while (0)
 287
 288#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
 289	do {								     \
 290		unsigned long _tmp;					     \
 291		switch ((ctxt)->dst.bytes) {				     \
 292		case 1:							     \
 293			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
 294			break;						     \
 295		default:						     \
 296			__emulate_2op_nobyte(ctxt, _op,			     \
 297					     _wx, _wy, _lx, _ly, _qx, _qy);  \
 298			break;						     \
 299		}							     \
 300	} while (0)
 301
 302/* Source operand is byte-sized and may be restricted to just %cl. */
 303#define emulate_2op_SrcB(ctxt, _op)					\
 304	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
 
 305
 306/* Source operand is byte, word, long or quad sized. */
 307#define emulate_2op_SrcV(ctxt, _op)					\
 308	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
 
 309
 310/* Source operand is word, long or quad sized. */
 311#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
 312	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
 
 313
 314/* Instruction has three operands and one operand is stored in ECX register */
 315#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
 316	do {								\
 317		unsigned long _tmp;					\
 318		_type _clv  = (ctxt)->src2.val;				\
 319		_type _srcv = (ctxt)->src.val;				\
 320		_type _dstv = (ctxt)->dst.val;				\
 321									\
 322		__asm__ __volatile__ (					\
 323			_PRE_EFLAGS("0", "5", "2")			\
 324			_op _suffix " %4,%1 \n"				\
 325			_POST_EFLAGS("0", "5", "2")			\
 326			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
 327			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
 328			);						\
 329									\
 330		(ctxt)->src2.val  = (unsigned long) _clv;		\
 331		(ctxt)->src2.val = (unsigned long) _srcv;		\
 332		(ctxt)->dst.val = (unsigned long) _dstv;		\
 333	} while (0)
 334
 335#define emulate_2op_cl(ctxt, _op)					\
 336	do {								\
 337		switch ((ctxt)->dst.bytes) {				\
 338		case 2:							\
 339			__emulate_2op_cl(ctxt, _op, "w", u16);		\
 
 340			break;						\
 341		case 4:							\
 342			__emulate_2op_cl(ctxt, _op, "l", u32);		\
 
 343			break;						\
 344		case 8:							\
 345			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
 
 346			break;						\
 347		}							\
 348	} while (0)
 349
 350#define __emulate_1op(ctxt, _op, _suffix)				\
 351	do {								\
 352		unsigned long _tmp;					\
 353									\
 354		__asm__ __volatile__ (					\
 355			_PRE_EFLAGS("0", "3", "2")			\
 356			_op _suffix " %1; "				\
 357			_POST_EFLAGS("0", "3", "2")			\
 358			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
 359			  "=&r" (_tmp)					\
 360			: "i" (EFLAGS_MASK));				\
 361	} while (0)
 362
 363/* Instruction has only one explicit operand (no source operand). */
 364#define emulate_1op(ctxt, _op)						\
 365	do {								\
 366		switch ((ctxt)->dst.bytes) {				\
 367		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
 368		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
 369		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
 370		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
 371		}							\
 372	} while (0)
 373
 374#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 375	do {								\
 376		unsigned long _tmp;					\
 377		ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX];		\
 378		ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX];		\
 379									\
 380		__asm__ __volatile__ (					\
 381			_PRE_EFLAGS("0", "5", "1")			\
 382			"1: \n\t"					\
 383			_op _suffix " %6; "				\
 384			"2: \n\t"					\
 385			_POST_EFLAGS("0", "5", "1")			\
 386			".pushsection .fixup,\"ax\" \n\t"		\
 387			"3: movb $1, %4 \n\t"				\
 388			"jmp 2b \n\t"					\
 389			".popsection \n\t"				\
 390			_ASM_EXTABLE(1b, 3b)				\
 391			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
 392			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
 393			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val),	\
 394			  "a" (*rax), "d" (*rdx));			\
 395	} while (0)
 396
 397/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
 398#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
 399	do {								\
 400		switch((ctxt)->src.bytes) {				\
 401		case 1:							\
 402			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
 
 403			break;						\
 404		case 2:							\
 405			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
 
 406			break;						\
 407		case 4:							\
 408			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 409			break;						\
 410		case 8: ON64(						\
 411			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
 
 412			break;						\
 413		}							\
 414	} while (0)
 415
 416static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
 417				    enum x86_intercept intercept,
 418				    enum x86_intercept_stage stage)
 419{
 420	struct x86_instruction_info info = {
 421		.intercept  = intercept,
 422		.rep_prefix = ctxt->rep_prefix,
 423		.modrm_mod  = ctxt->modrm_mod,
 424		.modrm_reg  = ctxt->modrm_reg,
 425		.modrm_rm   = ctxt->modrm_rm,
 426		.src_val    = ctxt->src.val64,
 427		.src_bytes  = ctxt->src.bytes,
 428		.dst_bytes  = ctxt->dst.bytes,
 429		.ad_bytes   = ctxt->ad_bytes,
 430		.next_rip   = ctxt->eip,
 431	};
 432
 433	return ctxt->ops->intercept(ctxt, &info, stage);
 434}
 435
 436static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
 437{
 438	return (1UL << (ctxt->ad_bytes << 3)) - 1;
 439}
 440
 441/* Access/update address held in a register, based on addressing mode. */
 442static inline unsigned long
 443address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
 444{
 445	if (ctxt->ad_bytes == sizeof(unsigned long))
 446		return reg;
 447	else
 448		return reg & ad_mask(ctxt);
 449}
 450
 451static inline unsigned long
 452register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
 453{
 454	return address_mask(ctxt, reg);
 455}
 456
 457static inline void
 458register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
 459{
 460	if (ctxt->ad_bytes == sizeof(unsigned long))
 461		*reg += inc;
 462	else
 463		*reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
 464}
 465
 466static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
 467{
 468	register_address_increment(ctxt, &ctxt->_eip, rel);
 469}
 470
 471static u32 desc_limit_scaled(struct desc_struct *desc)
 472{
 473	u32 limit = get_desc_limit(desc);
 474
 475	return desc->g ? (limit << 12) | 0xfff : limit;
 476}
 477
 478static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
 479{
 480	ctxt->has_seg_override = true;
 481	ctxt->seg_override = seg;
 482}
 483
 484static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
 485{
 486	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
 487		return 0;
 488
 489	return ctxt->ops->get_cached_segment_base(ctxt, seg);
 490}
 491
 492static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
 493{
 494	if (!ctxt->has_seg_override)
 495		return 0;
 496
 497	return ctxt->seg_override;
 498}
 499
 500static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
 501			     u32 error, bool valid)
 502{
 503	ctxt->exception.vector = vec;
 504	ctxt->exception.error_code = error;
 505	ctxt->exception.error_code_valid = valid;
 506	return X86EMUL_PROPAGATE_FAULT;
 507}
 508
 509static int emulate_db(struct x86_emulate_ctxt *ctxt)
 510{
 511	return emulate_exception(ctxt, DB_VECTOR, 0, false);
 512}
 513
 514static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
 515{
 516	return emulate_exception(ctxt, GP_VECTOR, err, true);
 517}
 518
 519static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
 520{
 521	return emulate_exception(ctxt, SS_VECTOR, err, true);
 522}
 523
 524static int emulate_ud(struct x86_emulate_ctxt *ctxt)
 525{
 526	return emulate_exception(ctxt, UD_VECTOR, 0, false);
 527}
 528
 529static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
 530{
 531	return emulate_exception(ctxt, TS_VECTOR, err, true);
 532}
 533
 534static int emulate_de(struct x86_emulate_ctxt *ctxt)
 535{
 536	return emulate_exception(ctxt, DE_VECTOR, 0, false);
 537}
 538
 539static int emulate_nm(struct x86_emulate_ctxt *ctxt)
 540{
 541	return emulate_exception(ctxt, NM_VECTOR, 0, false);
 542}
 543
 544static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
 545{
 546	u16 selector;
 547	struct desc_struct desc;
 548
 549	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
 550	return selector;
 551}
 552
 553static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
 554				 unsigned seg)
 555{
 556	u16 dummy;
 557	u32 base3;
 558	struct desc_struct desc;
 559
 560	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
 561	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
 562}
 563
 564/*
 565 * x86 defines three classes of vector instructions: explicitly
 566 * aligned, explicitly unaligned, and the rest, which change behaviour
 567 * depending on whether they're AVX encoded or not.
 568 *
 569 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 570 * subject to the same check.
 571 */
 572static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
 573{
 574	if (likely(size < 16))
 575		return false;
 576
 577	if (ctxt->d & Aligned)
 578		return true;
 579	else if (ctxt->d & Unaligned)
 580		return false;
 581	else if (ctxt->d & Avx)
 582		return false;
 583	else
 584		return true;
 585}
 586
 587static int __linearize(struct x86_emulate_ctxt *ctxt,
 588		     struct segmented_address addr,
 589		     unsigned size, bool write, bool fetch,
 590		     ulong *linear)
 591{
 592	struct desc_struct desc;
 593	bool usable;
 594	ulong la;
 595	u32 lim;
 596	u16 sel;
 597	unsigned cpl, rpl;
 598
 599	la = seg_base(ctxt, addr.seg) + addr.ea;
 600	switch (ctxt->mode) {
 601	case X86EMUL_MODE_REAL:
 602		break;
 603	case X86EMUL_MODE_PROT64:
 604		if (((signed long)la << 16) >> 16 != la)
 605			return emulate_gp(ctxt, 0);
 606		break;
 607	default:
 608		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
 609						addr.seg);
 610		if (!usable)
 611			goto bad;
 612		/* code segment or read-only data segment */
 613		if (((desc.type & 8) || !(desc.type & 2)) && write)
 614			goto bad;
 615		/* unreadable code segment */
 616		if (!fetch && (desc.type & 8) && !(desc.type & 2))
 617			goto bad;
 618		lim = desc_limit_scaled(&desc);
 619		if ((desc.type & 8) || !(desc.type & 4)) {
 620			/* expand-up segment */
 621			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
 622				goto bad;
 623		} else {
 624			/* exapand-down segment */
 625			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
 626				goto bad;
 627			lim = desc.d ? 0xffffffff : 0xffff;
 628			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
 629				goto bad;
 630		}
 631		cpl = ctxt->ops->cpl(ctxt);
 632		rpl = sel & 3;
 633		cpl = max(cpl, rpl);
 634		if (!(desc.type & 8)) {
 635			/* data segment */
 636			if (cpl > desc.dpl)
 637				goto bad;
 638		} else if ((desc.type & 8) && !(desc.type & 4)) {
 639			/* nonconforming code segment */
 640			if (cpl != desc.dpl)
 641				goto bad;
 642		} else if ((desc.type & 8) && (desc.type & 4)) {
 643			/* conforming code segment */
 644			if (cpl < desc.dpl)
 645				goto bad;
 646		}
 647		break;
 648	}
 649	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
 650		la &= (u32)-1;
 651	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
 652		return emulate_gp(ctxt, 0);
 653	*linear = la;
 654	return X86EMUL_CONTINUE;
 655bad:
 656	if (addr.seg == VCPU_SREG_SS)
 657		return emulate_ss(ctxt, addr.seg);
 658	else
 659		return emulate_gp(ctxt, addr.seg);
 660}
 661
 662static int linearize(struct x86_emulate_ctxt *ctxt,
 663		     struct segmented_address addr,
 664		     unsigned size, bool write,
 665		     ulong *linear)
 666{
 667	return __linearize(ctxt, addr, size, write, false, linear);
 668}
 669
 670
 671static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
 672			      struct segmented_address addr,
 673			      void *data,
 674			      unsigned size)
 675{
 676	int rc;
 677	ulong linear;
 678
 679	rc = linearize(ctxt, addr, size, false, &linear);
 680	if (rc != X86EMUL_CONTINUE)
 681		return rc;
 682	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
 683}
 684
 685/*
 686 * Fetch the next byte of the instruction being emulated which is pointed to
 687 * by ctxt->_eip, then increment ctxt->_eip.
 688 *
 689 * Also prefetch the remaining bytes of the instruction without crossing page
 690 * boundary if they are not in fetch_cache yet.
 691 */
 692static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
 693{
 694	struct fetch_cache *fc = &ctxt->fetch;
 695	int rc;
 696	int size, cur_size;
 697
 698	if (ctxt->_eip == fc->end) {
 699		unsigned long linear;
 700		struct segmented_address addr = { .seg = VCPU_SREG_CS,
 701						  .ea  = ctxt->_eip };
 702		cur_size = fc->end - fc->start;
 703		size = min(15UL - cur_size,
 704			   PAGE_SIZE - offset_in_page(ctxt->_eip));
 705		rc = __linearize(ctxt, addr, size, false, true, &linear);
 706		if (unlikely(rc != X86EMUL_CONTINUE))
 707			return rc;
 708		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
 709				      size, &ctxt->exception);
 710		if (unlikely(rc != X86EMUL_CONTINUE))
 711			return rc;
 712		fc->end += size;
 713	}
 714	*dest = fc->data[ctxt->_eip - fc->start];
 715	ctxt->_eip++;
 716	return X86EMUL_CONTINUE;
 717}
 718
 719static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
 720			 void *dest, unsigned size)
 721{
 722	int rc;
 723
 724	/* x86 instructions are limited to 15 bytes. */
 725	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
 726		return X86EMUL_UNHANDLEABLE;
 727	while (size--) {
 728		rc = do_insn_fetch_byte(ctxt, dest++);
 729		if (rc != X86EMUL_CONTINUE)
 730			return rc;
 731	}
 732	return X86EMUL_CONTINUE;
 733}
 734
 735/* Fetch next part of the instruction being emulated. */
 736#define insn_fetch(_type, _ctxt)					\
 737({	unsigned long _x;						\
 738	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
 739	if (rc != X86EMUL_CONTINUE)					\
 740		goto done;						\
 
 741	(_type)_x;							\
 742})
 743
 744#define insn_fetch_arr(_arr, _size, _ctxt)				\
 745({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
 746	if (rc != X86EMUL_CONTINUE)					\
 747		goto done;						\
 
 748})
 749
 750/*
 751 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 752 * pointer into the block that addresses the relevant register.
 753 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 754 */
 755static void *decode_register(u8 modrm_reg, unsigned long *regs,
 756			     int highbyte_regs)
 757{
 758	void *p;
 759
 760	p = &regs[modrm_reg];
 761	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
 762		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
 763	return p;
 764}
 765
 766static int read_descriptor(struct x86_emulate_ctxt *ctxt,
 767			   struct segmented_address addr,
 768			   u16 *size, unsigned long *address, int op_bytes)
 769{
 770	int rc;
 771
 772	if (op_bytes == 2)
 773		op_bytes = 3;
 774	*address = 0;
 775	rc = segmented_read_std(ctxt, addr, size, 2);
 776	if (rc != X86EMUL_CONTINUE)
 777		return rc;
 778	addr.ea += 2;
 779	rc = segmented_read_std(ctxt, addr, address, op_bytes);
 780	return rc;
 781}
 782
 783static int test_cc(unsigned int condition, unsigned int flags)
 784{
 785	int rc = 0;
 786
 787	switch ((condition & 15) >> 1) {
 788	case 0: /* o */
 789		rc |= (flags & EFLG_OF);
 790		break;
 791	case 1: /* b/c/nae */
 792		rc |= (flags & EFLG_CF);
 793		break;
 794	case 2: /* z/e */
 795		rc |= (flags & EFLG_ZF);
 796		break;
 797	case 3: /* be/na */
 798		rc |= (flags & (EFLG_CF|EFLG_ZF));
 799		break;
 800	case 4: /* s */
 801		rc |= (flags & EFLG_SF);
 802		break;
 803	case 5: /* p/pe */
 804		rc |= (flags & EFLG_PF);
 805		break;
 806	case 7: /* le/ng */
 807		rc |= (flags & EFLG_ZF);
 808		/* fall through */
 809	case 6: /* l/nge */
 810		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
 811		break;
 812	}
 813
 814	/* Odd condition identifiers (lsb == 1) have inverted sense. */
 815	return (!!rc ^ (condition & 1));
 816}
 817
 818static void fetch_register_operand(struct operand *op)
 819{
 820	switch (op->bytes) {
 821	case 1:
 822		op->val = *(u8 *)op->addr.reg;
 823		break;
 824	case 2:
 825		op->val = *(u16 *)op->addr.reg;
 826		break;
 827	case 4:
 828		op->val = *(u32 *)op->addr.reg;
 829		break;
 830	case 8:
 831		op->val = *(u64 *)op->addr.reg;
 832		break;
 833	}
 834}
 835
 836static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
 837{
 838	ctxt->ops->get_fpu(ctxt);
 839	switch (reg) {
 840	case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
 841	case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
 842	case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
 843	case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
 844	case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
 845	case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
 846	case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
 847	case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
 848#ifdef CONFIG_X86_64
 849	case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
 850	case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
 851	case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
 852	case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
 853	case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
 854	case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
 855	case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
 856	case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
 857#endif
 858	default: BUG();
 859	}
 860	ctxt->ops->put_fpu(ctxt);
 861}
 862
 863static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
 864			  int reg)
 865{
 866	ctxt->ops->get_fpu(ctxt);
 867	switch (reg) {
 868	case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
 869	case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
 870	case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
 871	case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
 872	case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
 873	case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
 874	case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
 875	case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
 876#ifdef CONFIG_X86_64
 877	case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
 878	case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
 879	case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
 880	case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
 881	case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
 882	case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
 883	case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
 884	case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
 885#endif
 886	default: BUG();
 887	}
 888	ctxt->ops->put_fpu(ctxt);
 889}
 890
 891static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
 892{
 893	ctxt->ops->get_fpu(ctxt);
 894	switch (reg) {
 895	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
 896	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
 897	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
 898	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
 899	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
 900	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
 901	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
 902	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
 903	default: BUG();
 904	}
 905	ctxt->ops->put_fpu(ctxt);
 906}
 907
 908static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
 909{
 910	ctxt->ops->get_fpu(ctxt);
 911	switch (reg) {
 912	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
 913	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
 914	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
 915	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
 916	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
 917	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
 918	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
 919	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
 920	default: BUG();
 921	}
 922	ctxt->ops->put_fpu(ctxt);
 923}
 924
 925static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
 926				    struct operand *op)
 
 927{
 928	unsigned reg = ctxt->modrm_reg;
 929	int highbyte_regs = ctxt->rex_prefix == 0;
 930
 931	if (!(ctxt->d & ModRM))
 932		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
 933
 934	if (ctxt->d & Sse) {
 935		op->type = OP_XMM;
 936		op->bytes = 16;
 937		op->addr.xmm = reg;
 938		read_sse_reg(ctxt, &op->vec_val, reg);
 939		return;
 940	}
 941	if (ctxt->d & Mmx) {
 942		reg &= 7;
 943		op->type = OP_MM;
 944		op->bytes = 8;
 945		op->addr.mm = reg;
 946		return;
 947	}
 948
 949	op->type = OP_REG;
 950	if (ctxt->d & ByteOp) {
 951		op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
 952		op->bytes = 1;
 953	} else {
 954		op->addr.reg = decode_register(reg, ctxt->regs, 0);
 955		op->bytes = ctxt->op_bytes;
 956	}
 957	fetch_register_operand(op);
 958	op->orig_val = op->val;
 959}
 960
 961static int decode_modrm(struct x86_emulate_ctxt *ctxt,
 962			struct operand *op)
 963{
 964	u8 sib;
 965	int index_reg = 0, base_reg = 0, scale;
 966	int rc = X86EMUL_CONTINUE;
 967	ulong modrm_ea = 0;
 968
 969	if (ctxt->rex_prefix) {
 970		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
 971		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
 972		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
 973	}
 974
 
 975	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
 976	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
 977	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
 978	ctxt->modrm_seg = VCPU_SREG_DS;
 979
 980	if (ctxt->modrm_mod == 3) {
 981		op->type = OP_REG;
 982		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
 983		op->addr.reg = decode_register(ctxt->modrm_rm,
 984					       ctxt->regs, ctxt->d & ByteOp);
 985		if (ctxt->d & Sse) {
 986			op->type = OP_XMM;
 987			op->bytes = 16;
 988			op->addr.xmm = ctxt->modrm_rm;
 989			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
 990			return rc;
 991		}
 992		if (ctxt->d & Mmx) {
 993			op->type = OP_MM;
 994			op->bytes = 8;
 995			op->addr.xmm = ctxt->modrm_rm & 7;
 996			return rc;
 997		}
 998		fetch_register_operand(op);
 999		return rc;
1000	}
1001
1002	op->type = OP_MEM;
1003
1004	if (ctxt->ad_bytes == 2) {
1005		unsigned bx = ctxt->regs[VCPU_REGS_RBX];
1006		unsigned bp = ctxt->regs[VCPU_REGS_RBP];
1007		unsigned si = ctxt->regs[VCPU_REGS_RSI];
1008		unsigned di = ctxt->regs[VCPU_REGS_RDI];
1009
1010		/* 16-bit ModR/M decode. */
1011		switch (ctxt->modrm_mod) {
1012		case 0:
1013			if (ctxt->modrm_rm == 6)
1014				modrm_ea += insn_fetch(u16, ctxt);
1015			break;
1016		case 1:
1017			modrm_ea += insn_fetch(s8, ctxt);
1018			break;
1019		case 2:
1020			modrm_ea += insn_fetch(u16, ctxt);
1021			break;
1022		}
1023		switch (ctxt->modrm_rm) {
1024		case 0:
1025			modrm_ea += bx + si;
1026			break;
1027		case 1:
1028			modrm_ea += bx + di;
1029			break;
1030		case 2:
1031			modrm_ea += bp + si;
1032			break;
1033		case 3:
1034			modrm_ea += bp + di;
1035			break;
1036		case 4:
1037			modrm_ea += si;
1038			break;
1039		case 5:
1040			modrm_ea += di;
1041			break;
1042		case 6:
1043			if (ctxt->modrm_mod != 0)
1044				modrm_ea += bp;
1045			break;
1046		case 7:
1047			modrm_ea += bx;
1048			break;
1049		}
1050		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
1051		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
1052			ctxt->modrm_seg = VCPU_SREG_SS;
1053		modrm_ea = (u16)modrm_ea;
1054	} else {
1055		/* 32/64-bit ModR/M decode. */
1056		if ((ctxt->modrm_rm & 7) == 4) {
1057			sib = insn_fetch(u8, ctxt);
1058			index_reg |= (sib >> 3) & 7;
1059			base_reg |= sib & 7;
1060			scale = sib >> 6;
1061
1062			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1063				modrm_ea += insn_fetch(s32, ctxt);
1064			else
1065				modrm_ea += ctxt->regs[base_reg];
1066			if (index_reg != 4)
1067				modrm_ea += ctxt->regs[index_reg] << scale;
1068		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1069			if (ctxt->mode == X86EMUL_MODE_PROT64)
1070				ctxt->rip_relative = 1;
1071		} else
1072			modrm_ea += ctxt->regs[ctxt->modrm_rm];
1073		switch (ctxt->modrm_mod) {
1074		case 0:
1075			if (ctxt->modrm_rm == 5)
1076				modrm_ea += insn_fetch(s32, ctxt);
1077			break;
1078		case 1:
1079			modrm_ea += insn_fetch(s8, ctxt);
1080			break;
1081		case 2:
1082			modrm_ea += insn_fetch(s32, ctxt);
1083			break;
1084		}
1085	}
1086	op->addr.mem.ea = modrm_ea;
1087done:
1088	return rc;
1089}
1090
1091static int decode_abs(struct x86_emulate_ctxt *ctxt,
1092		      struct operand *op)
1093{
1094	int rc = X86EMUL_CONTINUE;
1095
1096	op->type = OP_MEM;
1097	switch (ctxt->ad_bytes) {
1098	case 2:
1099		op->addr.mem.ea = insn_fetch(u16, ctxt);
1100		break;
1101	case 4:
1102		op->addr.mem.ea = insn_fetch(u32, ctxt);
1103		break;
1104	case 8:
1105		op->addr.mem.ea = insn_fetch(u64, ctxt);
1106		break;
1107	}
1108done:
1109	return rc;
1110}
1111
1112static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1113{
1114	long sv = 0, mask;
1115
1116	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
1117		mask = ~(ctxt->dst.bytes * 8 - 1);
1118
1119		if (ctxt->src.bytes == 2)
1120			sv = (s16)ctxt->src.val & (s16)mask;
1121		else if (ctxt->src.bytes == 4)
1122			sv = (s32)ctxt->src.val & (s32)mask;
1123
1124		ctxt->dst.addr.mem.ea += (sv >> 3);
1125	}
1126
1127	/* only subword offset */
1128	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1129}
1130
1131static int read_emulated(struct x86_emulate_ctxt *ctxt,
1132			 unsigned long addr, void *dest, unsigned size)
1133{
1134	int rc;
1135	struct read_cache *mc = &ctxt->mem_read;
1136
1137	while (size) {
1138		int n = min(size, 8u);
1139		size -= n;
1140		if (mc->pos < mc->end)
1141			goto read_cached;
1142
1143		rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
1144					      &ctxt->exception);
1145		if (rc != X86EMUL_CONTINUE)
1146			return rc;
1147		mc->end += n;
1148
1149	read_cached:
1150		memcpy(dest, mc->data + mc->pos, n);
1151		mc->pos += n;
1152		dest += n;
1153		addr += n;
1154	}
1155	return X86EMUL_CONTINUE;
1156}
1157
1158static int segmented_read(struct x86_emulate_ctxt *ctxt,
1159			  struct segmented_address addr,
1160			  void *data,
1161			  unsigned size)
1162{
1163	int rc;
1164	ulong linear;
1165
1166	rc = linearize(ctxt, addr, size, false, &linear);
1167	if (rc != X86EMUL_CONTINUE)
1168		return rc;
1169	return read_emulated(ctxt, linear, data, size);
1170}
1171
1172static int segmented_write(struct x86_emulate_ctxt *ctxt,
1173			   struct segmented_address addr,
1174			   const void *data,
1175			   unsigned size)
1176{
1177	int rc;
1178	ulong linear;
1179
1180	rc = linearize(ctxt, addr, size, true, &linear);
1181	if (rc != X86EMUL_CONTINUE)
1182		return rc;
1183	return ctxt->ops->write_emulated(ctxt, linear, data, size,
1184					 &ctxt->exception);
1185}
1186
1187static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1188			     struct segmented_address addr,
1189			     const void *orig_data, const void *data,
1190			     unsigned size)
1191{
1192	int rc;
1193	ulong linear;
1194
1195	rc = linearize(ctxt, addr, size, true, &linear);
1196	if (rc != X86EMUL_CONTINUE)
1197		return rc;
1198	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
1199					   size, &ctxt->exception);
1200}
1201
1202static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1203			   unsigned int size, unsigned short port,
1204			   void *dest)
1205{
1206	struct read_cache *rc = &ctxt->io_read;
1207
1208	if (rc->pos == rc->end) { /* refill pio read ahead */
1209		unsigned int in_page, n;
1210		unsigned int count = ctxt->rep_prefix ?
1211			address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
1212		in_page = (ctxt->eflags & EFLG_DF) ?
1213			offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
1214			PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
1215		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1216			count);
1217		if (n == 0)
1218			n = 1;
1219		rc->pos = rc->end = 0;
1220		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1221			return 0;
1222		rc->end = n * size;
1223	}
1224
1225	memcpy(dest, rc->data + rc->pos, size);
1226	rc->pos += size;
1227	return 1;
1228}
1229
1230static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
1231				     u16 index, struct desc_struct *desc)
1232{
1233	struct desc_ptr dt;
1234	ulong addr;
1235
1236	ctxt->ops->get_idt(ctxt, &dt);
1237
1238	if (dt.size < index * 8 + 7)
1239		return emulate_gp(ctxt, index << 3 | 0x2);
1240
1241	addr = dt.address + index * 8;
1242	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1243				   &ctxt->exception);
1244}
1245
1246static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1247				     u16 selector, struct desc_ptr *dt)
1248{
1249	struct x86_emulate_ops *ops = ctxt->ops;
1250
1251	if (selector & 1 << 2) {
1252		struct desc_struct desc;
1253		u16 sel;
1254
1255		memset (dt, 0, sizeof *dt);
1256		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1257			return;
1258
1259		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1260		dt->address = get_desc_base(&desc);
1261	} else
1262		ops->get_gdt(ctxt, dt);
1263}
1264
1265/* allowed just for 8 bytes segments */
1266static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1267				   u16 selector, struct desc_struct *desc)
1268{
1269	struct desc_ptr dt;
1270	u16 index = selector >> 3;
1271	ulong addr;
1272
1273	get_descriptor_table_ptr(ctxt, selector, &dt);
1274
1275	if (dt.size < index * 8 + 7)
1276		return emulate_gp(ctxt, selector & 0xfffc);
1277
1278	addr = dt.address + index * 8;
1279	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
1280				   &ctxt->exception);
1281}
1282
1283/* allowed just for 8 bytes segments */
1284static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1285				    u16 selector, struct desc_struct *desc)
1286{
1287	struct desc_ptr dt;
1288	u16 index = selector >> 3;
1289	ulong addr;
1290
1291	get_descriptor_table_ptr(ctxt, selector, &dt);
1292
1293	if (dt.size < index * 8 + 7)
1294		return emulate_gp(ctxt, selector & 0xfffc);
1295
1296	addr = dt.address + index * 8;
1297	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
1298				    &ctxt->exception);
1299}
1300
1301/* Does not support long mode */
1302static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1303				   u16 selector, int seg)
1304{
1305	struct desc_struct seg_desc;
1306	u8 dpl, rpl, cpl;
1307	unsigned err_vec = GP_VECTOR;
1308	u32 err_code = 0;
1309	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1310	int ret;
1311
1312	memset(&seg_desc, 0, sizeof seg_desc);
1313
1314	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1315	    || ctxt->mode == X86EMUL_MODE_REAL) {
1316		/* set real mode segment descriptor */
1317		set_desc_base(&seg_desc, selector << 4);
1318		set_desc_limit(&seg_desc, 0xffff);
1319		seg_desc.type = 3;
1320		seg_desc.p = 1;
1321		seg_desc.s = 1;
1322		if (ctxt->mode == X86EMUL_MODE_VM86)
1323			seg_desc.dpl = 3;
1324		goto load;
1325	}
1326
1327	/* NULL selector is not valid for TR, CS and SS */
1328	if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1329	    && null_selector)
1330		goto exception;
1331
1332	/* TR should be in GDT only */
1333	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1334		goto exception;
1335
1336	if (null_selector) /* for NULL selector skip all following checks */
1337		goto load;
1338
1339	ret = read_segment_descriptor(ctxt, selector, &seg_desc);
1340	if (ret != X86EMUL_CONTINUE)
1341		return ret;
1342
1343	err_code = selector & 0xfffc;
1344	err_vec = GP_VECTOR;
1345
1346	/* can't load system descriptor into segment selecor */
1347	if (seg <= VCPU_SREG_GS && !seg_desc.s)
1348		goto exception;
1349
1350	if (!seg_desc.p) {
1351		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1352		goto exception;
1353	}
1354
1355	rpl = selector & 3;
1356	dpl = seg_desc.dpl;
1357	cpl = ctxt->ops->cpl(ctxt);
1358
1359	switch (seg) {
1360	case VCPU_SREG_SS:
1361		/*
1362		 * segment is not a writable data segment or segment
1363		 * selector's RPL != CPL or segment selector's RPL != CPL
1364		 */
1365		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1366			goto exception;
1367		break;
1368	case VCPU_SREG_CS:
1369		if (!(seg_desc.type & 8))
1370			goto exception;
1371
1372		if (seg_desc.type & 4) {
1373			/* conforming */
1374			if (dpl > cpl)
1375				goto exception;
1376		} else {
1377			/* nonconforming */
1378			if (rpl > cpl || dpl != cpl)
1379				goto exception;
1380		}
1381		/* CS(RPL) <- CPL */
1382		selector = (selector & 0xfffc) | cpl;
1383		break;
1384	case VCPU_SREG_TR:
1385		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1386			goto exception;
1387		break;
1388	case VCPU_SREG_LDTR:
1389		if (seg_desc.s || seg_desc.type != 2)
1390			goto exception;
1391		break;
1392	default: /*  DS, ES, FS, or GS */
1393		/*
1394		 * segment is not a data or readable code segment or
1395		 * ((segment is a data or nonconforming code segment)
1396		 * and (both RPL and CPL > DPL))
1397		 */
1398		if ((seg_desc.type & 0xa) == 0x8 ||
1399		    (((seg_desc.type & 0xc) != 0xc) &&
1400		     (rpl > dpl && cpl > dpl)))
1401			goto exception;
1402		break;
1403	}
1404
1405	if (seg_desc.s) {
1406		/* mark segment as accessed */
1407		seg_desc.type |= 1;
1408		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1409		if (ret != X86EMUL_CONTINUE)
1410			return ret;
1411	}
1412load:
1413	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1414	return X86EMUL_CONTINUE;
1415exception:
1416	emulate_exception(ctxt, err_vec, err_code, true);
1417	return X86EMUL_PROPAGATE_FAULT;
1418}
1419
1420static void write_register_operand(struct operand *op)
1421{
1422	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1423	switch (op->bytes) {
1424	case 1:
1425		*(u8 *)op->addr.reg = (u8)op->val;
1426		break;
1427	case 2:
1428		*(u16 *)op->addr.reg = (u16)op->val;
1429		break;
1430	case 4:
1431		*op->addr.reg = (u32)op->val;
1432		break;	/* 64b: zero-extend */
1433	case 8:
1434		*op->addr.reg = op->val;
1435		break;
1436	}
1437}
1438
1439static int writeback(struct x86_emulate_ctxt *ctxt)
1440{
1441	int rc;
1442
1443	switch (ctxt->dst.type) {
1444	case OP_REG:
1445		write_register_operand(&ctxt->dst);
1446		break;
1447	case OP_MEM:
1448		if (ctxt->lock_prefix)
1449			rc = segmented_cmpxchg(ctxt,
1450					       ctxt->dst.addr.mem,
1451					       &ctxt->dst.orig_val,
1452					       &ctxt->dst.val,
1453					       ctxt->dst.bytes);
1454		else
1455			rc = segmented_write(ctxt,
1456					     ctxt->dst.addr.mem,
1457					     &ctxt->dst.val,
1458					     ctxt->dst.bytes);
1459		if (rc != X86EMUL_CONTINUE)
1460			return rc;
1461		break;
1462	case OP_XMM:
1463		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
1464		break;
1465	case OP_MM:
1466		write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
1467		break;
1468	case OP_NONE:
1469		/* no writeback */
1470		break;
1471	default:
1472		break;
1473	}
1474	return X86EMUL_CONTINUE;
1475}
1476
1477static int em_push(struct x86_emulate_ctxt *ctxt)
1478{
1479	struct segmented_address addr;
1480
1481	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
1482	addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
1483	addr.seg = VCPU_SREG_SS;
1484
1485	/* Disable writeback. */
1486	ctxt->dst.type = OP_NONE;
1487	return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
1488}
1489
1490static int emulate_pop(struct x86_emulate_ctxt *ctxt,
1491		       void *dest, int len)
1492{
1493	int rc;
1494	struct segmented_address addr;
1495
1496	addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
1497	addr.seg = VCPU_SREG_SS;
1498	rc = segmented_read(ctxt, addr, dest, len);
1499	if (rc != X86EMUL_CONTINUE)
1500		return rc;
1501
1502	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
1503	return rc;
1504}
1505
1506static int em_pop(struct x86_emulate_ctxt *ctxt)
1507{
1508	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1509}
1510
1511static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1512			void *dest, int len)
1513{
1514	int rc;
1515	unsigned long val, change_mask;
1516	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1517	int cpl = ctxt->ops->cpl(ctxt);
1518
1519	rc = emulate_pop(ctxt, &val, len);
1520	if (rc != X86EMUL_CONTINUE)
1521		return rc;
1522
1523	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1524		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1525
1526	switch(ctxt->mode) {
1527	case X86EMUL_MODE_PROT64:
1528	case X86EMUL_MODE_PROT32:
1529	case X86EMUL_MODE_PROT16:
1530		if (cpl == 0)
1531			change_mask |= EFLG_IOPL;
1532		if (cpl <= iopl)
1533			change_mask |= EFLG_IF;
1534		break;
1535	case X86EMUL_MODE_VM86:
1536		if (iopl < 3)
1537			return emulate_gp(ctxt, 0);
1538		change_mask |= EFLG_IF;
1539		break;
1540	default: /* real mode */
1541		change_mask |= (EFLG_IOPL | EFLG_IF);
1542		break;
1543	}
1544
1545	*(unsigned long *)dest =
1546		(ctxt->eflags & ~change_mask) | (val & change_mask);
1547
1548	return rc;
1549}
1550
1551static int em_popf(struct x86_emulate_ctxt *ctxt)
1552{
1553	ctxt->dst.type = OP_REG;
1554	ctxt->dst.addr.reg = &ctxt->eflags;
1555	ctxt->dst.bytes = ctxt->op_bytes;
1556	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1557}
1558
1559static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1560{
1561	int seg = ctxt->src2.val;
1562
1563	ctxt->src.val = get_segment_selector(ctxt, seg);
1564
1565	return em_push(ctxt);
1566}
1567
1568static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1569{
1570	int seg = ctxt->src2.val;
1571	unsigned long selector;
1572	int rc;
1573
1574	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1575	if (rc != X86EMUL_CONTINUE)
1576		return rc;
1577
1578	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1579	return rc;
1580}
1581
1582static int em_pusha(struct x86_emulate_ctxt *ctxt)
1583{
1584	unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
1585	int rc = X86EMUL_CONTINUE;
1586	int reg = VCPU_REGS_RAX;
1587
1588	while (reg <= VCPU_REGS_RDI) {
1589		(reg == VCPU_REGS_RSP) ?
1590		(ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
1591
1592		rc = em_push(ctxt);
1593		if (rc != X86EMUL_CONTINUE)
1594			return rc;
1595
1596		++reg;
1597	}
1598
1599	return rc;
1600}
1601
1602static int em_pushf(struct x86_emulate_ctxt *ctxt)
1603{
1604	ctxt->src.val =  (unsigned long)ctxt->eflags;
1605	return em_push(ctxt);
1606}
1607
1608static int em_popa(struct x86_emulate_ctxt *ctxt)
1609{
1610	int rc = X86EMUL_CONTINUE;
1611	int reg = VCPU_REGS_RDI;
1612
1613	while (reg >= VCPU_REGS_RAX) {
1614		if (reg == VCPU_REGS_RSP) {
1615			register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
1616							ctxt->op_bytes);
1617			--reg;
1618		}
1619
1620		rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
1621		if (rc != X86EMUL_CONTINUE)
1622			break;
1623		--reg;
1624	}
1625	return rc;
1626}
1627
1628int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1629{
1630	struct x86_emulate_ops *ops = ctxt->ops;
1631	int rc;
1632	struct desc_ptr dt;
1633	gva_t cs_addr;
1634	gva_t eip_addr;
1635	u16 cs, eip;
1636
1637	/* TODO: Add limit checks */
1638	ctxt->src.val = ctxt->eflags;
1639	rc = em_push(ctxt);
1640	if (rc != X86EMUL_CONTINUE)
1641		return rc;
1642
1643	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1644
1645	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1646	rc = em_push(ctxt);
1647	if (rc != X86EMUL_CONTINUE)
1648		return rc;
1649
1650	ctxt->src.val = ctxt->_eip;
1651	rc = em_push(ctxt);
1652	if (rc != X86EMUL_CONTINUE)
1653		return rc;
1654
1655	ops->get_idt(ctxt, &dt);
1656
1657	eip_addr = dt.address + (irq << 2);
1658	cs_addr = dt.address + (irq << 2) + 2;
1659
1660	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1661	if (rc != X86EMUL_CONTINUE)
1662		return rc;
1663
1664	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1665	if (rc != X86EMUL_CONTINUE)
1666		return rc;
1667
1668	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1669	if (rc != X86EMUL_CONTINUE)
1670		return rc;
1671
1672	ctxt->_eip = eip;
1673
1674	return rc;
1675}
1676
1677static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1678{
1679	switch(ctxt->mode) {
1680	case X86EMUL_MODE_REAL:
1681		return emulate_int_real(ctxt, irq);
1682	case X86EMUL_MODE_VM86:
1683	case X86EMUL_MODE_PROT16:
1684	case X86EMUL_MODE_PROT32:
1685	case X86EMUL_MODE_PROT64:
1686	default:
1687		/* Protected mode interrupts unimplemented yet */
1688		return X86EMUL_UNHANDLEABLE;
1689	}
1690}
1691
1692static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1693{
1694	int rc = X86EMUL_CONTINUE;
1695	unsigned long temp_eip = 0;
1696	unsigned long temp_eflags = 0;
1697	unsigned long cs = 0;
1698	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1699			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1700			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1701	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1702
1703	/* TODO: Add stack limit check */
1704
1705	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1706
1707	if (rc != X86EMUL_CONTINUE)
1708		return rc;
1709
1710	if (temp_eip & ~0xffff)
1711		return emulate_gp(ctxt, 0);
1712
1713	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1714
1715	if (rc != X86EMUL_CONTINUE)
1716		return rc;
1717
1718	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1719
1720	if (rc != X86EMUL_CONTINUE)
1721		return rc;
1722
1723	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1724
1725	if (rc != X86EMUL_CONTINUE)
1726		return rc;
1727
1728	ctxt->_eip = temp_eip;
1729
1730
1731	if (ctxt->op_bytes == 4)
1732		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1733	else if (ctxt->op_bytes == 2) {
1734		ctxt->eflags &= ~0xffff;
1735		ctxt->eflags |= temp_eflags;
1736	}
1737
1738	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1739	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1740
1741	return rc;
1742}
1743
1744static int em_iret(struct x86_emulate_ctxt *ctxt)
1745{
1746	switch(ctxt->mode) {
1747	case X86EMUL_MODE_REAL:
1748		return emulate_iret_real(ctxt);
1749	case X86EMUL_MODE_VM86:
1750	case X86EMUL_MODE_PROT16:
1751	case X86EMUL_MODE_PROT32:
1752	case X86EMUL_MODE_PROT64:
1753	default:
1754		/* iret from protected mode unimplemented yet */
1755		return X86EMUL_UNHANDLEABLE;
1756	}
1757}
1758
1759static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
1760{
1761	int rc;
1762	unsigned short sel;
1763
1764	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1765
1766	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1767	if (rc != X86EMUL_CONTINUE)
1768		return rc;
1769
1770	ctxt->_eip = 0;
1771	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1772	return X86EMUL_CONTINUE;
1773}
1774
 
 
 
 
 
1775static int em_grp2(struct x86_emulate_ctxt *ctxt)
1776{
1777	switch (ctxt->modrm_reg) {
1778	case 0:	/* rol */
1779		emulate_2op_SrcB(ctxt, "rol");
1780		break;
1781	case 1:	/* ror */
1782		emulate_2op_SrcB(ctxt, "ror");
1783		break;
1784	case 2:	/* rcl */
1785		emulate_2op_SrcB(ctxt, "rcl");
1786		break;
1787	case 3:	/* rcr */
1788		emulate_2op_SrcB(ctxt, "rcr");
1789		break;
1790	case 4:	/* sal/shl */
1791	case 6:	/* sal/shl */
1792		emulate_2op_SrcB(ctxt, "sal");
1793		break;
1794	case 5:	/* shr */
1795		emulate_2op_SrcB(ctxt, "shr");
1796		break;
1797	case 7:	/* sar */
1798		emulate_2op_SrcB(ctxt, "sar");
1799		break;
1800	}
1801	return X86EMUL_CONTINUE;
1802}
1803
1804static int em_not(struct x86_emulate_ctxt *ctxt)
1805{
1806	ctxt->dst.val = ~ctxt->dst.val;
1807	return X86EMUL_CONTINUE;
1808}
1809
1810static int em_neg(struct x86_emulate_ctxt *ctxt)
1811{
1812	emulate_1op(ctxt, "neg");
1813	return X86EMUL_CONTINUE;
1814}
1815
1816static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
1817{
1818	u8 ex = 0;
1819
1820	emulate_1op_rax_rdx(ctxt, "mul", ex);
1821	return X86EMUL_CONTINUE;
1822}
1823
1824static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
1825{
1826	u8 ex = 0;
1827
1828	emulate_1op_rax_rdx(ctxt, "imul", ex);
1829	return X86EMUL_CONTINUE;
1830}
1831
1832static int em_div_ex(struct x86_emulate_ctxt *ctxt)
1833{
 
 
1834	u8 de = 0;
1835
1836	emulate_1op_rax_rdx(ctxt, "div", de);
1837	if (de)
1838		return emulate_de(ctxt);
1839	return X86EMUL_CONTINUE;
1840}
1841
1842static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
1843{
1844	u8 de = 0;
1845
1846	emulate_1op_rax_rdx(ctxt, "idiv", de);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1847	if (de)
1848		return emulate_de(ctxt);
1849	return X86EMUL_CONTINUE;
1850}
1851
1852static int em_grp45(struct x86_emulate_ctxt *ctxt)
1853{
1854	int rc = X86EMUL_CONTINUE;
1855
1856	switch (ctxt->modrm_reg) {
1857	case 0:	/* inc */
1858		emulate_1op(ctxt, "inc");
1859		break;
1860	case 1:	/* dec */
1861		emulate_1op(ctxt, "dec");
1862		break;
1863	case 2: /* call near abs */ {
1864		long int old_eip;
1865		old_eip = ctxt->_eip;
1866		ctxt->_eip = ctxt->src.val;
1867		ctxt->src.val = old_eip;
1868		rc = em_push(ctxt);
1869		break;
1870	}
1871	case 4: /* jmp abs */
1872		ctxt->_eip = ctxt->src.val;
1873		break;
1874	case 5: /* jmp far */
1875		rc = em_jmp_far(ctxt);
1876		break;
1877	case 6:	/* push */
1878		rc = em_push(ctxt);
1879		break;
1880	}
1881	return rc;
1882}
1883
1884static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
1885{
1886	u64 old = ctxt->dst.orig_val64;
1887
1888	if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
1889	    ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
1890		ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1891		ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1892		ctxt->eflags &= ~EFLG_ZF;
1893	} else {
1894		ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
1895			(u32) ctxt->regs[VCPU_REGS_RBX];
1896
1897		ctxt->eflags |= EFLG_ZF;
1898	}
1899	return X86EMUL_CONTINUE;
1900}
1901
1902static int em_ret(struct x86_emulate_ctxt *ctxt)
1903{
1904	ctxt->dst.type = OP_REG;
1905	ctxt->dst.addr.reg = &ctxt->_eip;
1906	ctxt->dst.bytes = ctxt->op_bytes;
1907	return em_pop(ctxt);
1908}
1909
1910static int em_ret_far(struct x86_emulate_ctxt *ctxt)
1911{
1912	int rc;
1913	unsigned long cs;
1914
1915	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
1916	if (rc != X86EMUL_CONTINUE)
1917		return rc;
1918	if (ctxt->op_bytes == 4)
1919		ctxt->_eip = (u32)ctxt->_eip;
1920	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1921	if (rc != X86EMUL_CONTINUE)
1922		return rc;
1923	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1924	return rc;
1925}
1926
1927static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
1928{
1929	/* Save real source value, then compare EAX against destination. */
1930	ctxt->src.orig_val = ctxt->src.val;
1931	ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
1932	emulate_2op_SrcV(ctxt, "cmp");
1933
1934	if (ctxt->eflags & EFLG_ZF) {
1935		/* Success: write back to memory. */
1936		ctxt->dst.val = ctxt->src.orig_val;
1937	} else {
1938		/* Failure: write the value we saw to EAX. */
1939		ctxt->dst.type = OP_REG;
1940		ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
1941	}
1942	return X86EMUL_CONTINUE;
1943}
1944
1945static int em_lseg(struct x86_emulate_ctxt *ctxt)
1946{
1947	int seg = ctxt->src2.val;
1948	unsigned short sel;
1949	int rc;
1950
1951	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1952
1953	rc = load_segment_descriptor(ctxt, sel, seg);
1954	if (rc != X86EMUL_CONTINUE)
1955		return rc;
1956
1957	ctxt->dst.val = ctxt->src.val;
1958	return rc;
1959}
1960
1961static void
1962setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
1963			struct desc_struct *cs, struct desc_struct *ss)
1964{
1965	u16 selector;
1966
1967	memset(cs, 0, sizeof(struct desc_struct));
1968	ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
1969	memset(ss, 0, sizeof(struct desc_struct));
1970
1971	cs->l = 0;		/* will be adjusted later */
1972	set_desc_base(cs, 0);	/* flat segment */
1973	cs->g = 1;		/* 4kb granularity */
1974	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
1975	cs->type = 0x0b;	/* Read, Execute, Accessed */
1976	cs->s = 1;
1977	cs->dpl = 0;		/* will be adjusted later */
1978	cs->p = 1;
1979	cs->d = 1;
1980
1981	set_desc_base(ss, 0);	/* flat segment */
1982	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
1983	ss->g = 1;		/* 4kb granularity */
1984	ss->s = 1;
1985	ss->type = 0x03;	/* Read/Write, Accessed */
1986	ss->d = 1;		/* 32bit stack segment */
1987	ss->dpl = 0;
1988	ss->p = 1;
1989}
1990
1991static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
1992{
1993	u32 eax, ebx, ecx, edx;
1994
1995	eax = ecx = 0;
1996	return ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)
1997		&& ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
1998		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
1999		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
2000}
2001
2002static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
2003{
2004	struct x86_emulate_ops *ops = ctxt->ops;
2005	u32 eax, ebx, ecx, edx;
2006
2007	/*
2008	 * syscall should always be enabled in longmode - so only become
2009	 * vendor specific (cpuid) if other modes are active...
2010	 */
2011	if (ctxt->mode == X86EMUL_MODE_PROT64)
2012		return true;
2013
2014	eax = 0x00000000;
2015	ecx = 0x00000000;
2016	if (ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)) {
2017		/*
2018		 * Intel ("GenuineIntel")
2019		 * remark: Intel CPUs only support "syscall" in 64bit
2020		 * longmode. Also an 64bit guest with a
2021		 * 32bit compat-app running will #UD !! While this
2022		 * behaviour can be fixed (by emulating) into AMD
2023		 * response - CPUs of AMD can't behave like Intel.
2024		 */
2025		if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
2026		    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
2027		    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
2028			return false;
2029
2030		/* AMD ("AuthenticAMD") */
2031		if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
2032		    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
2033		    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
2034			return true;
2035
2036		/* AMD ("AMDisbetter!") */
2037		if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
2038		    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
2039		    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
2040			return true;
2041	}
2042
2043	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
2044	return false;
2045}
2046
2047static int em_syscall(struct x86_emulate_ctxt *ctxt)
2048{
2049	struct x86_emulate_ops *ops = ctxt->ops;
2050	struct desc_struct cs, ss;
2051	u64 msr_data;
2052	u16 cs_sel, ss_sel;
2053	u64 efer = 0;
2054
2055	/* syscall is not available in real mode */
2056	if (ctxt->mode == X86EMUL_MODE_REAL ||
2057	    ctxt->mode == X86EMUL_MODE_VM86)
2058		return emulate_ud(ctxt);
2059
2060	if (!(em_syscall_is_enabled(ctxt)))
2061		return emulate_ud(ctxt);
2062
2063	ops->get_msr(ctxt, MSR_EFER, &efer);
2064	setup_syscalls_segments(ctxt, &cs, &ss);
2065
2066	if (!(efer & EFER_SCE))
2067		return emulate_ud(ctxt);
2068
2069	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2070	msr_data >>= 32;
2071	cs_sel = (u16)(msr_data & 0xfffc);
2072	ss_sel = (u16)(msr_data + 8);
2073
2074	if (efer & EFER_LMA) {
2075		cs.d = 0;
2076		cs.l = 1;
2077	}
2078	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2079	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2080
2081	ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
2082	if (efer & EFER_LMA) {
2083#ifdef CONFIG_X86_64
2084		ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
2085
2086		ops->get_msr(ctxt,
2087			     ctxt->mode == X86EMUL_MODE_PROT64 ?
2088			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2089		ctxt->_eip = msr_data;
2090
2091		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2092		ctxt->eflags &= ~(msr_data | EFLG_RF);
2093#endif
2094	} else {
2095		/* legacy mode */
2096		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2097		ctxt->_eip = (u32)msr_data;
2098
2099		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2100	}
2101
2102	return X86EMUL_CONTINUE;
2103}
2104
2105static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2106{
2107	struct x86_emulate_ops *ops = ctxt->ops;
2108	struct desc_struct cs, ss;
2109	u64 msr_data;
2110	u16 cs_sel, ss_sel;
2111	u64 efer = 0;
2112
2113	ops->get_msr(ctxt, MSR_EFER, &efer);
2114	/* inject #GP if in real mode */
2115	if (ctxt->mode == X86EMUL_MODE_REAL)
2116		return emulate_gp(ctxt, 0);
2117
2118	/*
2119	 * Not recognized on AMD in compat mode (but is recognized in legacy
2120	 * mode).
2121	 */
2122	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
2123	    && !vendor_intel(ctxt))
2124		return emulate_ud(ctxt);
2125
2126	/* XXX sysenter/sysexit have not been tested in 64bit mode.
2127	* Therefore, we inject an #UD.
2128	*/
2129	if (ctxt->mode == X86EMUL_MODE_PROT64)
2130		return emulate_ud(ctxt);
2131
2132	setup_syscalls_segments(ctxt, &cs, &ss);
2133
2134	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2135	switch (ctxt->mode) {
2136	case X86EMUL_MODE_PROT32:
2137		if ((msr_data & 0xfffc) == 0x0)
2138			return emulate_gp(ctxt, 0);
2139		break;
2140	case X86EMUL_MODE_PROT64:
2141		if (msr_data == 0x0)
2142			return emulate_gp(ctxt, 0);
2143		break;
2144	}
2145
2146	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2147	cs_sel = (u16)msr_data;
2148	cs_sel &= ~SELECTOR_RPL_MASK;
2149	ss_sel = cs_sel + 8;
2150	ss_sel &= ~SELECTOR_RPL_MASK;
2151	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2152		cs.d = 0;
2153		cs.l = 1;
2154	}
2155
2156	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2157	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2158
2159	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2160	ctxt->_eip = msr_data;
2161
2162	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2163	ctxt->regs[VCPU_REGS_RSP] = msr_data;
2164
2165	return X86EMUL_CONTINUE;
2166}
2167
2168static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2169{
2170	struct x86_emulate_ops *ops = ctxt->ops;
2171	struct desc_struct cs, ss;
2172	u64 msr_data;
2173	int usermode;
2174	u16 cs_sel = 0, ss_sel = 0;
2175
2176	/* inject #GP if in real mode or Virtual 8086 mode */
2177	if (ctxt->mode == X86EMUL_MODE_REAL ||
2178	    ctxt->mode == X86EMUL_MODE_VM86)
2179		return emulate_gp(ctxt, 0);
2180
2181	setup_syscalls_segments(ctxt, &cs, &ss);
2182
2183	if ((ctxt->rex_prefix & 0x8) != 0x0)
2184		usermode = X86EMUL_MODE_PROT64;
2185	else
2186		usermode = X86EMUL_MODE_PROT32;
2187
2188	cs.dpl = 3;
2189	ss.dpl = 3;
2190	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2191	switch (usermode) {
2192	case X86EMUL_MODE_PROT32:
2193		cs_sel = (u16)(msr_data + 16);
2194		if ((msr_data & 0xfffc) == 0x0)
2195			return emulate_gp(ctxt, 0);
2196		ss_sel = (u16)(msr_data + 24);
2197		break;
2198	case X86EMUL_MODE_PROT64:
2199		cs_sel = (u16)(msr_data + 32);
2200		if (msr_data == 0x0)
2201			return emulate_gp(ctxt, 0);
2202		ss_sel = cs_sel + 8;
2203		cs.d = 0;
2204		cs.l = 1;
2205		break;
2206	}
2207	cs_sel |= SELECTOR_RPL_MASK;
2208	ss_sel |= SELECTOR_RPL_MASK;
2209
2210	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
2211	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2212
2213	ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
2214	ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
2215
2216	return X86EMUL_CONTINUE;
2217}
2218
2219static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2220{
2221	int iopl;
2222	if (ctxt->mode == X86EMUL_MODE_REAL)
2223		return false;
2224	if (ctxt->mode == X86EMUL_MODE_VM86)
2225		return true;
2226	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2227	return ctxt->ops->cpl(ctxt) > iopl;
2228}
2229
2230static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2231					    u16 port, u16 len)
2232{
2233	struct x86_emulate_ops *ops = ctxt->ops;
2234	struct desc_struct tr_seg;
2235	u32 base3;
2236	int r;
2237	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2238	unsigned mask = (1 << len) - 1;
2239	unsigned long base;
2240
2241	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2242	if (!tr_seg.p)
2243		return false;
2244	if (desc_limit_scaled(&tr_seg) < 103)
2245		return false;
2246	base = get_desc_base(&tr_seg);
2247#ifdef CONFIG_X86_64
2248	base |= ((u64)base3) << 32;
2249#endif
2250	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2251	if (r != X86EMUL_CONTINUE)
2252		return false;
2253	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2254		return false;
2255	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2256	if (r != X86EMUL_CONTINUE)
2257		return false;
2258	if ((perm >> bit_idx) & mask)
2259		return false;
2260	return true;
2261}
2262
2263static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2264				 u16 port, u16 len)
2265{
2266	if (ctxt->perm_ok)
2267		return true;
2268
2269	if (emulator_bad_iopl(ctxt))
2270		if (!emulator_io_port_access_allowed(ctxt, port, len))
2271			return false;
2272
2273	ctxt->perm_ok = true;
2274
2275	return true;
2276}
2277
2278static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2279				struct tss_segment_16 *tss)
2280{
2281	tss->ip = ctxt->_eip;
2282	tss->flag = ctxt->eflags;
2283	tss->ax = ctxt->regs[VCPU_REGS_RAX];
2284	tss->cx = ctxt->regs[VCPU_REGS_RCX];
2285	tss->dx = ctxt->regs[VCPU_REGS_RDX];
2286	tss->bx = ctxt->regs[VCPU_REGS_RBX];
2287	tss->sp = ctxt->regs[VCPU_REGS_RSP];
2288	tss->bp = ctxt->regs[VCPU_REGS_RBP];
2289	tss->si = ctxt->regs[VCPU_REGS_RSI];
2290	tss->di = ctxt->regs[VCPU_REGS_RDI];
2291
2292	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2293	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2294	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2295	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2296	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2297}
2298
2299static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2300				 struct tss_segment_16 *tss)
2301{
2302	int ret;
2303
2304	ctxt->_eip = tss->ip;
2305	ctxt->eflags = tss->flag | 2;
2306	ctxt->regs[VCPU_REGS_RAX] = tss->ax;
2307	ctxt->regs[VCPU_REGS_RCX] = tss->cx;
2308	ctxt->regs[VCPU_REGS_RDX] = tss->dx;
2309	ctxt->regs[VCPU_REGS_RBX] = tss->bx;
2310	ctxt->regs[VCPU_REGS_RSP] = tss->sp;
2311	ctxt->regs[VCPU_REGS_RBP] = tss->bp;
2312	ctxt->regs[VCPU_REGS_RSI] = tss->si;
2313	ctxt->regs[VCPU_REGS_RDI] = tss->di;
2314
2315	/*
2316	 * SDM says that segment selectors are loaded before segment
2317	 * descriptors
2318	 */
2319	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
2320	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2321	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2322	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2323	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2324
2325	/*
2326	 * Now load segment descriptors. If fault happenes at this stage
2327	 * it is handled in a context of new task
2328	 */
2329	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2330	if (ret != X86EMUL_CONTINUE)
2331		return ret;
2332	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2333	if (ret != X86EMUL_CONTINUE)
2334		return ret;
2335	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2336	if (ret != X86EMUL_CONTINUE)
2337		return ret;
2338	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2339	if (ret != X86EMUL_CONTINUE)
2340		return ret;
2341	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2342	if (ret != X86EMUL_CONTINUE)
2343		return ret;
2344
2345	return X86EMUL_CONTINUE;
2346}
2347
2348static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2349			  u16 tss_selector, u16 old_tss_sel,
2350			  ulong old_tss_base, struct desc_struct *new_desc)
2351{
2352	struct x86_emulate_ops *ops = ctxt->ops;
2353	struct tss_segment_16 tss_seg;
2354	int ret;
2355	u32 new_tss_base = get_desc_base(new_desc);
2356
2357	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2358			    &ctxt->exception);
2359	if (ret != X86EMUL_CONTINUE)
2360		/* FIXME: need to provide precise fault address */
2361		return ret;
2362
2363	save_state_to_tss16(ctxt, &tss_seg);
2364
2365	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2366			     &ctxt->exception);
2367	if (ret != X86EMUL_CONTINUE)
2368		/* FIXME: need to provide precise fault address */
2369		return ret;
2370
2371	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2372			    &ctxt->exception);
2373	if (ret != X86EMUL_CONTINUE)
2374		/* FIXME: need to provide precise fault address */
2375		return ret;
2376
2377	if (old_tss_sel != 0xffff) {
2378		tss_seg.prev_task_link = old_tss_sel;
2379
2380		ret = ops->write_std(ctxt, new_tss_base,
2381				     &tss_seg.prev_task_link,
2382				     sizeof tss_seg.prev_task_link,
2383				     &ctxt->exception);
2384		if (ret != X86EMUL_CONTINUE)
2385			/* FIXME: need to provide precise fault address */
2386			return ret;
2387	}
2388
2389	return load_state_from_tss16(ctxt, &tss_seg);
2390}
2391
2392static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2393				struct tss_segment_32 *tss)
2394{
2395	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2396	tss->eip = ctxt->_eip;
2397	tss->eflags = ctxt->eflags;
2398	tss->eax = ctxt->regs[VCPU_REGS_RAX];
2399	tss->ecx = ctxt->regs[VCPU_REGS_RCX];
2400	tss->edx = ctxt->regs[VCPU_REGS_RDX];
2401	tss->ebx = ctxt->regs[VCPU_REGS_RBX];
2402	tss->esp = ctxt->regs[VCPU_REGS_RSP];
2403	tss->ebp = ctxt->regs[VCPU_REGS_RBP];
2404	tss->esi = ctxt->regs[VCPU_REGS_RSI];
2405	tss->edi = ctxt->regs[VCPU_REGS_RDI];
2406
2407	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
2408	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2409	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
2410	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
2411	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
2412	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
2413	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2414}
2415
2416static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2417				 struct tss_segment_32 *tss)
2418{
2419	int ret;
2420
2421	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2422		return emulate_gp(ctxt, 0);
2423	ctxt->_eip = tss->eip;
2424	ctxt->eflags = tss->eflags | 2;
2425
2426	/* General purpose registers */
2427	ctxt->regs[VCPU_REGS_RAX] = tss->eax;
2428	ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
2429	ctxt->regs[VCPU_REGS_RDX] = tss->edx;
2430	ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
2431	ctxt->regs[VCPU_REGS_RSP] = tss->esp;
2432	ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
2433	ctxt->regs[VCPU_REGS_RSI] = tss->esi;
2434	ctxt->regs[VCPU_REGS_RDI] = tss->edi;
2435
2436	/*
2437	 * SDM says that segment selectors are loaded before segment
2438	 * descriptors
2439	 */
2440	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2441	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
2442	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
2443	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
2444	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2445	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
2446	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2447
2448	/*
2449	 * If we're switching between Protected Mode and VM86, we need to make
2450	 * sure to update the mode before loading the segment descriptors so
2451	 * that the selectors are interpreted correctly.
2452	 *
2453	 * Need to get rflags to the vcpu struct immediately because it
2454	 * influences the CPL which is checked at least when loading the segment
2455	 * descriptors and when pushing an error code to the new kernel stack.
2456	 *
2457	 * TODO Introduce a separate ctxt->ops->set_cpl callback
2458	 */
2459	if (ctxt->eflags & X86_EFLAGS_VM)
2460		ctxt->mode = X86EMUL_MODE_VM86;
2461	else
2462		ctxt->mode = X86EMUL_MODE_PROT32;
2463
2464	ctxt->ops->set_rflags(ctxt, ctxt->eflags);
2465
2466	/*
2467	 * Now load segment descriptors. If fault happenes at this stage
2468	 * it is handled in a context of new task
2469	 */
2470	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2471	if (ret != X86EMUL_CONTINUE)
2472		return ret;
2473	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2474	if (ret != X86EMUL_CONTINUE)
2475		return ret;
2476	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2477	if (ret != X86EMUL_CONTINUE)
2478		return ret;
2479	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2480	if (ret != X86EMUL_CONTINUE)
2481		return ret;
2482	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2483	if (ret != X86EMUL_CONTINUE)
2484		return ret;
2485	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2486	if (ret != X86EMUL_CONTINUE)
2487		return ret;
2488	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2489	if (ret != X86EMUL_CONTINUE)
2490		return ret;
2491
2492	return X86EMUL_CONTINUE;
2493}
2494
2495static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2496			  u16 tss_selector, u16 old_tss_sel,
2497			  ulong old_tss_base, struct desc_struct *new_desc)
2498{
2499	struct x86_emulate_ops *ops = ctxt->ops;
2500	struct tss_segment_32 tss_seg;
2501	int ret;
2502	u32 new_tss_base = get_desc_base(new_desc);
2503
2504	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2505			    &ctxt->exception);
2506	if (ret != X86EMUL_CONTINUE)
2507		/* FIXME: need to provide precise fault address */
2508		return ret;
2509
2510	save_state_to_tss32(ctxt, &tss_seg);
2511
2512	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2513			     &ctxt->exception);
2514	if (ret != X86EMUL_CONTINUE)
2515		/* FIXME: need to provide precise fault address */
2516		return ret;
2517
2518	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2519			    &ctxt->exception);
2520	if (ret != X86EMUL_CONTINUE)
2521		/* FIXME: need to provide precise fault address */
2522		return ret;
2523
2524	if (old_tss_sel != 0xffff) {
2525		tss_seg.prev_task_link = old_tss_sel;
2526
2527		ret = ops->write_std(ctxt, new_tss_base,
2528				     &tss_seg.prev_task_link,
2529				     sizeof tss_seg.prev_task_link,
2530				     &ctxt->exception);
2531		if (ret != X86EMUL_CONTINUE)
2532			/* FIXME: need to provide precise fault address */
2533			return ret;
2534	}
2535
2536	return load_state_from_tss32(ctxt, &tss_seg);
2537}
2538
2539static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2540				   u16 tss_selector, int idt_index, int reason,
2541				   bool has_error_code, u32 error_code)
2542{
2543	struct x86_emulate_ops *ops = ctxt->ops;
2544	struct desc_struct curr_tss_desc, next_tss_desc;
2545	int ret;
2546	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2547	ulong old_tss_base =
2548		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2549	u32 desc_limit;
2550
2551	/* FIXME: old_tss_base == ~0 ? */
2552
2553	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2554	if (ret != X86EMUL_CONTINUE)
2555		return ret;
2556	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2557	if (ret != X86EMUL_CONTINUE)
2558		return ret;
2559
2560	/* FIXME: check that next_tss_desc is tss */
2561
2562	/*
2563	 * Check privileges. The three cases are task switch caused by...
2564	 *
2565	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
2566	 * 2. Exception/IRQ/iret: No check is performed
2567	 * 3. jmp/call to TSS: Check agains DPL of the TSS
2568	 */
2569	if (reason == TASK_SWITCH_GATE) {
2570		if (idt_index != -1) {
2571			/* Software interrupts */
2572			struct desc_struct task_gate_desc;
2573			int dpl;
2574
2575			ret = read_interrupt_descriptor(ctxt, idt_index,
2576							&task_gate_desc);
2577			if (ret != X86EMUL_CONTINUE)
2578				return ret;
2579
2580			dpl = task_gate_desc.dpl;
2581			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
2582				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
2583		}
2584	} else if (reason != TASK_SWITCH_IRET) {
2585		int dpl = next_tss_desc.dpl;
2586		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
2587			return emulate_gp(ctxt, tss_selector);
2588	}
2589
2590
2591	desc_limit = desc_limit_scaled(&next_tss_desc);
2592	if (!next_tss_desc.p ||
2593	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2594	     desc_limit < 0x2b)) {
2595		emulate_ts(ctxt, tss_selector & 0xfffc);
2596		return X86EMUL_PROPAGATE_FAULT;
2597	}
2598
2599	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2600		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2601		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2602	}
2603
2604	if (reason == TASK_SWITCH_IRET)
2605		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2606
2607	/* set back link to prev task only if NT bit is set in eflags
2608	   note that old_tss_sel is not used afetr this point */
2609	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2610		old_tss_sel = 0xffff;
2611
2612	if (next_tss_desc.type & 8)
2613		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2614				     old_tss_base, &next_tss_desc);
2615	else
2616		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2617				     old_tss_base, &next_tss_desc);
2618	if (ret != X86EMUL_CONTINUE)
2619		return ret;
2620
2621	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2622		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2623
2624	if (reason != TASK_SWITCH_IRET) {
2625		next_tss_desc.type |= (1 << 1); /* set busy flag */
2626		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2627	}
2628
2629	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2630	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2631
2632	if (has_error_code) {
2633		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2634		ctxt->lock_prefix = 0;
2635		ctxt->src.val = (unsigned long) error_code;
2636		ret = em_push(ctxt);
2637	}
2638
2639	return ret;
2640}
2641
2642int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2643			 u16 tss_selector, int idt_index, int reason,
2644			 bool has_error_code, u32 error_code)
2645{
2646	int rc;
2647
2648	ctxt->_eip = ctxt->eip;
2649	ctxt->dst.type = OP_NONE;
2650
2651	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2652				     has_error_code, error_code);
2653
2654	if (rc == X86EMUL_CONTINUE)
2655		ctxt->eip = ctxt->_eip;
2656
2657	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2658}
2659
2660static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
2661			    int reg, struct operand *op)
2662{
2663	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2664
2665	register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
2666	op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
2667	op->addr.mem.seg = seg;
2668}
2669
2670static int em_das(struct x86_emulate_ctxt *ctxt)
2671{
2672	u8 al, old_al;
2673	bool af, cf, old_cf;
2674
2675	cf = ctxt->eflags & X86_EFLAGS_CF;
2676	al = ctxt->dst.val;
2677
2678	old_al = al;
2679	old_cf = cf;
2680	cf = false;
2681	af = ctxt->eflags & X86_EFLAGS_AF;
2682	if ((al & 0x0f) > 9 || af) {
2683		al -= 6;
2684		cf = old_cf | (al >= 250);
2685		af = true;
2686	} else {
2687		af = false;
2688	}
2689	if (old_al > 0x99 || old_cf) {
2690		al -= 0x60;
2691		cf = true;
2692	}
2693
2694	ctxt->dst.val = al;
2695	/* Set PF, ZF, SF */
2696	ctxt->src.type = OP_IMM;
2697	ctxt->src.val = 0;
2698	ctxt->src.bytes = 1;
2699	emulate_2op_SrcV(ctxt, "or");
2700	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
2701	if (cf)
2702		ctxt->eflags |= X86_EFLAGS_CF;
2703	if (af)
2704		ctxt->eflags |= X86_EFLAGS_AF;
2705	return X86EMUL_CONTINUE;
2706}
2707
2708static int em_call(struct x86_emulate_ctxt *ctxt)
2709{
2710	long rel = ctxt->src.val;
2711
2712	ctxt->src.val = (unsigned long)ctxt->_eip;
2713	jmp_rel(ctxt, rel);
2714	return em_push(ctxt);
2715}
2716
2717static int em_call_far(struct x86_emulate_ctxt *ctxt)
2718{
2719	u16 sel, old_cs;
2720	ulong old_eip;
2721	int rc;
2722
2723	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2724	old_eip = ctxt->_eip;
2725
2726	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2727	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2728		return X86EMUL_CONTINUE;
2729
2730	ctxt->_eip = 0;
2731	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2732
2733	ctxt->src.val = old_cs;
2734	rc = em_push(ctxt);
2735	if (rc != X86EMUL_CONTINUE)
2736		return rc;
2737
2738	ctxt->src.val = old_eip;
2739	return em_push(ctxt);
2740}
2741
2742static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
2743{
2744	int rc;
2745
2746	ctxt->dst.type = OP_REG;
2747	ctxt->dst.addr.reg = &ctxt->_eip;
2748	ctxt->dst.bytes = ctxt->op_bytes;
2749	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2750	if (rc != X86EMUL_CONTINUE)
2751		return rc;
2752	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
2753	return X86EMUL_CONTINUE;
2754}
2755
2756static int em_add(struct x86_emulate_ctxt *ctxt)
2757{
2758	emulate_2op_SrcV(ctxt, "add");
2759	return X86EMUL_CONTINUE;
2760}
2761
2762static int em_or(struct x86_emulate_ctxt *ctxt)
2763{
2764	emulate_2op_SrcV(ctxt, "or");
2765	return X86EMUL_CONTINUE;
2766}
2767
2768static int em_adc(struct x86_emulate_ctxt *ctxt)
2769{
2770	emulate_2op_SrcV(ctxt, "adc");
2771	return X86EMUL_CONTINUE;
2772}
2773
2774static int em_sbb(struct x86_emulate_ctxt *ctxt)
2775{
2776	emulate_2op_SrcV(ctxt, "sbb");
2777	return X86EMUL_CONTINUE;
2778}
2779
2780static int em_and(struct x86_emulate_ctxt *ctxt)
2781{
2782	emulate_2op_SrcV(ctxt, "and");
2783	return X86EMUL_CONTINUE;
2784}
2785
2786static int em_sub(struct x86_emulate_ctxt *ctxt)
2787{
2788	emulate_2op_SrcV(ctxt, "sub");
2789	return X86EMUL_CONTINUE;
2790}
2791
2792static int em_xor(struct x86_emulate_ctxt *ctxt)
2793{
2794	emulate_2op_SrcV(ctxt, "xor");
2795	return X86EMUL_CONTINUE;
2796}
2797
2798static int em_cmp(struct x86_emulate_ctxt *ctxt)
2799{
2800	emulate_2op_SrcV(ctxt, "cmp");
2801	/* Disable writeback. */
2802	ctxt->dst.type = OP_NONE;
2803	return X86EMUL_CONTINUE;
2804}
2805
2806static int em_test(struct x86_emulate_ctxt *ctxt)
2807{
2808	emulate_2op_SrcV(ctxt, "test");
2809	/* Disable writeback. */
2810	ctxt->dst.type = OP_NONE;
2811	return X86EMUL_CONTINUE;
2812}
2813
2814static int em_xchg(struct x86_emulate_ctxt *ctxt)
2815{
2816	/* Write back the register source. */
2817	ctxt->src.val = ctxt->dst.val;
2818	write_register_operand(&ctxt->src);
2819
2820	/* Write back the memory destination with implicit LOCK prefix. */
2821	ctxt->dst.val = ctxt->src.orig_val;
2822	ctxt->lock_prefix = 1;
2823	return X86EMUL_CONTINUE;
2824}
2825
2826static int em_imul(struct x86_emulate_ctxt *ctxt)
2827{
2828	emulate_2op_SrcV_nobyte(ctxt, "imul");
2829	return X86EMUL_CONTINUE;
2830}
2831
2832static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
2833{
2834	ctxt->dst.val = ctxt->src2.val;
2835	return em_imul(ctxt);
2836}
2837
2838static int em_cwd(struct x86_emulate_ctxt *ctxt)
2839{
2840	ctxt->dst.type = OP_REG;
2841	ctxt->dst.bytes = ctxt->src.bytes;
2842	ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
2843	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
2844
2845	return X86EMUL_CONTINUE;
2846}
2847
2848static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
2849{
2850	u64 tsc = 0;
2851
2852	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
2853	ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
2854	ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
2855	return X86EMUL_CONTINUE;
2856}
2857
2858static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
2859{
2860	u64 pmc;
2861
2862	if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
2863		return emulate_gp(ctxt, 0);
2864	ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
2865	ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
2866	return X86EMUL_CONTINUE;
2867}
2868
2869static int em_mov(struct x86_emulate_ctxt *ctxt)
2870{
2871	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
2872	return X86EMUL_CONTINUE;
2873}
2874
2875static int em_cr_write(struct x86_emulate_ctxt *ctxt)
2876{
2877	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
2878		return emulate_gp(ctxt, 0);
2879
2880	/* Disable writeback. */
2881	ctxt->dst.type = OP_NONE;
2882	return X86EMUL_CONTINUE;
2883}
2884
2885static int em_dr_write(struct x86_emulate_ctxt *ctxt)
2886{
2887	unsigned long val;
2888
2889	if (ctxt->mode == X86EMUL_MODE_PROT64)
2890		val = ctxt->src.val & ~0ULL;
2891	else
2892		val = ctxt->src.val & ~0U;
2893
2894	/* #UD condition is already handled. */
2895	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
2896		return emulate_gp(ctxt, 0);
2897
2898	/* Disable writeback. */
2899	ctxt->dst.type = OP_NONE;
2900	return X86EMUL_CONTINUE;
2901}
2902
2903static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
2904{
2905	u64 msr_data;
2906
2907	msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
2908		| ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
2909	if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
2910		return emulate_gp(ctxt, 0);
2911
2912	return X86EMUL_CONTINUE;
2913}
2914
2915static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
2916{
2917	u64 msr_data;
2918
2919	if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
2920		return emulate_gp(ctxt, 0);
2921
2922	ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
2923	ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
2924	return X86EMUL_CONTINUE;
2925}
2926
2927static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
2928{
2929	if (ctxt->modrm_reg > VCPU_SREG_GS)
2930		return emulate_ud(ctxt);
2931
2932	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
2933	return X86EMUL_CONTINUE;
2934}
2935
2936static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
2937{
2938	u16 sel = ctxt->src.val;
2939
2940	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
2941		return emulate_ud(ctxt);
2942
2943	if (ctxt->modrm_reg == VCPU_SREG_SS)
2944		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
2945
2946	/* Disable writeback. */
2947	ctxt->dst.type = OP_NONE;
2948	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
2949}
2950
 
 
 
 
 
 
2951static int em_invlpg(struct x86_emulate_ctxt *ctxt)
2952{
2953	int rc;
2954	ulong linear;
2955
2956	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
2957	if (rc == X86EMUL_CONTINUE)
2958		ctxt->ops->invlpg(ctxt, linear);
2959	/* Disable writeback. */
2960	ctxt->dst.type = OP_NONE;
2961	return X86EMUL_CONTINUE;
2962}
2963
2964static int em_clts(struct x86_emulate_ctxt *ctxt)
2965{
2966	ulong cr0;
2967
2968	cr0 = ctxt->ops->get_cr(ctxt, 0);
2969	cr0 &= ~X86_CR0_TS;
2970	ctxt->ops->set_cr(ctxt, 0, cr0);
2971	return X86EMUL_CONTINUE;
2972}
2973
2974static int em_vmcall(struct x86_emulate_ctxt *ctxt)
2975{
2976	int rc;
2977
2978	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
2979		return X86EMUL_UNHANDLEABLE;
2980
2981	rc = ctxt->ops->fix_hypercall(ctxt);
2982	if (rc != X86EMUL_CONTINUE)
2983		return rc;
2984
2985	/* Let the processor re-execute the fixed hypercall */
2986	ctxt->_eip = ctxt->eip;
2987	/* Disable writeback. */
2988	ctxt->dst.type = OP_NONE;
2989	return X86EMUL_CONTINUE;
2990}
2991
2992static int em_lgdt(struct x86_emulate_ctxt *ctxt)
2993{
2994	struct desc_ptr desc_ptr;
2995	int rc;
2996
2997	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
2998			     &desc_ptr.size, &desc_ptr.address,
2999			     ctxt->op_bytes);
3000	if (rc != X86EMUL_CONTINUE)
3001		return rc;
3002	ctxt->ops->set_gdt(ctxt, &desc_ptr);
3003	/* Disable writeback. */
3004	ctxt->dst.type = OP_NONE;
3005	return X86EMUL_CONTINUE;
3006}
3007
3008static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3009{
3010	int rc;
3011
3012	rc = ctxt->ops->fix_hypercall(ctxt);
3013
3014	/* Disable writeback. */
3015	ctxt->dst.type = OP_NONE;
3016	return rc;
3017}
3018
3019static int em_lidt(struct x86_emulate_ctxt *ctxt)
3020{
3021	struct desc_ptr desc_ptr;
3022	int rc;
3023
3024	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3025			     &desc_ptr.size, &desc_ptr.address,
3026			     ctxt->op_bytes);
3027	if (rc != X86EMUL_CONTINUE)
3028		return rc;
3029	ctxt->ops->set_idt(ctxt, &desc_ptr);
3030	/* Disable writeback. */
3031	ctxt->dst.type = OP_NONE;
3032	return X86EMUL_CONTINUE;
3033}
3034
3035static int em_smsw(struct x86_emulate_ctxt *ctxt)
3036{
3037	ctxt->dst.bytes = 2;
3038	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3039	return X86EMUL_CONTINUE;
3040}
3041
3042static int em_lmsw(struct x86_emulate_ctxt *ctxt)
3043{
3044	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3045			  | (ctxt->src.val & 0x0f));
3046	ctxt->dst.type = OP_NONE;
3047	return X86EMUL_CONTINUE;
3048}
3049
3050static int em_loop(struct x86_emulate_ctxt *ctxt)
3051{
3052	register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
3053	if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
3054	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
3055		jmp_rel(ctxt, ctxt->src.val);
3056
3057	return X86EMUL_CONTINUE;
3058}
3059
3060static int em_jcxz(struct x86_emulate_ctxt *ctxt)
3061{
3062	if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
3063		jmp_rel(ctxt, ctxt->src.val);
3064
3065	return X86EMUL_CONTINUE;
3066}
3067
3068static int em_in(struct x86_emulate_ctxt *ctxt)
3069{
3070	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
3071			     &ctxt->dst.val))
3072		return X86EMUL_IO_NEEDED;
3073
3074	return X86EMUL_CONTINUE;
3075}
3076
3077static int em_out(struct x86_emulate_ctxt *ctxt)
3078{
3079	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
3080				    &ctxt->src.val, 1);
3081	/* Disable writeback. */
3082	ctxt->dst.type = OP_NONE;
3083	return X86EMUL_CONTINUE;
3084}
3085
3086static int em_cli(struct x86_emulate_ctxt *ctxt)
3087{
3088	if (emulator_bad_iopl(ctxt))
3089		return emulate_gp(ctxt, 0);
3090
3091	ctxt->eflags &= ~X86_EFLAGS_IF;
3092	return X86EMUL_CONTINUE;
3093}
3094
3095static int em_sti(struct x86_emulate_ctxt *ctxt)
3096{
3097	if (emulator_bad_iopl(ctxt))
3098		return emulate_gp(ctxt, 0);
3099
3100	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3101	ctxt->eflags |= X86_EFLAGS_IF;
3102	return X86EMUL_CONTINUE;
3103}
3104
3105static int em_bt(struct x86_emulate_ctxt *ctxt)
3106{
3107	/* Disable writeback. */
3108	ctxt->dst.type = OP_NONE;
3109	/* only subword offset */
3110	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
3111
3112	emulate_2op_SrcV_nobyte(ctxt, "bt");
3113	return X86EMUL_CONTINUE;
3114}
3115
3116static int em_bts(struct x86_emulate_ctxt *ctxt)
3117{
3118	emulate_2op_SrcV_nobyte(ctxt, "bts");
3119	return X86EMUL_CONTINUE;
3120}
3121
3122static int em_btr(struct x86_emulate_ctxt *ctxt)
3123{
3124	emulate_2op_SrcV_nobyte(ctxt, "btr");
3125	return X86EMUL_CONTINUE;
3126}
3127
3128static int em_btc(struct x86_emulate_ctxt *ctxt)
3129{
3130	emulate_2op_SrcV_nobyte(ctxt, "btc");
3131	return X86EMUL_CONTINUE;
3132}
3133
3134static int em_bsf(struct x86_emulate_ctxt *ctxt)
3135{
3136	emulate_2op_SrcV_nobyte(ctxt, "bsf");
3137	return X86EMUL_CONTINUE;
3138}
3139
3140static int em_bsr(struct x86_emulate_ctxt *ctxt)
3141{
3142	emulate_2op_SrcV_nobyte(ctxt, "bsr");
3143	return X86EMUL_CONTINUE;
3144}
3145
3146static bool valid_cr(int nr)
3147{
3148	switch (nr) {
3149	case 0:
3150	case 2 ... 4:
3151	case 8:
3152		return true;
3153	default:
3154		return false;
3155	}
3156}
3157
3158static int check_cr_read(struct x86_emulate_ctxt *ctxt)
3159{
3160	if (!valid_cr(ctxt->modrm_reg))
3161		return emulate_ud(ctxt);
3162
3163	return X86EMUL_CONTINUE;
3164}
3165
3166static int check_cr_write(struct x86_emulate_ctxt *ctxt)
3167{
3168	u64 new_val = ctxt->src.val64;
3169	int cr = ctxt->modrm_reg;
3170	u64 efer = 0;
3171
3172	static u64 cr_reserved_bits[] = {
3173		0xffffffff00000000ULL,
3174		0, 0, 0, /* CR3 checked later */
3175		CR4_RESERVED_BITS,
3176		0, 0, 0,
3177		CR8_RESERVED_BITS,
3178	};
3179
3180	if (!valid_cr(cr))
3181		return emulate_ud(ctxt);
3182
3183	if (new_val & cr_reserved_bits[cr])
3184		return emulate_gp(ctxt, 0);
3185
3186	switch (cr) {
3187	case 0: {
3188		u64 cr4;
3189		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
3190		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
3191			return emulate_gp(ctxt, 0);
3192
3193		cr4 = ctxt->ops->get_cr(ctxt, 4);
3194		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3195
3196		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
3197		    !(cr4 & X86_CR4_PAE))
3198			return emulate_gp(ctxt, 0);
3199
3200		break;
3201		}
3202	case 3: {
3203		u64 rsvd = 0;
3204
3205		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3206		if (efer & EFER_LMA)
3207			rsvd = CR3_L_MODE_RESERVED_BITS;
3208		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3209			rsvd = CR3_PAE_RESERVED_BITS;
3210		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3211			rsvd = CR3_NONPAE_RESERVED_BITS;
3212
3213		if (new_val & rsvd)
3214			return emulate_gp(ctxt, 0);
3215
3216		break;
3217		}
3218	case 4: {
 
 
 
3219		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3220
3221		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
3222			return emulate_gp(ctxt, 0);
3223
3224		break;
3225		}
3226	}
3227
3228	return X86EMUL_CONTINUE;
3229}
3230
3231static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
3232{
3233	unsigned long dr7;
3234
3235	ctxt->ops->get_dr(ctxt, 7, &dr7);
3236
3237	/* Check if DR7.Global_Enable is set */
3238	return dr7 & (1 << 13);
3239}
3240
3241static int check_dr_read(struct x86_emulate_ctxt *ctxt)
3242{
3243	int dr = ctxt->modrm_reg;
3244	u64 cr4;
3245
3246	if (dr > 7)
3247		return emulate_ud(ctxt);
3248
3249	cr4 = ctxt->ops->get_cr(ctxt, 4);
3250	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
3251		return emulate_ud(ctxt);
3252
3253	if (check_dr7_gd(ctxt))
3254		return emulate_db(ctxt);
3255
3256	return X86EMUL_CONTINUE;
3257}
3258
3259static int check_dr_write(struct x86_emulate_ctxt *ctxt)
3260{
3261	u64 new_val = ctxt->src.val64;
3262	int dr = ctxt->modrm_reg;
3263
3264	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
3265		return emulate_gp(ctxt, 0);
3266
3267	return check_dr_read(ctxt);
3268}
3269
3270static int check_svme(struct x86_emulate_ctxt *ctxt)
3271{
3272	u64 efer;
3273
3274	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3275
3276	if (!(efer & EFER_SVME))
3277		return emulate_ud(ctxt);
3278
3279	return X86EMUL_CONTINUE;
3280}
3281
3282static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
3283{
3284	u64 rax = ctxt->regs[VCPU_REGS_RAX];
3285
3286	/* Valid physical address? */
3287	if (rax & 0xffff000000000000ULL)
3288		return emulate_gp(ctxt, 0);
3289
3290	return check_svme(ctxt);
3291}
3292
3293static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
3294{
3295	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3296
3297	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3298		return emulate_ud(ctxt);
3299
3300	return X86EMUL_CONTINUE;
3301}
3302
3303static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
3304{
3305	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3306	u64 rcx = ctxt->regs[VCPU_REGS_RCX];
3307
3308	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3309	    (rcx > 3))
3310		return emulate_gp(ctxt, 0);
3311
3312	return X86EMUL_CONTINUE;
3313}
3314
3315static int check_perm_in(struct x86_emulate_ctxt *ctxt)
3316{
3317	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
3318	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3319		return emulate_gp(ctxt, 0);
3320
3321	return X86EMUL_CONTINUE;
3322}
3323
3324static int check_perm_out(struct x86_emulate_ctxt *ctxt)
3325{
3326	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
3327	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3328		return emulate_gp(ctxt, 0);
3329
3330	return X86EMUL_CONTINUE;
3331}
3332
3333#define D(_y) { .flags = (_y) }
3334#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3335#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
3336		      .check_perm = (_p) }
3337#define N    D(0)
3338#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3339#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
3340#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3341#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3342#define II(_f, _e, _i) \
3343	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3344#define IIP(_f, _e, _i, _p) \
3345	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
3346	  .check_perm = (_p) }
3347#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3348
3349#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3350#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3351#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3352#define I2bvIP(_f, _e, _i, _p) \
3353	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3354
3355#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
3356		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
3357		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3358
3359static struct opcode group7_rm1[] = {
3360	DI(SrcNone | Priv, monitor),
3361	DI(SrcNone | Priv, mwait),
3362	N, N, N, N, N, N,
3363};
3364
3365static struct opcode group7_rm3[] = {
3366	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
3367	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
3368	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
3369	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
3370	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
3371	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
3372	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
3373	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3374};
3375
3376static struct opcode group7_rm7[] = {
3377	N,
3378	DIP(SrcNone, rdtscp, check_rdtsc),
3379	N, N, N, N, N, N,
3380};
3381
3382static struct opcode group1[] = {
3383	I(Lock, em_add),
3384	I(Lock | PageTable, em_or),
3385	I(Lock, em_adc),
3386	I(Lock, em_sbb),
3387	I(Lock | PageTable, em_and),
3388	I(Lock, em_sub),
3389	I(Lock, em_xor),
3390	I(0, em_cmp),
3391};
3392
3393static struct opcode group1A[] = {
3394	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3395};
3396
3397static struct opcode group3[] = {
3398	I(DstMem | SrcImm, em_test),
3399	I(DstMem | SrcImm, em_test),
3400	I(DstMem | SrcNone | Lock, em_not),
3401	I(DstMem | SrcNone | Lock, em_neg),
3402	I(SrcMem, em_mul_ex),
3403	I(SrcMem, em_imul_ex),
3404	I(SrcMem, em_div_ex),
3405	I(SrcMem, em_idiv_ex),
3406};
3407
3408static struct opcode group4[] = {
3409	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
3410	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
3411	N, N, N, N, N, N,
3412};
3413
3414static struct opcode group5[] = {
3415	I(DstMem | SrcNone | Lock,		em_grp45),
3416	I(DstMem | SrcNone | Lock,		em_grp45),
3417	I(SrcMem | Stack,			em_grp45),
3418	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
3419	I(SrcMem | Stack,			em_grp45),
3420	I(SrcMemFAddr | ImplicitOps,		em_grp45),
3421	I(SrcMem | Stack,			em_grp45), N,
3422};
3423
3424static struct opcode group6[] = {
3425	DI(Prot,	sldt),
3426	DI(Prot,	str),
3427	DI(Prot | Priv,	lldt),
3428	DI(Prot | Priv,	ltr),
3429	N, N, N, N,
3430};
3431
3432static struct group_dual group7 = { {
3433	DI(Mov | DstMem | Priv,			sgdt),
3434	DI(Mov | DstMem | Priv,			sidt),
3435	II(SrcMem | Priv,			em_lgdt, lgdt),
3436	II(SrcMem | Priv,			em_lidt, lidt),
3437	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
3438	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
3439	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3440}, {
3441	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3442	EXT(0, group7_rm1),
3443	N, EXT(0, group7_rm3),
3444	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
3445	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
3446	EXT(0, group7_rm7),
3447} };
3448
3449static struct opcode group8[] = {
3450	N, N, N, N,
3451	I(DstMem | SrcImmByte,				em_bt),
3452	I(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
3453	I(DstMem | SrcImmByte | Lock,			em_btr),
3454	I(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3455};
3456
3457static struct group_dual group9 = { {
3458	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3459}, {
3460	N, N, N, N, N, N, N, N,
3461} };
3462
3463static struct opcode group11[] = {
3464	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3465	X7(D(Undefined)),
3466};
3467
3468static struct gprefix pfx_0f_6f_0f_7f = {
3469	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3470};
3471
3472static struct gprefix pfx_vmovntpx = {
3473	I(0, em_mov), N, N, N,
3474};
3475
3476static struct opcode opcode_table[256] = {
3477	/* 0x00 - 0x07 */
3478	I6ALU(Lock, em_add),
3479	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
3480	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3481	/* 0x08 - 0x0F */
3482	I6ALU(Lock | PageTable, em_or),
3483	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
3484	N,
3485	/* 0x10 - 0x17 */
3486	I6ALU(Lock, em_adc),
3487	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
3488	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3489	/* 0x18 - 0x1F */
3490	I6ALU(Lock, em_sbb),
3491	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
3492	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3493	/* 0x20 - 0x27 */
3494	I6ALU(Lock | PageTable, em_and), N, N,
3495	/* 0x28 - 0x2F */
3496	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3497	/* 0x30 - 0x37 */
3498	I6ALU(Lock, em_xor), N, N,
3499	/* 0x38 - 0x3F */
3500	I6ALU(0, em_cmp), N, N,
3501	/* 0x40 - 0x4F */
3502	X16(D(DstReg)),
3503	/* 0x50 - 0x57 */
3504	X8(I(SrcReg | Stack, em_push)),
3505	/* 0x58 - 0x5F */
3506	X8(I(DstReg | Stack, em_pop)),
3507	/* 0x60 - 0x67 */
3508	I(ImplicitOps | Stack | No64, em_pusha),
3509	I(ImplicitOps | Stack | No64, em_popa),
3510	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
3511	N, N, N, N,
3512	/* 0x68 - 0x6F */
3513	I(SrcImm | Mov | Stack, em_push),
3514	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3515	I(SrcImmByte | Mov | Stack, em_push),
3516	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3517	I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
3518	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3519	/* 0x70 - 0x7F */
3520	X16(D(SrcImmByte)),
3521	/* 0x80 - 0x87 */
3522	G(ByteOp | DstMem | SrcImm, group1),
3523	G(DstMem | SrcImm, group1),
3524	G(ByteOp | DstMem | SrcImm | No64, group1),
3525	G(DstMem | SrcImmByte, group1),
3526	I2bv(DstMem | SrcReg | ModRM, em_test),
3527	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3528	/* 0x88 - 0x8F */
3529	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3530	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3531	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3532	D(ModRM | SrcMem | NoAccess | DstReg),
3533	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
3534	G(0, group1A),
3535	/* 0x90 - 0x97 */
3536	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3537	/* 0x98 - 0x9F */
3538	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3539	I(SrcImmFAddr | No64, em_call_far), N,
3540	II(ImplicitOps | Stack, em_pushf, pushf),
3541	II(ImplicitOps | Stack, em_popf, popf), N, N,
3542	/* 0xA0 - 0xA7 */
3543	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3544	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3545	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3546	I2bv(SrcSI | DstDI | String, em_cmp),
3547	/* 0xA8 - 0xAF */
3548	I2bv(DstAcc | SrcImm, em_test),
3549	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
3550	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3551	I2bv(SrcAcc | DstDI | String, em_cmp),
3552	/* 0xB0 - 0xB7 */
3553	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3554	/* 0xB8 - 0xBF */
3555	X8(I(DstReg | SrcImm | Mov, em_mov)),
3556	/* 0xC0 - 0xC7 */
3557	D2bv(DstMem | SrcImmByte | ModRM),
3558	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3559	I(ImplicitOps | Stack, em_ret),
3560	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
3561	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3562	G(ByteOp, group11), G(0, group11),
3563	/* 0xC8 - 0xCF */
3564	N, N, N, I(ImplicitOps | Stack, em_ret_far),
3565	D(ImplicitOps), DI(SrcImmByte, intn),
3566	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3567	/* 0xD0 - 0xD7 */
3568	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3569	N, N, N, N,
3570	/* 0xD8 - 0xDF */
3571	N, N, N, N, N, N, N, N,
3572	/* 0xE0 - 0xE7 */
3573	X3(I(SrcImmByte, em_loop)),
3574	I(SrcImmByte, em_jcxz),
3575	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
3576	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3577	/* 0xE8 - 0xEF */
3578	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3579	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3580	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
3581	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3582	/* 0xF0 - 0xF7 */
3583	N, DI(ImplicitOps, icebp), N, N,
3584	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
3585	G(ByteOp, group3), G(0, group3),
3586	/* 0xF8 - 0xFF */
3587	D(ImplicitOps), D(ImplicitOps),
3588	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3589	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
3590};
3591
3592static struct opcode twobyte_table[256] = {
3593	/* 0x00 - 0x0F */
3594	G(0, group6), GD(0, &group7), N, N,
3595	N, I(ImplicitOps | VendorSpecific, em_syscall),
3596	II(ImplicitOps | Priv, em_clts, clts), N,
3597	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3598	N, D(ImplicitOps | ModRM), N, N,
3599	/* 0x10 - 0x1F */
3600	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
3601	/* 0x20 - 0x2F */
3602	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3603	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3604	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
3605	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
3606	N, N, N, N,
3607	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
3608	N, N, N, N,
 
3609	/* 0x30 - 0x3F */
3610	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3611	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3612	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3613	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3614	I(ImplicitOps | VendorSpecific, em_sysenter),
3615	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
3616	N, N,
3617	N, N, N, N, N, N, N, N,
3618	/* 0x40 - 0x4F */
3619	X16(D(DstReg | SrcMem | ModRM | Mov)),
3620	/* 0x50 - 0x5F */
3621	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3622	/* 0x60 - 0x6F */
3623	N, N, N, N,
3624	N, N, N, N,
3625	N, N, N, N,
3626	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3627	/* 0x70 - 0x7F */
3628	N, N, N, N,
3629	N, N, N, N,
3630	N, N, N, N,
3631	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3632	/* 0x80 - 0x8F */
3633	X16(D(SrcImm)),
3634	/* 0x90 - 0x9F */
3635	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3636	/* 0xA0 - 0xA7 */
3637	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
3638	DI(ImplicitOps, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
3639	D(DstMem | SrcReg | Src2ImmByte | ModRM),
3640	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
3641	/* 0xA8 - 0xAF */
3642	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
3643	DI(ImplicitOps, rsm),
3644	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
3645	D(DstMem | SrcReg | Src2ImmByte | ModRM),
3646	D(DstMem | SrcReg | Src2CL | ModRM),
3647	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
3648	/* 0xB0 - 0xB7 */
3649	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
3650	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
3651	I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
3652	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
3653	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
3654	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3655	/* 0xB8 - 0xBF */
3656	N, N,
3657	G(BitOp, group8),
3658	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
3659	I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
3660	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3661	/* 0xC0 - 0xCF */
3662	D2bv(DstMem | SrcReg | ModRM | Lock),
3663	N, D(DstMem | SrcReg | ModRM | Mov),
3664	N, N, N, GD(0, &group9),
3665	N, N, N, N, N, N, N, N,
3666	/* 0xD0 - 0xDF */
3667	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3668	/* 0xE0 - 0xEF */
3669	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3670	/* 0xF0 - 0xFF */
3671	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
3672};
3673
3674#undef D
3675#undef N
3676#undef G
3677#undef GD
3678#undef I
3679#undef GP
3680#undef EXT
3681
3682#undef D2bv
3683#undef D2bvIP
3684#undef I2bv
3685#undef I2bvIP
3686#undef I6ALU
3687
3688static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
3689{
3690	unsigned size;
3691
3692	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3693	if (size == 8)
3694		size = 4;
3695	return size;
3696}
3697
3698static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
3699		      unsigned size, bool sign_extension)
3700{
3701	int rc = X86EMUL_CONTINUE;
3702
3703	op->type = OP_IMM;
3704	op->bytes = size;
3705	op->addr.mem.ea = ctxt->_eip;
3706	/* NB. Immediates are sign-extended as necessary. */
3707	switch (op->bytes) {
3708	case 1:
3709		op->val = insn_fetch(s8, ctxt);
3710		break;
3711	case 2:
3712		op->val = insn_fetch(s16, ctxt);
3713		break;
3714	case 4:
3715		op->val = insn_fetch(s32, ctxt);
3716		break;
3717	}
3718	if (!sign_extension) {
3719		switch (op->bytes) {
3720		case 1:
3721			op->val &= 0xff;
3722			break;
3723		case 2:
3724			op->val &= 0xffff;
3725			break;
3726		case 4:
3727			op->val &= 0xffffffff;
3728			break;
3729		}
3730	}
3731done:
3732	return rc;
3733}
3734
3735static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
3736			  unsigned d)
3737{
3738	int rc = X86EMUL_CONTINUE;
3739
3740	switch (d) {
3741	case OpReg:
3742		decode_register_operand(ctxt, op);
3743		break;
3744	case OpImmUByte:
3745		rc = decode_imm(ctxt, op, 1, false);
3746		break;
3747	case OpMem:
3748		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3749	mem_common:
3750		*op = ctxt->memop;
3751		ctxt->memopp = op;
3752		if ((ctxt->d & BitOp) && op == &ctxt->dst)
3753			fetch_bit_operand(ctxt);
3754		op->orig_val = op->val;
3755		break;
3756	case OpMem64:
3757		ctxt->memop.bytes = 8;
3758		goto mem_common;
3759	case OpAcc:
3760		op->type = OP_REG;
3761		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3762		op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
3763		fetch_register_operand(op);
3764		op->orig_val = op->val;
3765		break;
3766	case OpDI:
3767		op->type = OP_MEM;
3768		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3769		op->addr.mem.ea =
3770			register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
3771		op->addr.mem.seg = VCPU_SREG_ES;
3772		op->val = 0;
3773		break;
3774	case OpDX:
3775		op->type = OP_REG;
3776		op->bytes = 2;
3777		op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
3778		fetch_register_operand(op);
3779		break;
3780	case OpCL:
3781		op->bytes = 1;
3782		op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
3783		break;
3784	case OpImmByte:
3785		rc = decode_imm(ctxt, op, 1, true);
3786		break;
3787	case OpOne:
3788		op->bytes = 1;
3789		op->val = 1;
3790		break;
3791	case OpImm:
3792		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
3793		break;
3794	case OpMem8:
3795		ctxt->memop.bytes = 1;
3796		goto mem_common;
3797	case OpMem16:
3798		ctxt->memop.bytes = 2;
3799		goto mem_common;
3800	case OpMem32:
3801		ctxt->memop.bytes = 4;
3802		goto mem_common;
3803	case OpImmU16:
3804		rc = decode_imm(ctxt, op, 2, false);
3805		break;
3806	case OpImmU:
3807		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
3808		break;
3809	case OpSI:
3810		op->type = OP_MEM;
3811		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3812		op->addr.mem.ea =
3813			register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
3814		op->addr.mem.seg = seg_override(ctxt);
3815		op->val = 0;
3816		break;
3817	case OpImmFAddr:
3818		op->type = OP_IMM;
3819		op->addr.mem.ea = ctxt->_eip;
3820		op->bytes = ctxt->op_bytes + 2;
3821		insn_fetch_arr(op->valptr, op->bytes, ctxt);
3822		break;
3823	case OpMemFAddr:
3824		ctxt->memop.bytes = ctxt->op_bytes + 2;
3825		goto mem_common;
3826	case OpES:
3827		op->val = VCPU_SREG_ES;
3828		break;
3829	case OpCS:
3830		op->val = VCPU_SREG_CS;
3831		break;
3832	case OpSS:
3833		op->val = VCPU_SREG_SS;
3834		break;
3835	case OpDS:
3836		op->val = VCPU_SREG_DS;
3837		break;
3838	case OpFS:
3839		op->val = VCPU_SREG_FS;
3840		break;
3841	case OpGS:
3842		op->val = VCPU_SREG_GS;
3843		break;
3844	case OpImplicit:
3845		/* Special instructions do their own operand decoding. */
3846	default:
3847		op->type = OP_NONE; /* Disable writeback. */
3848		break;
3849	}
3850
3851done:
3852	return rc;
3853}
3854
3855int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
3856{
3857	int rc = X86EMUL_CONTINUE;
3858	int mode = ctxt->mode;
3859	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
3860	bool op_prefix = false;
3861	struct opcode opcode;
 
3862
3863	ctxt->memop.type = OP_NONE;
3864	ctxt->memopp = NULL;
3865	ctxt->_eip = ctxt->eip;
3866	ctxt->fetch.start = ctxt->_eip;
3867	ctxt->fetch.end = ctxt->fetch.start + insn_len;
3868	if (insn_len > 0)
3869		memcpy(ctxt->fetch.data, insn, insn_len);
3870
3871	switch (mode) {
3872	case X86EMUL_MODE_REAL:
3873	case X86EMUL_MODE_VM86:
3874	case X86EMUL_MODE_PROT16:
3875		def_op_bytes = def_ad_bytes = 2;
3876		break;
3877	case X86EMUL_MODE_PROT32:
3878		def_op_bytes = def_ad_bytes = 4;
3879		break;
3880#ifdef CONFIG_X86_64
3881	case X86EMUL_MODE_PROT64:
3882		def_op_bytes = 4;
3883		def_ad_bytes = 8;
3884		break;
3885#endif
3886	default:
3887		return EMULATION_FAILED;
3888	}
3889
3890	ctxt->op_bytes = def_op_bytes;
3891	ctxt->ad_bytes = def_ad_bytes;
3892
3893	/* Legacy prefixes. */
3894	for (;;) {
3895		switch (ctxt->b = insn_fetch(u8, ctxt)) {
3896		case 0x66:	/* operand-size override */
3897			op_prefix = true;
3898			/* switch between 2/4 bytes */
3899			ctxt->op_bytes = def_op_bytes ^ 6;
3900			break;
3901		case 0x67:	/* address-size override */
3902			if (mode == X86EMUL_MODE_PROT64)
3903				/* switch between 4/8 bytes */
3904				ctxt->ad_bytes = def_ad_bytes ^ 12;
3905			else
3906				/* switch between 2/4 bytes */
3907				ctxt->ad_bytes = def_ad_bytes ^ 6;
3908			break;
3909		case 0x26:	/* ES override */
3910		case 0x2e:	/* CS override */
3911		case 0x36:	/* SS override */
3912		case 0x3e:	/* DS override */
3913			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
3914			break;
3915		case 0x64:	/* FS override */
3916		case 0x65:	/* GS override */
3917			set_seg_override(ctxt, ctxt->b & 7);
3918			break;
3919		case 0x40 ... 0x4f: /* REX */
3920			if (mode != X86EMUL_MODE_PROT64)
3921				goto done_prefixes;
3922			ctxt->rex_prefix = ctxt->b;
3923			continue;
3924		case 0xf0:	/* LOCK */
3925			ctxt->lock_prefix = 1;
3926			break;
3927		case 0xf2:	/* REPNE/REPNZ */
3928		case 0xf3:	/* REP/REPE/REPZ */
3929			ctxt->rep_prefix = ctxt->b;
3930			break;
3931		default:
3932			goto done_prefixes;
3933		}
3934
3935		/* Any legacy prefix after a REX prefix nullifies its effect. */
3936
3937		ctxt->rex_prefix = 0;
3938	}
3939
3940done_prefixes:
3941
3942	/* REX prefix. */
3943	if (ctxt->rex_prefix & 8)
3944		ctxt->op_bytes = 8;	/* REX.W */
3945
3946	/* Opcode byte(s). */
3947	opcode = opcode_table[ctxt->b];
3948	/* Two-byte opcode? */
3949	if (ctxt->b == 0x0f) {
3950		ctxt->twobyte = 1;
3951		ctxt->b = insn_fetch(u8, ctxt);
3952		opcode = twobyte_table[ctxt->b];
3953	}
3954	ctxt->d = opcode.flags;
3955
3956	if (ctxt->d & ModRM)
3957		ctxt->modrm = insn_fetch(u8, ctxt);
3958
3959	while (ctxt->d & GroupMask) {
3960		switch (ctxt->d & GroupMask) {
3961		case Group:
 
 
3962			goffset = (ctxt->modrm >> 3) & 7;
3963			opcode = opcode.u.group[goffset];
3964			break;
3965		case GroupDual:
 
 
3966			goffset = (ctxt->modrm >> 3) & 7;
3967			if ((ctxt->modrm >> 6) == 3)
3968				opcode = opcode.u.gdual->mod3[goffset];
3969			else
3970				opcode = opcode.u.gdual->mod012[goffset];
3971			break;
3972		case RMExt:
3973			goffset = ctxt->modrm & 7;
3974			opcode = opcode.u.group[goffset];
3975			break;
3976		case Prefix:
3977			if (ctxt->rep_prefix && op_prefix)
3978				return EMULATION_FAILED;
3979			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
3980			switch (simd_prefix) {
3981			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
3982			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
3983			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
3984			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
3985			}
3986			break;
3987		default:
3988			return EMULATION_FAILED;
3989		}
3990
3991		ctxt->d &= ~(u64)GroupMask;
3992		ctxt->d |= opcode.flags;
3993	}
3994
3995	ctxt->execute = opcode.u.execute;
3996	ctxt->check_perm = opcode.check_perm;
3997	ctxt->intercept = opcode.intercept;
3998
3999	/* Unrecognised? */
4000	if (ctxt->d == 0 || (ctxt->d & Undefined))
4001		return EMULATION_FAILED;
4002
4003	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4004		return EMULATION_FAILED;
4005
4006	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
4007		ctxt->op_bytes = 8;
4008
4009	if (ctxt->d & Op3264) {
4010		if (mode == X86EMUL_MODE_PROT64)
4011			ctxt->op_bytes = 8;
4012		else
4013			ctxt->op_bytes = 4;
4014	}
4015
4016	if (ctxt->d & Sse)
4017		ctxt->op_bytes = 16;
4018	else if (ctxt->d & Mmx)
4019		ctxt->op_bytes = 8;
4020
4021	/* ModRM and SIB bytes. */
4022	if (ctxt->d & ModRM) {
4023		rc = decode_modrm(ctxt, &ctxt->memop);
4024		if (!ctxt->has_seg_override)
4025			set_seg_override(ctxt, ctxt->modrm_seg);
4026	} else if (ctxt->d & MemAbs)
4027		rc = decode_abs(ctxt, &ctxt->memop);
4028	if (rc != X86EMUL_CONTINUE)
4029		goto done;
4030
4031	if (!ctxt->has_seg_override)
4032		set_seg_override(ctxt, VCPU_SREG_DS);
4033
4034	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4035
4036	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
4037		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4038
4039	/*
4040	 * Decode and fetch the source operand: register, memory
4041	 * or immediate.
4042	 */
4043	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
4044	if (rc != X86EMUL_CONTINUE)
4045		goto done;
4046
4047	/*
4048	 * Decode and fetch the second source operand: register, memory
4049	 * or immediate.
4050	 */
4051	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
4052	if (rc != X86EMUL_CONTINUE)
4053		goto done;
4054
4055	/* Decode and fetch the destination operand: register or memory. */
4056	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
4057
4058done:
4059	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
4060		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4061
4062	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4063}
4064
4065bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
4066{
4067	return ctxt->d & PageTable;
4068}
4069
4070static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
4071{
4072	/* The second termination condition only applies for REPE
4073	 * and REPNE. Test if the repeat string operation prefix is
4074	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
4075	 * corresponding termination condition according to:
4076	 * 	- if REPE/REPZ and ZF = 0 then done
4077	 * 	- if REPNE/REPNZ and ZF = 1 then done
4078	 */
4079	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
4080	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
4081	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4082		 ((ctxt->eflags & EFLG_ZF) == 0))
4083		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4084		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
4085		return true;
4086
4087	return false;
4088}
4089
4090static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
4091{
4092	bool fault = false;
4093
4094	ctxt->ops->get_fpu(ctxt);
4095	asm volatile("1: fwait \n\t"
4096		     "2: \n\t"
4097		     ".pushsection .fixup,\"ax\" \n\t"
4098		     "3: \n\t"
4099		     "movb $1, %[fault] \n\t"
4100		     "jmp 2b \n\t"
4101		     ".popsection \n\t"
4102		     _ASM_EXTABLE(1b, 3b)
4103		     : [fault]"+qm"(fault));
4104	ctxt->ops->put_fpu(ctxt);
4105
4106	if (unlikely(fault))
4107		return emulate_exception(ctxt, MF_VECTOR, 0, false);
4108
4109	return X86EMUL_CONTINUE;
4110}
4111
4112static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
4113				       struct operand *op)
4114{
4115	if (op->type == OP_MM)
4116		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
4117}
4118
4119int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4120{
4121	struct x86_emulate_ops *ops = ctxt->ops;
 
4122	int rc = X86EMUL_CONTINUE;
4123	int saved_dst_type = ctxt->dst.type;
4124
4125	ctxt->mem_read.pos = 0;
4126
4127	if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
4128		rc = emulate_ud(ctxt);
4129		goto done;
4130	}
4131
4132	/* LOCK prefix is allowed only with some instructions */
4133	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4134		rc = emulate_ud(ctxt);
4135		goto done;
4136	}
4137
4138	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4139		rc = emulate_ud(ctxt);
4140		goto done;
4141	}
4142
4143	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
4144	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
 
4145		rc = emulate_ud(ctxt);
4146		goto done;
4147	}
4148
4149	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
4150		rc = emulate_nm(ctxt);
4151		goto done;
4152	}
4153
4154	if (ctxt->d & Mmx) {
4155		rc = flush_pending_x87_faults(ctxt);
4156		if (rc != X86EMUL_CONTINUE)
4157			goto done;
4158		/*
4159		 * Now that we know the fpu is exception safe, we can fetch
4160		 * operands from it.
4161		 */
4162		fetch_possible_mmx_operand(ctxt, &ctxt->src);
4163		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
4164		if (!(ctxt->d & Mov))
4165			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
4166	}
4167
4168	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
4169		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4170					      X86_ICPT_PRE_EXCEPT);
4171		if (rc != X86EMUL_CONTINUE)
4172			goto done;
4173	}
4174
4175	/* Privileged instruction can be executed only in CPL=0 */
4176	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4177		rc = emulate_gp(ctxt, 0);
4178		goto done;
4179	}
4180
4181	/* Instruction can only be executed in protected mode */
4182	if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
4183		rc = emulate_ud(ctxt);
4184		goto done;
4185	}
4186
4187	/* Do instruction specific permission checks */
4188	if (ctxt->check_perm) {
4189		rc = ctxt->check_perm(ctxt);
4190		if (rc != X86EMUL_CONTINUE)
4191			goto done;
4192	}
4193
4194	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
4195		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4196					      X86_ICPT_POST_EXCEPT);
4197		if (rc != X86EMUL_CONTINUE)
4198			goto done;
4199	}
4200
4201	if (ctxt->rep_prefix && (ctxt->d & String)) {
4202		/* All REP prefixes have the same first termination condition */
4203		if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
4204			ctxt->eip = ctxt->_eip;
4205			goto done;
4206		}
4207	}
4208
4209	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
4210		rc = segmented_read(ctxt, ctxt->src.addr.mem,
4211				    ctxt->src.valptr, ctxt->src.bytes);
4212		if (rc != X86EMUL_CONTINUE)
4213			goto done;
4214		ctxt->src.orig_val64 = ctxt->src.val64;
4215	}
4216
4217	if (ctxt->src2.type == OP_MEM) {
4218		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
4219				    &ctxt->src2.val, ctxt->src2.bytes);
4220		if (rc != X86EMUL_CONTINUE)
4221			goto done;
4222	}
4223
4224	if ((ctxt->d & DstMask) == ImplicitOps)
4225		goto special_insn;
4226
4227
4228	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4229		/* optimisation - avoid slow emulated read if Mov */
4230		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
4231				   &ctxt->dst.val, ctxt->dst.bytes);
4232		if (rc != X86EMUL_CONTINUE)
4233			goto done;
4234	}
4235	ctxt->dst.orig_val = ctxt->dst.val;
4236
4237special_insn:
4238
4239	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
4240		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4241					      X86_ICPT_POST_MEMACCESS);
4242		if (rc != X86EMUL_CONTINUE)
4243			goto done;
4244	}
4245
4246	if (ctxt->execute) {
4247		rc = ctxt->execute(ctxt);
4248		if (rc != X86EMUL_CONTINUE)
4249			goto done;
4250		goto writeback;
4251	}
4252
4253	if (ctxt->twobyte)
4254		goto twobyte_insn;
4255
4256	switch (ctxt->b) {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
4257	case 0x40 ... 0x47: /* inc r16/r32 */
4258		emulate_1op(ctxt, "inc");
4259		break;
4260	case 0x48 ... 0x4f: /* dec r16/r32 */
4261		emulate_1op(ctxt, "dec");
4262		break;
4263	case 0x63:		/* movsxd */
4264		if (ctxt->mode != X86EMUL_MODE_PROT64)
4265			goto cannot_emulate;
4266		ctxt->dst.val = (s32) ctxt->src.val;
4267		break;
 
 
 
 
 
 
 
 
 
4268	case 0x70 ... 0x7f: /* jcc (short) */
4269		if (test_cc(ctxt->b, ctxt->eflags))
4270			jmp_rel(ctxt, ctxt->src.val);
4271		break;
4272	case 0x8d: /* lea r16/r32, m */
4273		ctxt->dst.val = ctxt->src.addr.mem.ea;
4274		break;
 
 
 
4275	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4276		if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
4277			break;
4278		rc = em_xchg(ctxt);
4279		break;
4280	case 0x98: /* cbw/cwde/cdqe */
4281		switch (ctxt->op_bytes) {
4282		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
4283		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
4284		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4285		}
4286		break;
4287	case 0xc0 ... 0xc1:
4288		rc = em_grp2(ctxt);
4289		break;
 
 
 
 
 
 
4290	case 0xcc:		/* int3 */
4291		rc = emulate_int(ctxt, 3);
4292		break;
4293	case 0xcd:		/* int n */
4294		rc = emulate_int(ctxt, ctxt->src.val);
4295		break;
4296	case 0xce:		/* into */
4297		if (ctxt->eflags & EFLG_OF)
4298			rc = emulate_int(ctxt, 4);
4299		break;
4300	case 0xd0 ... 0xd1:	/* Grp2 */
4301		rc = em_grp2(ctxt);
4302		break;
4303	case 0xd2 ... 0xd3:	/* Grp2 */
4304		ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
4305		rc = em_grp2(ctxt);
4306		break;
 
 
 
 
 
 
 
 
 
 
 
 
 
4307	case 0xe9: /* jmp rel */
4308	case 0xeb: /* jmp rel short */
4309		jmp_rel(ctxt, ctxt->src.val);
4310		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4311		break;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
4312	case 0xf4:              /* hlt */
4313		ctxt->ops->halt(ctxt);
4314		break;
4315	case 0xf5:	/* cmc */
4316		/* complement carry flag from eflags reg */
4317		ctxt->eflags ^= EFLG_CF;
4318		break;
 
 
 
4319	case 0xf8: /* clc */
4320		ctxt->eflags &= ~EFLG_CF;
4321		break;
4322	case 0xf9: /* stc */
4323		ctxt->eflags |= EFLG_CF;
4324		break;
4325	case 0xfc: /* cld */
4326		ctxt->eflags &= ~EFLG_DF;
4327		break;
4328	case 0xfd: /* std */
4329		ctxt->eflags |= EFLG_DF;
4330		break;
 
 
 
 
 
 
4331	default:
4332		goto cannot_emulate;
4333	}
4334
4335	if (rc != X86EMUL_CONTINUE)
4336		goto done;
4337
4338writeback:
4339	rc = writeback(ctxt);
4340	if (rc != X86EMUL_CONTINUE)
4341		goto done;
4342
4343	/*
4344	 * restore dst type in case the decoding will be reused
4345	 * (happens for string instruction )
4346	 */
4347	ctxt->dst.type = saved_dst_type;
4348
4349	if ((ctxt->d & SrcMask) == SrcSI)
4350		string_addr_inc(ctxt, seg_override(ctxt),
4351				VCPU_REGS_RSI, &ctxt->src);
4352
4353	if ((ctxt->d & DstMask) == DstDI)
4354		string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
4355				&ctxt->dst);
4356
4357	if (ctxt->rep_prefix && (ctxt->d & String)) {
4358		struct read_cache *r = &ctxt->io_read;
4359		register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
4360
4361		if (!string_insn_completed(ctxt)) {
4362			/*
4363			 * Re-enter guest when pio read ahead buffer is empty
4364			 * or, if it is not used, after each 1024 iteration.
4365			 */
4366			if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
4367			    (r->end == 0 || r->end != r->pos)) {
4368				/*
4369				 * Reset read cache. Usually happens before
4370				 * decode, but since instruction is restarted
4371				 * we have to do it here.
4372				 */
4373				ctxt->mem_read.end = 0;
4374				return EMULATION_RESTART;
4375			}
4376			goto done; /* skip rip writeback */
4377		}
4378	}
4379
4380	ctxt->eip = ctxt->_eip;
4381
4382done:
4383	if (rc == X86EMUL_PROPAGATE_FAULT)
4384		ctxt->have_exception = true;
4385	if (rc == X86EMUL_INTERCEPTED)
4386		return EMULATION_INTERCEPTED;
4387
4388	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
4389
4390twobyte_insn:
4391	switch (ctxt->b) {
4392	case 0x09:		/* wbinvd */
4393		(ctxt->ops->wbinvd)(ctxt);
4394		break;
4395	case 0x08:		/* invd */
4396	case 0x0d:		/* GrpP (prefetch) */
4397	case 0x18:		/* Grp16 (prefetch/nop) */
4398		break;
4399	case 0x20: /* mov cr, reg */
4400		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4401		break;
4402	case 0x21: /* mov from dr to reg */
4403		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
4404		break;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
4405	case 0x40 ... 0x4f:	/* cmov */
4406		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
4407		if (!test_cc(ctxt->b, ctxt->eflags))
4408			ctxt->dst.type = OP_NONE; /* no writeback */
4409		break;
4410	case 0x80 ... 0x8f: /* jnz rel, etc*/
4411		if (test_cc(ctxt->b, ctxt->eflags))
4412			jmp_rel(ctxt, ctxt->src.val);
4413		break;
4414	case 0x90 ... 0x9f:     /* setcc r/m8 */
4415		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4416		break;
 
 
 
 
 
 
 
 
 
 
 
 
 
4417	case 0xa4: /* shld imm8, r, r/m */
4418	case 0xa5: /* shld cl, r, r/m */
4419		emulate_2op_cl(ctxt, "shld");
 
 
 
 
 
 
 
 
 
 
4420		break;
4421	case 0xac: /* shrd imm8, r, r/m */
4422	case 0xad: /* shrd cl, r, r/m */
4423		emulate_2op_cl(ctxt, "shrd");
4424		break;
4425	case 0xae:              /* clflush */
4426		break;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
4427	case 0xb6 ... 0xb7:	/* movzx */
4428		ctxt->dst.bytes = ctxt->op_bytes;
4429		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4430						       : (u16) ctxt->src.val;
4431		break;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
4432	case 0xbe ... 0xbf:	/* movsx */
4433		ctxt->dst.bytes = ctxt->op_bytes;
4434		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4435							(s16) ctxt->src.val;
4436		break;
4437	case 0xc0 ... 0xc1:	/* xadd */
4438		emulate_2op_SrcV(ctxt, "add");
4439		/* Write back the register source. */
4440		ctxt->src.val = ctxt->dst.orig_val;
4441		write_register_operand(&ctxt->src);
4442		break;
4443	case 0xc3:		/* movnti */
4444		ctxt->dst.bytes = ctxt->op_bytes;
4445		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
4446							(u64) ctxt->src.val;
 
 
 
4447		break;
4448	default:
4449		goto cannot_emulate;
4450	}
4451
4452	if (rc != X86EMUL_CONTINUE)
4453		goto done;
4454
4455	goto writeback;
4456
4457cannot_emulate:
4458	return EMULATION_FAILED;
4459}