Linux Audio

Check our new training course

Loading...
v3.1
  1/*
  2 * System-specific setup, especially interrupts.
  3 *
  4 * This file is subject to the terms and conditions of the GNU General Public
  5 * License.  See the file "COPYING" in the main directory of this archive
  6 * for more details.
  7 *
  8 * Copyright (C) 1998 Harald Koerfgen
  9 * Copyright (C) 2000, 2001, 2002, 2003, 2005  Maciej W. Rozycki
 10 */
 11#include <linux/console.h>
 12#include <linux/init.h>
 13#include <linux/interrupt.h>
 14#include <linux/ioport.h>
 15#include <linux/module.h>
 16#include <linux/param.h>
 17#include <linux/sched.h>
 18#include <linux/spinlock.h>
 19#include <linux/types.h>
 20#include <linux/pm.h>
 21#include <linux/irq.h>
 22
 23#include <asm/bootinfo.h>
 24#include <asm/cpu.h>
 25#include <asm/cpu-features.h>
 26#include <asm/irq.h>
 27#include <asm/irq_cpu.h>
 28#include <asm/mipsregs.h>
 29#include <asm/reboot.h>
 30#include <asm/time.h>
 31#include <asm/traps.h>
 32#include <asm/wbflush.h>
 33
 34#include <asm/dec/interrupts.h>
 35#include <asm/dec/ioasic.h>
 36#include <asm/dec/ioasic_addrs.h>
 37#include <asm/dec/ioasic_ints.h>
 38#include <asm/dec/kn01.h>
 39#include <asm/dec/kn02.h>
 40#include <asm/dec/kn02ba.h>
 41#include <asm/dec/kn02ca.h>
 42#include <asm/dec/kn03.h>
 43#include <asm/dec/kn230.h>
 44#include <asm/dec/system.h>
 45
 46
 47extern void dec_machine_restart(char *command);
 48extern void dec_machine_halt(void);
 49extern void dec_machine_power_off(void);
 50extern irqreturn_t dec_intr_halt(int irq, void *dev_id);
 51
 52unsigned long dec_kn_slot_base, dec_kn_slot_size;
 53
 54EXPORT_SYMBOL(dec_kn_slot_base);
 55EXPORT_SYMBOL(dec_kn_slot_size);
 56
 57int dec_tc_bus;
 58
 59DEFINE_SPINLOCK(ioasic_ssr_lock);
 60
 61volatile u32 *ioasic_base;
 62
 63EXPORT_SYMBOL(ioasic_base);
 64
 65/*
 66 * IRQ routing and priority tables.  Priorites are set as follows:
 67 *
 68 * 		KN01	KN230	KN02	KN02-BA	KN02-CA	KN03
 69 *
 70 * MEMORY	CPU	CPU	CPU	ASIC	CPU	CPU
 71 * RTC		CPU	CPU	CPU	ASIC	CPU	CPU
 72 * DMA		-	-	-	ASIC	ASIC	ASIC
 73 * SERIAL0	CPU	CPU	CSR	ASIC	ASIC	ASIC
 74 * SERIAL1	-	-	-	ASIC	-	ASIC
 75 * SCSI		CPU	CPU	CSR	ASIC	ASIC	ASIC
 76 * ETHERNET	CPU	*	CSR	ASIC	ASIC	ASIC
 77 * other	-	-	-	ASIC	-	-
 78 * TC2		-	-	CSR	CPU	ASIC	ASIC
 79 * TC1		-	-	CSR	CPU	ASIC	ASIC
 80 * TC0		-	-	CSR	CPU	ASIC	ASIC
 81 * other	-	CPU	-	CPU	ASIC	ASIC
 82 * other	-	-	-	-	CPU	CPU
 83 *
 84 * * -- shared with SCSI
 85 */
 86
 87int dec_interrupt[DEC_NR_INTS] = {
 88	[0 ... DEC_NR_INTS - 1] = -1
 89};
 90
 91EXPORT_SYMBOL(dec_interrupt);
 92
 93int_ptr cpu_mask_nr_tbl[DEC_MAX_CPU_INTS][2] = {
 94	{ { .i = ~0 }, { .p = dec_intr_unimplemented } },
 95};
 96int_ptr asic_mask_nr_tbl[DEC_MAX_ASIC_INTS][2] = {
 97	{ { .i = ~0 }, { .p = asic_intr_unimplemented } },
 98};
 99int cpu_fpu_mask = DEC_CPU_IRQ_MASK(DEC_CPU_INR_FPU);
100
101static struct irqaction ioirq = {
102	.handler = no_action,
103	.name = "cascade",
104	.flags = IRQF_NO_THREAD,
105};
106static struct irqaction fpuirq = {
107	.handler = no_action,
108	.name = "fpu",
109	.flags = IRQF_NO_THREAD,
110};
111
112static struct irqaction busirq = {
113	.flags = IRQF_DISABLED,
114	.name = "bus error",
115	.flags = IRQF_NO_THREAD,
116};
117
118static struct irqaction haltirq = {
119	.handler = dec_intr_halt,
120	.name = "halt",
121	.flags = IRQF_NO_THREAD,
122};
123
124
125/*
126 * Bus error (DBE/IBE exceptions and bus interrupts) handling setup.
127 */
128static void __init dec_be_init(void)
129{
130	switch (mips_machtype) {
131	case MACH_DS23100:	/* DS2100/DS3100 Pmin/Pmax */
132		board_be_handler = dec_kn01_be_handler;
133		busirq.handler = dec_kn01_be_interrupt;
134		busirq.flags |= IRQF_SHARED;
135		dec_kn01_be_init();
136		break;
137	case MACH_DS5000_1XX:	/* DS5000/1xx 3min */
138	case MACH_DS5000_XX:	/* DS5000/xx Maxine */
139		board_be_handler = dec_kn02xa_be_handler;
140		busirq.handler = dec_kn02xa_be_interrupt;
141		dec_kn02xa_be_init();
142		break;
143	case MACH_DS5000_200:	/* DS5000/200 3max */
144	case MACH_DS5000_2X0:	/* DS5000/240 3max+ */
145	case MACH_DS5900:	/* DS5900 bigmax */
146		board_be_handler = dec_ecc_be_handler;
147		busirq.handler = dec_ecc_be_interrupt;
148		dec_ecc_be_init();
149		break;
150	}
151}
152
153void __init plat_mem_setup(void)
154{
155	board_be_init = dec_be_init;
156
157	wbflush_setup();
158
159	_machine_restart = dec_machine_restart;
160	_machine_halt = dec_machine_halt;
161	pm_power_off = dec_machine_power_off;
162
163	ioport_resource.start = ~0UL;
164	ioport_resource.end = 0UL;
165}
166
167/*
168 * Machine-specific initialisation for KN01, aka DS2100 (aka Pmin)
169 * or DS3100 (aka Pmax).
170 */
171static int kn01_interrupt[DEC_NR_INTS] __initdata = {
172	[DEC_IRQ_CASCADE]	= -1,
173	[DEC_IRQ_AB_RECV]	= -1,
174	[DEC_IRQ_AB_XMIT]	= -1,
175	[DEC_IRQ_DZ11]		= DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11),
176	[DEC_IRQ_ASC]		= -1,
177	[DEC_IRQ_FLOPPY]	= -1,
178	[DEC_IRQ_FPU]		= DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
179	[DEC_IRQ_HALT]		= -1,
180	[DEC_IRQ_ISDN]		= -1,
181	[DEC_IRQ_LANCE]		= DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE),
182	[DEC_IRQ_BUS]		= DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS),
183	[DEC_IRQ_PSU]		= -1,
184	[DEC_IRQ_RTC]		= DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC),
185	[DEC_IRQ_SCC0]		= -1,
186	[DEC_IRQ_SCC1]		= -1,
187	[DEC_IRQ_SII]		= DEC_CPU_IRQ_NR(KN01_CPU_INR_SII),
188	[DEC_IRQ_TC0]		= -1,
189	[DEC_IRQ_TC1]		= -1,
190	[DEC_IRQ_TC2]		= -1,
191	[DEC_IRQ_TIMER]		= -1,
192	[DEC_IRQ_VIDEO]		= DEC_CPU_IRQ_NR(KN01_CPU_INR_VIDEO),
193	[DEC_IRQ_ASC_MERR]	= -1,
194	[DEC_IRQ_ASC_ERR]	= -1,
195	[DEC_IRQ_ASC_DMA]	= -1,
196	[DEC_IRQ_FLOPPY_ERR]	= -1,
197	[DEC_IRQ_ISDN_ERR]	= -1,
198	[DEC_IRQ_ISDN_RXDMA]	= -1,
199	[DEC_IRQ_ISDN_TXDMA]	= -1,
200	[DEC_IRQ_LANCE_MERR]	= -1,
201	[DEC_IRQ_SCC0A_RXERR]	= -1,
202	[DEC_IRQ_SCC0A_RXDMA]	= -1,
203	[DEC_IRQ_SCC0A_TXERR]	= -1,
204	[DEC_IRQ_SCC0A_TXDMA]	= -1,
205	[DEC_IRQ_AB_RXERR]	= -1,
206	[DEC_IRQ_AB_RXDMA]	= -1,
207	[DEC_IRQ_AB_TXERR]	= -1,
208	[DEC_IRQ_AB_TXDMA]	= -1,
209	[DEC_IRQ_SCC1A_RXERR]	= -1,
210	[DEC_IRQ_SCC1A_RXDMA]	= -1,
211	[DEC_IRQ_SCC1A_TXERR]	= -1,
212	[DEC_IRQ_SCC1A_TXDMA]	= -1,
213};
214
215static int_ptr kn01_cpu_mask_nr_tbl[][2] __initdata = {
216	{ { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_BUS) },
217		{ .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS) } },
218	{ { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_RTC) },
219		{ .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC) } },
220	{ { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_DZ11) },
221		{ .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11) } },
222	{ { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_SII) },
223		{ .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII) } },
224	{ { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_LANCE) },
225		{ .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE) } },
226	{ { .i = DEC_CPU_IRQ_ALL },
227		{ .p = cpu_all_int } },
228};
229
230static void __init dec_init_kn01(void)
231{
232	/* IRQ routing. */
233	memcpy(&dec_interrupt, &kn01_interrupt,
234		sizeof(kn01_interrupt));
235
236	/* CPU IRQ priorities. */
237	memcpy(&cpu_mask_nr_tbl, &kn01_cpu_mask_nr_tbl,
238		sizeof(kn01_cpu_mask_nr_tbl));
239
240	mips_cpu_irq_init();
241
242}				/* dec_init_kn01 */
243
244
245/*
246 * Machine-specific initialisation for KN230, aka DS5100, aka MIPSmate.
247 */
248static int kn230_interrupt[DEC_NR_INTS] __initdata = {
249	[DEC_IRQ_CASCADE]	= -1,
250	[DEC_IRQ_AB_RECV]	= -1,
251	[DEC_IRQ_AB_XMIT]	= -1,
252	[DEC_IRQ_DZ11]		= DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11),
253	[DEC_IRQ_ASC]		= -1,
254	[DEC_IRQ_FLOPPY]	= -1,
255	[DEC_IRQ_FPU]		= DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
256	[DEC_IRQ_HALT]		= DEC_CPU_IRQ_NR(KN230_CPU_INR_HALT),
257	[DEC_IRQ_ISDN]		= -1,
258	[DEC_IRQ_LANCE]		= DEC_CPU_IRQ_NR(KN230_CPU_INR_LANCE),
259	[DEC_IRQ_BUS]		= DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS),
260	[DEC_IRQ_PSU]		= -1,
261	[DEC_IRQ_RTC]		= DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC),
262	[DEC_IRQ_SCC0]		= -1,
263	[DEC_IRQ_SCC1]		= -1,
264	[DEC_IRQ_SII]		= DEC_CPU_IRQ_NR(KN230_CPU_INR_SII),
265	[DEC_IRQ_TC0]		= -1,
266	[DEC_IRQ_TC1]		= -1,
267	[DEC_IRQ_TC2]		= -1,
268	[DEC_IRQ_TIMER]		= -1,
269	[DEC_IRQ_VIDEO]		= -1,
270	[DEC_IRQ_ASC_MERR]	= -1,
271	[DEC_IRQ_ASC_ERR]	= -1,
272	[DEC_IRQ_ASC_DMA]	= -1,
273	[DEC_IRQ_FLOPPY_ERR]	= -1,
274	[DEC_IRQ_ISDN_ERR]	= -1,
275	[DEC_IRQ_ISDN_RXDMA]	= -1,
276	[DEC_IRQ_ISDN_TXDMA]	= -1,
277	[DEC_IRQ_LANCE_MERR]	= -1,
278	[DEC_IRQ_SCC0A_RXERR]	= -1,
279	[DEC_IRQ_SCC0A_RXDMA]	= -1,
280	[DEC_IRQ_SCC0A_TXERR]	= -1,
281	[DEC_IRQ_SCC0A_TXDMA]	= -1,
282	[DEC_IRQ_AB_RXERR]	= -1,
283	[DEC_IRQ_AB_RXDMA]	= -1,
284	[DEC_IRQ_AB_TXERR]	= -1,
285	[DEC_IRQ_AB_TXDMA]	= -1,
286	[DEC_IRQ_SCC1A_RXERR]	= -1,
287	[DEC_IRQ_SCC1A_RXDMA]	= -1,
288	[DEC_IRQ_SCC1A_TXERR]	= -1,
289	[DEC_IRQ_SCC1A_TXDMA]	= -1,
290};
291
292static int_ptr kn230_cpu_mask_nr_tbl[][2] __initdata = {
293	{ { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_BUS) },
294		{ .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS) } },
295	{ { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_RTC) },
296		{ .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC) } },
297	{ { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_DZ11) },
298		{ .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11) } },
299	{ { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_SII) },
300		{ .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII) } },
301	{ { .i = DEC_CPU_IRQ_ALL },
302		{ .p = cpu_all_int } },
303};
304
305static void __init dec_init_kn230(void)
306{
307	/* IRQ routing. */
308	memcpy(&dec_interrupt, &kn230_interrupt,
309		sizeof(kn230_interrupt));
310
311	/* CPU IRQ priorities. */
312	memcpy(&cpu_mask_nr_tbl, &kn230_cpu_mask_nr_tbl,
313		sizeof(kn230_cpu_mask_nr_tbl));
314
315	mips_cpu_irq_init();
316
317}				/* dec_init_kn230 */
318
319
320/*
321 * Machine-specific initialisation for KN02, aka DS5000/200, aka 3max.
322 */
323static int kn02_interrupt[DEC_NR_INTS] __initdata = {
324	[DEC_IRQ_CASCADE]	= DEC_CPU_IRQ_NR(KN02_CPU_INR_CASCADE),
325	[DEC_IRQ_AB_RECV]	= -1,
326	[DEC_IRQ_AB_XMIT]	= -1,
327	[DEC_IRQ_DZ11]		= KN02_IRQ_NR(KN02_CSR_INR_DZ11),
328	[DEC_IRQ_ASC]		= KN02_IRQ_NR(KN02_CSR_INR_ASC),
329	[DEC_IRQ_FLOPPY]	= -1,
330	[DEC_IRQ_FPU]		= DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
331	[DEC_IRQ_HALT]		= -1,
332	[DEC_IRQ_ISDN]		= -1,
333	[DEC_IRQ_LANCE]		= KN02_IRQ_NR(KN02_CSR_INR_LANCE),
334	[DEC_IRQ_BUS]		= DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS),
335	[DEC_IRQ_PSU]		= -1,
336	[DEC_IRQ_RTC]		= DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC),
337	[DEC_IRQ_SCC0]		= -1,
338	[DEC_IRQ_SCC1]		= -1,
339	[DEC_IRQ_SII]		= -1,
340	[DEC_IRQ_TC0]		= KN02_IRQ_NR(KN02_CSR_INR_TC0),
341	[DEC_IRQ_TC1]		= KN02_IRQ_NR(KN02_CSR_INR_TC1),
342	[DEC_IRQ_TC2]		= KN02_IRQ_NR(KN02_CSR_INR_TC2),
343	[DEC_IRQ_TIMER]		= -1,
344	[DEC_IRQ_VIDEO]		= -1,
345	[DEC_IRQ_ASC_MERR]	= -1,
346	[DEC_IRQ_ASC_ERR]	= -1,
347	[DEC_IRQ_ASC_DMA]	= -1,
348	[DEC_IRQ_FLOPPY_ERR]	= -1,
349	[DEC_IRQ_ISDN_ERR]	= -1,
350	[DEC_IRQ_ISDN_RXDMA]	= -1,
351	[DEC_IRQ_ISDN_TXDMA]	= -1,
352	[DEC_IRQ_LANCE_MERR]	= -1,
353	[DEC_IRQ_SCC0A_RXERR]	= -1,
354	[DEC_IRQ_SCC0A_RXDMA]	= -1,
355	[DEC_IRQ_SCC0A_TXERR]	= -1,
356	[DEC_IRQ_SCC0A_TXDMA]	= -1,
357	[DEC_IRQ_AB_RXERR]	= -1,
358	[DEC_IRQ_AB_RXDMA]	= -1,
359	[DEC_IRQ_AB_TXERR]	= -1,
360	[DEC_IRQ_AB_TXDMA]	= -1,
361	[DEC_IRQ_SCC1A_RXERR]	= -1,
362	[DEC_IRQ_SCC1A_RXDMA]	= -1,
363	[DEC_IRQ_SCC1A_TXERR]	= -1,
364	[DEC_IRQ_SCC1A_TXDMA]	= -1,
365};
366
367static int_ptr kn02_cpu_mask_nr_tbl[][2] __initdata = {
368	{ { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_BUS) },
369		{ .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS) } },
370	{ { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_RTC) },
371		{ .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC) } },
372	{ { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_CASCADE) },
373		{ .p = kn02_io_int } },
374	{ { .i = DEC_CPU_IRQ_ALL },
375		{ .p = cpu_all_int } },
376};
377
378static int_ptr kn02_asic_mask_nr_tbl[][2] __initdata = {
379	{ { .i = KN02_IRQ_MASK(KN02_CSR_INR_DZ11) },
380		{ .i = KN02_IRQ_NR(KN02_CSR_INR_DZ11) } },
381	{ { .i = KN02_IRQ_MASK(KN02_CSR_INR_ASC) },
382		{ .i = KN02_IRQ_NR(KN02_CSR_INR_ASC) } },
383	{ { .i = KN02_IRQ_MASK(KN02_CSR_INR_LANCE) },
384		{ .i = KN02_IRQ_NR(KN02_CSR_INR_LANCE) } },
385	{ { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC2) },
386		{ .i = KN02_IRQ_NR(KN02_CSR_INR_TC2) } },
387	{ { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC1) },
388		{ .i = KN02_IRQ_NR(KN02_CSR_INR_TC1) } },
389	{ { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC0) },
390		{ .i = KN02_IRQ_NR(KN02_CSR_INR_TC0) } },
391	{ { .i = KN02_IRQ_ALL },
392		{ .p = kn02_all_int } },
393};
394
395static void __init dec_init_kn02(void)
396{
397	/* IRQ routing. */
398	memcpy(&dec_interrupt, &kn02_interrupt,
399		sizeof(kn02_interrupt));
400
401	/* CPU IRQ priorities. */
402	memcpy(&cpu_mask_nr_tbl, &kn02_cpu_mask_nr_tbl,
403		sizeof(kn02_cpu_mask_nr_tbl));
404
405	/* KN02 CSR IRQ priorities. */
406	memcpy(&asic_mask_nr_tbl, &kn02_asic_mask_nr_tbl,
407		sizeof(kn02_asic_mask_nr_tbl));
408
409	mips_cpu_irq_init();
410	init_kn02_irqs(KN02_IRQ_BASE);
411
412}				/* dec_init_kn02 */
413
414
415/*
416 * Machine-specific initialisation for KN02-BA, aka DS5000/1xx
417 * (xx = 20, 25, 33), aka 3min.  Also applies to KN04(-BA), aka
418 * DS5000/150, aka 4min.
419 */
420static int kn02ba_interrupt[DEC_NR_INTS] __initdata = {
421	[DEC_IRQ_CASCADE]	= DEC_CPU_IRQ_NR(KN02BA_CPU_INR_CASCADE),
422	[DEC_IRQ_AB_RECV]	= -1,
423	[DEC_IRQ_AB_XMIT]	= -1,
424	[DEC_IRQ_DZ11]		= -1,
425	[DEC_IRQ_ASC]		= IO_IRQ_NR(KN02BA_IO_INR_ASC),
426	[DEC_IRQ_FLOPPY]	= -1,
427	[DEC_IRQ_FPU]		= DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
428	[DEC_IRQ_HALT]		= DEC_CPU_IRQ_NR(KN02BA_CPU_INR_HALT),
429	[DEC_IRQ_ISDN]		= -1,
430	[DEC_IRQ_LANCE]		= IO_IRQ_NR(KN02BA_IO_INR_LANCE),
431	[DEC_IRQ_BUS]		= IO_IRQ_NR(KN02BA_IO_INR_BUS),
432	[DEC_IRQ_PSU]		= IO_IRQ_NR(KN02BA_IO_INR_PSU),
433	[DEC_IRQ_RTC]		= IO_IRQ_NR(KN02BA_IO_INR_RTC),
434	[DEC_IRQ_SCC0]		= IO_IRQ_NR(KN02BA_IO_INR_SCC0),
435	[DEC_IRQ_SCC1]		= IO_IRQ_NR(KN02BA_IO_INR_SCC1),
436	[DEC_IRQ_SII]		= -1,
437	[DEC_IRQ_TC0]		= DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0),
438	[DEC_IRQ_TC1]		= DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1),
439	[DEC_IRQ_TC2]		= DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2),
440	[DEC_IRQ_TIMER]		= -1,
441	[DEC_IRQ_VIDEO]		= -1,
442	[DEC_IRQ_ASC_MERR]	= IO_IRQ_NR(IO_INR_ASC_MERR),
443	[DEC_IRQ_ASC_ERR]	= IO_IRQ_NR(IO_INR_ASC_ERR),
444	[DEC_IRQ_ASC_DMA]	= IO_IRQ_NR(IO_INR_ASC_DMA),
445	[DEC_IRQ_FLOPPY_ERR]	= -1,
446	[DEC_IRQ_ISDN_ERR]	= -1,
447	[DEC_IRQ_ISDN_RXDMA]	= -1,
448	[DEC_IRQ_ISDN_TXDMA]	= -1,
449	[DEC_IRQ_LANCE_MERR]	= IO_IRQ_NR(IO_INR_LANCE_MERR),
450	[DEC_IRQ_SCC0A_RXERR]	= IO_IRQ_NR(IO_INR_SCC0A_RXERR),
451	[DEC_IRQ_SCC0A_RXDMA]	= IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
452	[DEC_IRQ_SCC0A_TXERR]	= IO_IRQ_NR(IO_INR_SCC0A_TXERR),
453	[DEC_IRQ_SCC0A_TXDMA]	= IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
454	[DEC_IRQ_AB_RXERR]	= -1,
455	[DEC_IRQ_AB_RXDMA]	= -1,
456	[DEC_IRQ_AB_TXERR]	= -1,
457	[DEC_IRQ_AB_TXDMA]	= -1,
458	[DEC_IRQ_SCC1A_RXERR]	= IO_IRQ_NR(IO_INR_SCC1A_RXERR),
459	[DEC_IRQ_SCC1A_RXDMA]	= IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
460	[DEC_IRQ_SCC1A_TXERR]	= IO_IRQ_NR(IO_INR_SCC1A_TXERR),
461	[DEC_IRQ_SCC1A_TXDMA]	= IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
462};
463
464static int_ptr kn02ba_cpu_mask_nr_tbl[][2] __initdata = {
465	{ { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_CASCADE) },
466		{ .p = kn02xa_io_int } },
467	{ { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC2) },
468		{ .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2) } },
469	{ { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC1) },
470		{ .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1) } },
471	{ { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC0) },
472		{ .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0) } },
473	{ { .i = DEC_CPU_IRQ_ALL },
474		{ .p = cpu_all_int } },
475};
476
477static int_ptr kn02ba_asic_mask_nr_tbl[][2] __initdata = {
478	{ { .i = IO_IRQ_MASK(KN02BA_IO_INR_BUS) },
479		{ .i = IO_IRQ_NR(KN02BA_IO_INR_BUS) } },
480	{ { .i = IO_IRQ_MASK(KN02BA_IO_INR_RTC) },
481		{ .i = IO_IRQ_NR(KN02BA_IO_INR_RTC) } },
482	{ { .i = IO_IRQ_DMA },
483		{ .p = asic_dma_int } },
484	{ { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC0) },
485		{ .i = IO_IRQ_NR(KN02BA_IO_INR_SCC0) } },
486	{ { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC1) },
487		{ .i = IO_IRQ_NR(KN02BA_IO_INR_SCC1) } },
488	{ { .i = IO_IRQ_MASK(KN02BA_IO_INR_ASC) },
489		{ .i = IO_IRQ_NR(KN02BA_IO_INR_ASC) } },
490	{ { .i = IO_IRQ_MASK(KN02BA_IO_INR_LANCE) },
491		{ .i = IO_IRQ_NR(KN02BA_IO_INR_LANCE) } },
492	{ { .i = IO_IRQ_ALL },
493		{ .p = asic_all_int } },
494};
495
496static void __init dec_init_kn02ba(void)
497{
498	/* IRQ routing. */
499	memcpy(&dec_interrupt, &kn02ba_interrupt,
500		sizeof(kn02ba_interrupt));
501
502	/* CPU IRQ priorities. */
503	memcpy(&cpu_mask_nr_tbl, &kn02ba_cpu_mask_nr_tbl,
504		sizeof(kn02ba_cpu_mask_nr_tbl));
505
506	/* I/O ASIC IRQ priorities. */
507	memcpy(&asic_mask_nr_tbl, &kn02ba_asic_mask_nr_tbl,
508		sizeof(kn02ba_asic_mask_nr_tbl));
509
510	mips_cpu_irq_init();
511	init_ioasic_irqs(IO_IRQ_BASE);
512
513}				/* dec_init_kn02ba */
514
515
516/*
517 * Machine-specific initialisation for KN02-CA, aka DS5000/xx,
518 * (xx = 20, 25, 33), aka MAXine.  Also applies to KN04(-CA), aka
519 * DS5000/50, aka 4MAXine.
520 */
521static int kn02ca_interrupt[DEC_NR_INTS] __initdata = {
522	[DEC_IRQ_CASCADE]	= DEC_CPU_IRQ_NR(KN02CA_CPU_INR_CASCADE),
523	[DEC_IRQ_AB_RECV]	= IO_IRQ_NR(KN02CA_IO_INR_AB_RECV),
524	[DEC_IRQ_AB_XMIT]	= IO_IRQ_NR(KN02CA_IO_INR_AB_XMIT),
525	[DEC_IRQ_DZ11]		= -1,
526	[DEC_IRQ_ASC]		= IO_IRQ_NR(KN02CA_IO_INR_ASC),
527	[DEC_IRQ_FLOPPY]	= IO_IRQ_NR(KN02CA_IO_INR_FLOPPY),
528	[DEC_IRQ_FPU]		= DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
529	[DEC_IRQ_HALT]		= DEC_CPU_IRQ_NR(KN02CA_CPU_INR_HALT),
530	[DEC_IRQ_ISDN]		= IO_IRQ_NR(KN02CA_IO_INR_ISDN),
531	[DEC_IRQ_LANCE]		= IO_IRQ_NR(KN02CA_IO_INR_LANCE),
532	[DEC_IRQ_BUS]		= DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS),
533	[DEC_IRQ_PSU]		= -1,
534	[DEC_IRQ_RTC]		= DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC),
535	[DEC_IRQ_SCC0]		= IO_IRQ_NR(KN02CA_IO_INR_SCC0),
536	[DEC_IRQ_SCC1]		= -1,
537	[DEC_IRQ_SII]		= -1,
538	[DEC_IRQ_TC0]		= IO_IRQ_NR(KN02CA_IO_INR_TC0),
539	[DEC_IRQ_TC1]		= IO_IRQ_NR(KN02CA_IO_INR_TC1),
540	[DEC_IRQ_TC2]		= -1,
541	[DEC_IRQ_TIMER]		= DEC_CPU_IRQ_NR(KN02CA_CPU_INR_TIMER),
542	[DEC_IRQ_VIDEO]		= IO_IRQ_NR(KN02CA_IO_INR_VIDEO),
543	[DEC_IRQ_ASC_MERR]	= IO_IRQ_NR(IO_INR_ASC_MERR),
544	[DEC_IRQ_ASC_ERR]	= IO_IRQ_NR(IO_INR_ASC_ERR),
545	[DEC_IRQ_ASC_DMA]	= IO_IRQ_NR(IO_INR_ASC_DMA),
546	[DEC_IRQ_FLOPPY_ERR]	= IO_IRQ_NR(IO_INR_FLOPPY_ERR),
547	[DEC_IRQ_ISDN_ERR]	= IO_IRQ_NR(IO_INR_ISDN_ERR),
548	[DEC_IRQ_ISDN_RXDMA]	= IO_IRQ_NR(IO_INR_ISDN_RXDMA),
549	[DEC_IRQ_ISDN_TXDMA]	= IO_IRQ_NR(IO_INR_ISDN_TXDMA),
550	[DEC_IRQ_LANCE_MERR]	= IO_IRQ_NR(IO_INR_LANCE_MERR),
551	[DEC_IRQ_SCC0A_RXERR]	= IO_IRQ_NR(IO_INR_SCC0A_RXERR),
552	[DEC_IRQ_SCC0A_RXDMA]	= IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
553	[DEC_IRQ_SCC0A_TXERR]	= IO_IRQ_NR(IO_INR_SCC0A_TXERR),
554	[DEC_IRQ_SCC0A_TXDMA]	= IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
555	[DEC_IRQ_AB_RXERR]	= IO_IRQ_NR(IO_INR_AB_RXERR),
556	[DEC_IRQ_AB_RXDMA]	= IO_IRQ_NR(IO_INR_AB_RXDMA),
557	[DEC_IRQ_AB_TXERR]	= IO_IRQ_NR(IO_INR_AB_TXERR),
558	[DEC_IRQ_AB_TXDMA]	= IO_IRQ_NR(IO_INR_AB_TXDMA),
559	[DEC_IRQ_SCC1A_RXERR]	= -1,
560	[DEC_IRQ_SCC1A_RXDMA]	= -1,
561	[DEC_IRQ_SCC1A_TXERR]	= -1,
562	[DEC_IRQ_SCC1A_TXDMA]	= -1,
563};
564
565static int_ptr kn02ca_cpu_mask_nr_tbl[][2] __initdata = {
566	{ { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_BUS) },
567		{ .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS) } },
568	{ { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_RTC) },
569		{ .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC) } },
570	{ { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_CASCADE) },
571		{ .p = kn02xa_io_int } },
572	{ { .i = DEC_CPU_IRQ_ALL },
573		{ .p = cpu_all_int } },
574};
575
576static int_ptr kn02ca_asic_mask_nr_tbl[][2] __initdata = {
577	{ { .i = IO_IRQ_DMA },
578		{ .p = asic_dma_int } },
579	{ { .i = IO_IRQ_MASK(KN02CA_IO_INR_SCC0) },
580		{ .i = IO_IRQ_NR(KN02CA_IO_INR_SCC0) } },
581	{ { .i = IO_IRQ_MASK(KN02CA_IO_INR_ASC) },
582		{ .i = IO_IRQ_NR(KN02CA_IO_INR_ASC) } },
583	{ { .i = IO_IRQ_MASK(KN02CA_IO_INR_LANCE) },
584		{ .i = IO_IRQ_NR(KN02CA_IO_INR_LANCE) } },
585	{ { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC1) },
586		{ .i = IO_IRQ_NR(KN02CA_IO_INR_TC1) } },
587	{ { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC0) },
588		{ .i = IO_IRQ_NR(KN02CA_IO_INR_TC0) } },
589	{ { .i = IO_IRQ_ALL },
590		{ .p = asic_all_int } },
591};
592
593static void __init dec_init_kn02ca(void)
594{
595	/* IRQ routing. */
596	memcpy(&dec_interrupt, &kn02ca_interrupt,
597		sizeof(kn02ca_interrupt));
598
599	/* CPU IRQ priorities. */
600	memcpy(&cpu_mask_nr_tbl, &kn02ca_cpu_mask_nr_tbl,
601		sizeof(kn02ca_cpu_mask_nr_tbl));
602
603	/* I/O ASIC IRQ priorities. */
604	memcpy(&asic_mask_nr_tbl, &kn02ca_asic_mask_nr_tbl,
605		sizeof(kn02ca_asic_mask_nr_tbl));
606
607	mips_cpu_irq_init();
608	init_ioasic_irqs(IO_IRQ_BASE);
609
610}				/* dec_init_kn02ca */
611
612
613/*
614 * Machine-specific initialisation for KN03, aka DS5000/240,
615 * aka 3max+ and DS5900, aka BIGmax.  Also applies to KN05, aka
616 * DS5000/260, aka 4max+ and DS5900/260.
617 */
618static int kn03_interrupt[DEC_NR_INTS] __initdata = {
619	[DEC_IRQ_CASCADE]	= DEC_CPU_IRQ_NR(KN03_CPU_INR_CASCADE),
620	[DEC_IRQ_AB_RECV]	= -1,
621	[DEC_IRQ_AB_XMIT]	= -1,
622	[DEC_IRQ_DZ11]		= -1,
623	[DEC_IRQ_ASC]		= IO_IRQ_NR(KN03_IO_INR_ASC),
624	[DEC_IRQ_FLOPPY]	= -1,
625	[DEC_IRQ_FPU]		= DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
626	[DEC_IRQ_HALT]		= DEC_CPU_IRQ_NR(KN03_CPU_INR_HALT),
627	[DEC_IRQ_ISDN]		= -1,
628	[DEC_IRQ_LANCE]		= IO_IRQ_NR(KN03_IO_INR_LANCE),
629	[DEC_IRQ_BUS]		= DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS),
630	[DEC_IRQ_PSU]		= IO_IRQ_NR(KN03_IO_INR_PSU),
631	[DEC_IRQ_RTC]		= DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC),
632	[DEC_IRQ_SCC0]		= IO_IRQ_NR(KN03_IO_INR_SCC0),
633	[DEC_IRQ_SCC1]		= IO_IRQ_NR(KN03_IO_INR_SCC1),
634	[DEC_IRQ_SII]		= -1,
635	[DEC_IRQ_TC0]		= IO_IRQ_NR(KN03_IO_INR_TC0),
636	[DEC_IRQ_TC1]		= IO_IRQ_NR(KN03_IO_INR_TC1),
637	[DEC_IRQ_TC2]		= IO_IRQ_NR(KN03_IO_INR_TC2),
638	[DEC_IRQ_TIMER]		= -1,
639	[DEC_IRQ_VIDEO]		= -1,
640	[DEC_IRQ_ASC_MERR]	= IO_IRQ_NR(IO_INR_ASC_MERR),
641	[DEC_IRQ_ASC_ERR]	= IO_IRQ_NR(IO_INR_ASC_ERR),
642	[DEC_IRQ_ASC_DMA]	= IO_IRQ_NR(IO_INR_ASC_DMA),
643	[DEC_IRQ_FLOPPY_ERR]	= -1,
644	[DEC_IRQ_ISDN_ERR]	= -1,
645	[DEC_IRQ_ISDN_RXDMA]	= -1,
646	[DEC_IRQ_ISDN_TXDMA]	= -1,
647	[DEC_IRQ_LANCE_MERR]	= IO_IRQ_NR(IO_INR_LANCE_MERR),
648	[DEC_IRQ_SCC0A_RXERR]	= IO_IRQ_NR(IO_INR_SCC0A_RXERR),
649	[DEC_IRQ_SCC0A_RXDMA]	= IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
650	[DEC_IRQ_SCC0A_TXERR]	= IO_IRQ_NR(IO_INR_SCC0A_TXERR),
651	[DEC_IRQ_SCC0A_TXDMA]	= IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
652	[DEC_IRQ_AB_RXERR]	= -1,
653	[DEC_IRQ_AB_RXDMA]	= -1,
654	[DEC_IRQ_AB_TXERR]	= -1,
655	[DEC_IRQ_AB_TXDMA]	= -1,
656	[DEC_IRQ_SCC1A_RXERR]	= IO_IRQ_NR(IO_INR_SCC1A_RXERR),
657	[DEC_IRQ_SCC1A_RXDMA]	= IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
658	[DEC_IRQ_SCC1A_TXERR]	= IO_IRQ_NR(IO_INR_SCC1A_TXERR),
659	[DEC_IRQ_SCC1A_TXDMA]	= IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
660};
661
662static int_ptr kn03_cpu_mask_nr_tbl[][2] __initdata = {
663	{ { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_BUS) },
664		{ .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS) } },
665	{ { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_RTC) },
666		{ .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC) } },
667	{ { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_CASCADE) },
668		{ .p = kn03_io_int } },
669	{ { .i = DEC_CPU_IRQ_ALL },
670		{ .p = cpu_all_int } },
671};
672
673static int_ptr kn03_asic_mask_nr_tbl[][2] __initdata = {
674	{ { .i = IO_IRQ_DMA },
675		{ .p = asic_dma_int } },
676	{ { .i = IO_IRQ_MASK(KN03_IO_INR_SCC0) },
677		{ .i = IO_IRQ_NR(KN03_IO_INR_SCC0) } },
678	{ { .i = IO_IRQ_MASK(KN03_IO_INR_SCC1) },
679		{ .i = IO_IRQ_NR(KN03_IO_INR_SCC1) } },
680	{ { .i = IO_IRQ_MASK(KN03_IO_INR_ASC) },
681		{ .i = IO_IRQ_NR(KN03_IO_INR_ASC) } },
682	{ { .i = IO_IRQ_MASK(KN03_IO_INR_LANCE) },
683		{ .i = IO_IRQ_NR(KN03_IO_INR_LANCE) } },
684	{ { .i = IO_IRQ_MASK(KN03_IO_INR_TC2) },
685		{ .i = IO_IRQ_NR(KN03_IO_INR_TC2) } },
686	{ { .i = IO_IRQ_MASK(KN03_IO_INR_TC1) },
687		{ .i = IO_IRQ_NR(KN03_IO_INR_TC1) } },
688	{ { .i = IO_IRQ_MASK(KN03_IO_INR_TC0) },
689		{ .i = IO_IRQ_NR(KN03_IO_INR_TC0) } },
690	{ { .i = IO_IRQ_ALL },
691		{ .p = asic_all_int } },
692};
693
694static void __init dec_init_kn03(void)
695{
696	/* IRQ routing. */
697	memcpy(&dec_interrupt, &kn03_interrupt,
698		sizeof(kn03_interrupt));
699
700	/* CPU IRQ priorities. */
701	memcpy(&cpu_mask_nr_tbl, &kn03_cpu_mask_nr_tbl,
702		sizeof(kn03_cpu_mask_nr_tbl));
703
704	/* I/O ASIC IRQ priorities. */
705	memcpy(&asic_mask_nr_tbl, &kn03_asic_mask_nr_tbl,
706		sizeof(kn03_asic_mask_nr_tbl));
707
708	mips_cpu_irq_init();
709	init_ioasic_irqs(IO_IRQ_BASE);
710
711}				/* dec_init_kn03 */
712
713
714void __init arch_init_irq(void)
715{
716	switch (mips_machtype) {
717	case MACH_DS23100:	/* DS2100/DS3100 Pmin/Pmax */
718		dec_init_kn01();
719		break;
720	case MACH_DS5100:	/* DS5100 MIPSmate */
721		dec_init_kn230();
722		break;
723	case MACH_DS5000_200:	/* DS5000/200 3max */
724		dec_init_kn02();
725		break;
726	case MACH_DS5000_1XX:	/* DS5000/1xx 3min */
727		dec_init_kn02ba();
728		break;
729	case MACH_DS5000_2X0:	/* DS5000/240 3max+ */
730	case MACH_DS5900:	/* DS5900 bigmax */
731		dec_init_kn03();
732		break;
733	case MACH_DS5000_XX:	/* Personal DS5000/xx */
734		dec_init_kn02ca();
735		break;
736	case MACH_DS5800:	/* DS5800 Isis */
737		panic("Don't know how to set this up!");
738		break;
739	case MACH_DS5400:	/* DS5400 MIPSfair */
740		panic("Don't know how to set this up!");
741		break;
742	case MACH_DS5500:	/* DS5500 MIPSfair-2 */
743		panic("Don't know how to set this up!");
744		break;
745	}
746
747	/* Free the FPU interrupt if the exception is present. */
748	if (!cpu_has_nofpuex) {
749		cpu_fpu_mask = 0;
750		dec_interrupt[DEC_IRQ_FPU] = -1;
751	}
752
753	/* Register board interrupts: FPU and cascade. */
754	if (dec_interrupt[DEC_IRQ_FPU] >= 0)
755		setup_irq(dec_interrupt[DEC_IRQ_FPU], &fpuirq);
756	if (dec_interrupt[DEC_IRQ_CASCADE] >= 0)
757		setup_irq(dec_interrupt[DEC_IRQ_CASCADE], &ioirq);
758
759	/* Register the bus error interrupt. */
760	if (dec_interrupt[DEC_IRQ_BUS] >= 0 && busirq.handler)
761		setup_irq(dec_interrupt[DEC_IRQ_BUS], &busirq);
762
763	/* Register the HALT interrupt. */
764	if (dec_interrupt[DEC_IRQ_HALT] >= 0)
765		setup_irq(dec_interrupt[DEC_IRQ_HALT], &haltirq);
766}
767
768asmlinkage unsigned int dec_irq_dispatch(unsigned int irq)
769{
770	do_IRQ(irq);
771	return 0;
772}
v3.5.6
  1/*
  2 * System-specific setup, especially interrupts.
  3 *
  4 * This file is subject to the terms and conditions of the GNU General Public
  5 * License.  See the file "COPYING" in the main directory of this archive
  6 * for more details.
  7 *
  8 * Copyright (C) 1998 Harald Koerfgen
  9 * Copyright (C) 2000, 2001, 2002, 2003, 2005  Maciej W. Rozycki
 10 */
 11#include <linux/console.h>
 12#include <linux/init.h>
 13#include <linux/interrupt.h>
 14#include <linux/ioport.h>
 15#include <linux/module.h>
 16#include <linux/param.h>
 17#include <linux/sched.h>
 18#include <linux/spinlock.h>
 19#include <linux/types.h>
 20#include <linux/pm.h>
 21#include <linux/irq.h>
 22
 23#include <asm/bootinfo.h>
 24#include <asm/cpu.h>
 25#include <asm/cpu-features.h>
 26#include <asm/irq.h>
 27#include <asm/irq_cpu.h>
 28#include <asm/mipsregs.h>
 29#include <asm/reboot.h>
 30#include <asm/time.h>
 31#include <asm/traps.h>
 32#include <asm/wbflush.h>
 33
 34#include <asm/dec/interrupts.h>
 35#include <asm/dec/ioasic.h>
 36#include <asm/dec/ioasic_addrs.h>
 37#include <asm/dec/ioasic_ints.h>
 38#include <asm/dec/kn01.h>
 39#include <asm/dec/kn02.h>
 40#include <asm/dec/kn02ba.h>
 41#include <asm/dec/kn02ca.h>
 42#include <asm/dec/kn03.h>
 43#include <asm/dec/kn230.h>
 44#include <asm/dec/system.h>
 45
 46
 47extern void dec_machine_restart(char *command);
 48extern void dec_machine_halt(void);
 49extern void dec_machine_power_off(void);
 50extern irqreturn_t dec_intr_halt(int irq, void *dev_id);
 51
 52unsigned long dec_kn_slot_base, dec_kn_slot_size;
 53
 54EXPORT_SYMBOL(dec_kn_slot_base);
 55EXPORT_SYMBOL(dec_kn_slot_size);
 56
 57int dec_tc_bus;
 58
 59DEFINE_SPINLOCK(ioasic_ssr_lock);
 60
 61volatile u32 *ioasic_base;
 62
 63EXPORT_SYMBOL(ioasic_base);
 64
 65/*
 66 * IRQ routing and priority tables.  Priorites are set as follows:
 67 *
 68 * 		KN01	KN230	KN02	KN02-BA	KN02-CA	KN03
 69 *
 70 * MEMORY	CPU	CPU	CPU	ASIC	CPU	CPU
 71 * RTC		CPU	CPU	CPU	ASIC	CPU	CPU
 72 * DMA		-	-	-	ASIC	ASIC	ASIC
 73 * SERIAL0	CPU	CPU	CSR	ASIC	ASIC	ASIC
 74 * SERIAL1	-	-	-	ASIC	-	ASIC
 75 * SCSI		CPU	CPU	CSR	ASIC	ASIC	ASIC
 76 * ETHERNET	CPU	*	CSR	ASIC	ASIC	ASIC
 77 * other	-	-	-	ASIC	-	-
 78 * TC2		-	-	CSR	CPU	ASIC	ASIC
 79 * TC1		-	-	CSR	CPU	ASIC	ASIC
 80 * TC0		-	-	CSR	CPU	ASIC	ASIC
 81 * other	-	CPU	-	CPU	ASIC	ASIC
 82 * other	-	-	-	-	CPU	CPU
 83 *
 84 * * -- shared with SCSI
 85 */
 86
 87int dec_interrupt[DEC_NR_INTS] = {
 88	[0 ... DEC_NR_INTS - 1] = -1
 89};
 90
 91EXPORT_SYMBOL(dec_interrupt);
 92
 93int_ptr cpu_mask_nr_tbl[DEC_MAX_CPU_INTS][2] = {
 94	{ { .i = ~0 }, { .p = dec_intr_unimplemented } },
 95};
 96int_ptr asic_mask_nr_tbl[DEC_MAX_ASIC_INTS][2] = {
 97	{ { .i = ~0 }, { .p = asic_intr_unimplemented } },
 98};
 99int cpu_fpu_mask = DEC_CPU_IRQ_MASK(DEC_CPU_INR_FPU);
100
101static struct irqaction ioirq = {
102	.handler = no_action,
103	.name = "cascade",
104	.flags = IRQF_NO_THREAD,
105};
106static struct irqaction fpuirq = {
107	.handler = no_action,
108	.name = "fpu",
109	.flags = IRQF_NO_THREAD,
110};
111
112static struct irqaction busirq = {
 
113	.name = "bus error",
114	.flags = IRQF_NO_THREAD,
115};
116
117static struct irqaction haltirq = {
118	.handler = dec_intr_halt,
119	.name = "halt",
120	.flags = IRQF_NO_THREAD,
121};
122
123
124/*
125 * Bus error (DBE/IBE exceptions and bus interrupts) handling setup.
126 */
127static void __init dec_be_init(void)
128{
129	switch (mips_machtype) {
130	case MACH_DS23100:	/* DS2100/DS3100 Pmin/Pmax */
131		board_be_handler = dec_kn01_be_handler;
132		busirq.handler = dec_kn01_be_interrupt;
133		busirq.flags |= IRQF_SHARED;
134		dec_kn01_be_init();
135		break;
136	case MACH_DS5000_1XX:	/* DS5000/1xx 3min */
137	case MACH_DS5000_XX:	/* DS5000/xx Maxine */
138		board_be_handler = dec_kn02xa_be_handler;
139		busirq.handler = dec_kn02xa_be_interrupt;
140		dec_kn02xa_be_init();
141		break;
142	case MACH_DS5000_200:	/* DS5000/200 3max */
143	case MACH_DS5000_2X0:	/* DS5000/240 3max+ */
144	case MACH_DS5900:	/* DS5900 bigmax */
145		board_be_handler = dec_ecc_be_handler;
146		busirq.handler = dec_ecc_be_interrupt;
147		dec_ecc_be_init();
148		break;
149	}
150}
151
152void __init plat_mem_setup(void)
153{
154	board_be_init = dec_be_init;
155
156	wbflush_setup();
157
158	_machine_restart = dec_machine_restart;
159	_machine_halt = dec_machine_halt;
160	pm_power_off = dec_machine_power_off;
161
162	ioport_resource.start = ~0UL;
163	ioport_resource.end = 0UL;
164}
165
166/*
167 * Machine-specific initialisation for KN01, aka DS2100 (aka Pmin)
168 * or DS3100 (aka Pmax).
169 */
170static int kn01_interrupt[DEC_NR_INTS] __initdata = {
171	[DEC_IRQ_CASCADE]	= -1,
172	[DEC_IRQ_AB_RECV]	= -1,
173	[DEC_IRQ_AB_XMIT]	= -1,
174	[DEC_IRQ_DZ11]		= DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11),
175	[DEC_IRQ_ASC]		= -1,
176	[DEC_IRQ_FLOPPY]	= -1,
177	[DEC_IRQ_FPU]		= DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
178	[DEC_IRQ_HALT]		= -1,
179	[DEC_IRQ_ISDN]		= -1,
180	[DEC_IRQ_LANCE]		= DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE),
181	[DEC_IRQ_BUS]		= DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS),
182	[DEC_IRQ_PSU]		= -1,
183	[DEC_IRQ_RTC]		= DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC),
184	[DEC_IRQ_SCC0]		= -1,
185	[DEC_IRQ_SCC1]		= -1,
186	[DEC_IRQ_SII]		= DEC_CPU_IRQ_NR(KN01_CPU_INR_SII),
187	[DEC_IRQ_TC0]		= -1,
188	[DEC_IRQ_TC1]		= -1,
189	[DEC_IRQ_TC2]		= -1,
190	[DEC_IRQ_TIMER]		= -1,
191	[DEC_IRQ_VIDEO]		= DEC_CPU_IRQ_NR(KN01_CPU_INR_VIDEO),
192	[DEC_IRQ_ASC_MERR]	= -1,
193	[DEC_IRQ_ASC_ERR]	= -1,
194	[DEC_IRQ_ASC_DMA]	= -1,
195	[DEC_IRQ_FLOPPY_ERR]	= -1,
196	[DEC_IRQ_ISDN_ERR]	= -1,
197	[DEC_IRQ_ISDN_RXDMA]	= -1,
198	[DEC_IRQ_ISDN_TXDMA]	= -1,
199	[DEC_IRQ_LANCE_MERR]	= -1,
200	[DEC_IRQ_SCC0A_RXERR]	= -1,
201	[DEC_IRQ_SCC0A_RXDMA]	= -1,
202	[DEC_IRQ_SCC0A_TXERR]	= -1,
203	[DEC_IRQ_SCC0A_TXDMA]	= -1,
204	[DEC_IRQ_AB_RXERR]	= -1,
205	[DEC_IRQ_AB_RXDMA]	= -1,
206	[DEC_IRQ_AB_TXERR]	= -1,
207	[DEC_IRQ_AB_TXDMA]	= -1,
208	[DEC_IRQ_SCC1A_RXERR]	= -1,
209	[DEC_IRQ_SCC1A_RXDMA]	= -1,
210	[DEC_IRQ_SCC1A_TXERR]	= -1,
211	[DEC_IRQ_SCC1A_TXDMA]	= -1,
212};
213
214static int_ptr kn01_cpu_mask_nr_tbl[][2] __initdata = {
215	{ { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_BUS) },
216		{ .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS) } },
217	{ { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_RTC) },
218		{ .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC) } },
219	{ { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_DZ11) },
220		{ .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11) } },
221	{ { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_SII) },
222		{ .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII) } },
223	{ { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_LANCE) },
224		{ .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE) } },
225	{ { .i = DEC_CPU_IRQ_ALL },
226		{ .p = cpu_all_int } },
227};
228
229static void __init dec_init_kn01(void)
230{
231	/* IRQ routing. */
232	memcpy(&dec_interrupt, &kn01_interrupt,
233		sizeof(kn01_interrupt));
234
235	/* CPU IRQ priorities. */
236	memcpy(&cpu_mask_nr_tbl, &kn01_cpu_mask_nr_tbl,
237		sizeof(kn01_cpu_mask_nr_tbl));
238
239	mips_cpu_irq_init();
240
241}				/* dec_init_kn01 */
242
243
244/*
245 * Machine-specific initialisation for KN230, aka DS5100, aka MIPSmate.
246 */
247static int kn230_interrupt[DEC_NR_INTS] __initdata = {
248	[DEC_IRQ_CASCADE]	= -1,
249	[DEC_IRQ_AB_RECV]	= -1,
250	[DEC_IRQ_AB_XMIT]	= -1,
251	[DEC_IRQ_DZ11]		= DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11),
252	[DEC_IRQ_ASC]		= -1,
253	[DEC_IRQ_FLOPPY]	= -1,
254	[DEC_IRQ_FPU]		= DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
255	[DEC_IRQ_HALT]		= DEC_CPU_IRQ_NR(KN230_CPU_INR_HALT),
256	[DEC_IRQ_ISDN]		= -1,
257	[DEC_IRQ_LANCE]		= DEC_CPU_IRQ_NR(KN230_CPU_INR_LANCE),
258	[DEC_IRQ_BUS]		= DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS),
259	[DEC_IRQ_PSU]		= -1,
260	[DEC_IRQ_RTC]		= DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC),
261	[DEC_IRQ_SCC0]		= -1,
262	[DEC_IRQ_SCC1]		= -1,
263	[DEC_IRQ_SII]		= DEC_CPU_IRQ_NR(KN230_CPU_INR_SII),
264	[DEC_IRQ_TC0]		= -1,
265	[DEC_IRQ_TC1]		= -1,
266	[DEC_IRQ_TC2]		= -1,
267	[DEC_IRQ_TIMER]		= -1,
268	[DEC_IRQ_VIDEO]		= -1,
269	[DEC_IRQ_ASC_MERR]	= -1,
270	[DEC_IRQ_ASC_ERR]	= -1,
271	[DEC_IRQ_ASC_DMA]	= -1,
272	[DEC_IRQ_FLOPPY_ERR]	= -1,
273	[DEC_IRQ_ISDN_ERR]	= -1,
274	[DEC_IRQ_ISDN_RXDMA]	= -1,
275	[DEC_IRQ_ISDN_TXDMA]	= -1,
276	[DEC_IRQ_LANCE_MERR]	= -1,
277	[DEC_IRQ_SCC0A_RXERR]	= -1,
278	[DEC_IRQ_SCC0A_RXDMA]	= -1,
279	[DEC_IRQ_SCC0A_TXERR]	= -1,
280	[DEC_IRQ_SCC0A_TXDMA]	= -1,
281	[DEC_IRQ_AB_RXERR]	= -1,
282	[DEC_IRQ_AB_RXDMA]	= -1,
283	[DEC_IRQ_AB_TXERR]	= -1,
284	[DEC_IRQ_AB_TXDMA]	= -1,
285	[DEC_IRQ_SCC1A_RXERR]	= -1,
286	[DEC_IRQ_SCC1A_RXDMA]	= -1,
287	[DEC_IRQ_SCC1A_TXERR]	= -1,
288	[DEC_IRQ_SCC1A_TXDMA]	= -1,
289};
290
291static int_ptr kn230_cpu_mask_nr_tbl[][2] __initdata = {
292	{ { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_BUS) },
293		{ .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS) } },
294	{ { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_RTC) },
295		{ .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC) } },
296	{ { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_DZ11) },
297		{ .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11) } },
298	{ { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_SII) },
299		{ .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII) } },
300	{ { .i = DEC_CPU_IRQ_ALL },
301		{ .p = cpu_all_int } },
302};
303
304static void __init dec_init_kn230(void)
305{
306	/* IRQ routing. */
307	memcpy(&dec_interrupt, &kn230_interrupt,
308		sizeof(kn230_interrupt));
309
310	/* CPU IRQ priorities. */
311	memcpy(&cpu_mask_nr_tbl, &kn230_cpu_mask_nr_tbl,
312		sizeof(kn230_cpu_mask_nr_tbl));
313
314	mips_cpu_irq_init();
315
316}				/* dec_init_kn230 */
317
318
319/*
320 * Machine-specific initialisation for KN02, aka DS5000/200, aka 3max.
321 */
322static int kn02_interrupt[DEC_NR_INTS] __initdata = {
323	[DEC_IRQ_CASCADE]	= DEC_CPU_IRQ_NR(KN02_CPU_INR_CASCADE),
324	[DEC_IRQ_AB_RECV]	= -1,
325	[DEC_IRQ_AB_XMIT]	= -1,
326	[DEC_IRQ_DZ11]		= KN02_IRQ_NR(KN02_CSR_INR_DZ11),
327	[DEC_IRQ_ASC]		= KN02_IRQ_NR(KN02_CSR_INR_ASC),
328	[DEC_IRQ_FLOPPY]	= -1,
329	[DEC_IRQ_FPU]		= DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
330	[DEC_IRQ_HALT]		= -1,
331	[DEC_IRQ_ISDN]		= -1,
332	[DEC_IRQ_LANCE]		= KN02_IRQ_NR(KN02_CSR_INR_LANCE),
333	[DEC_IRQ_BUS]		= DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS),
334	[DEC_IRQ_PSU]		= -1,
335	[DEC_IRQ_RTC]		= DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC),
336	[DEC_IRQ_SCC0]		= -1,
337	[DEC_IRQ_SCC1]		= -1,
338	[DEC_IRQ_SII]		= -1,
339	[DEC_IRQ_TC0]		= KN02_IRQ_NR(KN02_CSR_INR_TC0),
340	[DEC_IRQ_TC1]		= KN02_IRQ_NR(KN02_CSR_INR_TC1),
341	[DEC_IRQ_TC2]		= KN02_IRQ_NR(KN02_CSR_INR_TC2),
342	[DEC_IRQ_TIMER]		= -1,
343	[DEC_IRQ_VIDEO]		= -1,
344	[DEC_IRQ_ASC_MERR]	= -1,
345	[DEC_IRQ_ASC_ERR]	= -1,
346	[DEC_IRQ_ASC_DMA]	= -1,
347	[DEC_IRQ_FLOPPY_ERR]	= -1,
348	[DEC_IRQ_ISDN_ERR]	= -1,
349	[DEC_IRQ_ISDN_RXDMA]	= -1,
350	[DEC_IRQ_ISDN_TXDMA]	= -1,
351	[DEC_IRQ_LANCE_MERR]	= -1,
352	[DEC_IRQ_SCC0A_RXERR]	= -1,
353	[DEC_IRQ_SCC0A_RXDMA]	= -1,
354	[DEC_IRQ_SCC0A_TXERR]	= -1,
355	[DEC_IRQ_SCC0A_TXDMA]	= -1,
356	[DEC_IRQ_AB_RXERR]	= -1,
357	[DEC_IRQ_AB_RXDMA]	= -1,
358	[DEC_IRQ_AB_TXERR]	= -1,
359	[DEC_IRQ_AB_TXDMA]	= -1,
360	[DEC_IRQ_SCC1A_RXERR]	= -1,
361	[DEC_IRQ_SCC1A_RXDMA]	= -1,
362	[DEC_IRQ_SCC1A_TXERR]	= -1,
363	[DEC_IRQ_SCC1A_TXDMA]	= -1,
364};
365
366static int_ptr kn02_cpu_mask_nr_tbl[][2] __initdata = {
367	{ { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_BUS) },
368		{ .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS) } },
369	{ { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_RTC) },
370		{ .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC) } },
371	{ { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_CASCADE) },
372		{ .p = kn02_io_int } },
373	{ { .i = DEC_CPU_IRQ_ALL },
374		{ .p = cpu_all_int } },
375};
376
377static int_ptr kn02_asic_mask_nr_tbl[][2] __initdata = {
378	{ { .i = KN02_IRQ_MASK(KN02_CSR_INR_DZ11) },
379		{ .i = KN02_IRQ_NR(KN02_CSR_INR_DZ11) } },
380	{ { .i = KN02_IRQ_MASK(KN02_CSR_INR_ASC) },
381		{ .i = KN02_IRQ_NR(KN02_CSR_INR_ASC) } },
382	{ { .i = KN02_IRQ_MASK(KN02_CSR_INR_LANCE) },
383		{ .i = KN02_IRQ_NR(KN02_CSR_INR_LANCE) } },
384	{ { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC2) },
385		{ .i = KN02_IRQ_NR(KN02_CSR_INR_TC2) } },
386	{ { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC1) },
387		{ .i = KN02_IRQ_NR(KN02_CSR_INR_TC1) } },
388	{ { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC0) },
389		{ .i = KN02_IRQ_NR(KN02_CSR_INR_TC0) } },
390	{ { .i = KN02_IRQ_ALL },
391		{ .p = kn02_all_int } },
392};
393
394static void __init dec_init_kn02(void)
395{
396	/* IRQ routing. */
397	memcpy(&dec_interrupt, &kn02_interrupt,
398		sizeof(kn02_interrupt));
399
400	/* CPU IRQ priorities. */
401	memcpy(&cpu_mask_nr_tbl, &kn02_cpu_mask_nr_tbl,
402		sizeof(kn02_cpu_mask_nr_tbl));
403
404	/* KN02 CSR IRQ priorities. */
405	memcpy(&asic_mask_nr_tbl, &kn02_asic_mask_nr_tbl,
406		sizeof(kn02_asic_mask_nr_tbl));
407
408	mips_cpu_irq_init();
409	init_kn02_irqs(KN02_IRQ_BASE);
410
411}				/* dec_init_kn02 */
412
413
414/*
415 * Machine-specific initialisation for KN02-BA, aka DS5000/1xx
416 * (xx = 20, 25, 33), aka 3min.  Also applies to KN04(-BA), aka
417 * DS5000/150, aka 4min.
418 */
419static int kn02ba_interrupt[DEC_NR_INTS] __initdata = {
420	[DEC_IRQ_CASCADE]	= DEC_CPU_IRQ_NR(KN02BA_CPU_INR_CASCADE),
421	[DEC_IRQ_AB_RECV]	= -1,
422	[DEC_IRQ_AB_XMIT]	= -1,
423	[DEC_IRQ_DZ11]		= -1,
424	[DEC_IRQ_ASC]		= IO_IRQ_NR(KN02BA_IO_INR_ASC),
425	[DEC_IRQ_FLOPPY]	= -1,
426	[DEC_IRQ_FPU]		= DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
427	[DEC_IRQ_HALT]		= DEC_CPU_IRQ_NR(KN02BA_CPU_INR_HALT),
428	[DEC_IRQ_ISDN]		= -1,
429	[DEC_IRQ_LANCE]		= IO_IRQ_NR(KN02BA_IO_INR_LANCE),
430	[DEC_IRQ_BUS]		= IO_IRQ_NR(KN02BA_IO_INR_BUS),
431	[DEC_IRQ_PSU]		= IO_IRQ_NR(KN02BA_IO_INR_PSU),
432	[DEC_IRQ_RTC]		= IO_IRQ_NR(KN02BA_IO_INR_RTC),
433	[DEC_IRQ_SCC0]		= IO_IRQ_NR(KN02BA_IO_INR_SCC0),
434	[DEC_IRQ_SCC1]		= IO_IRQ_NR(KN02BA_IO_INR_SCC1),
435	[DEC_IRQ_SII]		= -1,
436	[DEC_IRQ_TC0]		= DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0),
437	[DEC_IRQ_TC1]		= DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1),
438	[DEC_IRQ_TC2]		= DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2),
439	[DEC_IRQ_TIMER]		= -1,
440	[DEC_IRQ_VIDEO]		= -1,
441	[DEC_IRQ_ASC_MERR]	= IO_IRQ_NR(IO_INR_ASC_MERR),
442	[DEC_IRQ_ASC_ERR]	= IO_IRQ_NR(IO_INR_ASC_ERR),
443	[DEC_IRQ_ASC_DMA]	= IO_IRQ_NR(IO_INR_ASC_DMA),
444	[DEC_IRQ_FLOPPY_ERR]	= -1,
445	[DEC_IRQ_ISDN_ERR]	= -1,
446	[DEC_IRQ_ISDN_RXDMA]	= -1,
447	[DEC_IRQ_ISDN_TXDMA]	= -1,
448	[DEC_IRQ_LANCE_MERR]	= IO_IRQ_NR(IO_INR_LANCE_MERR),
449	[DEC_IRQ_SCC0A_RXERR]	= IO_IRQ_NR(IO_INR_SCC0A_RXERR),
450	[DEC_IRQ_SCC0A_RXDMA]	= IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
451	[DEC_IRQ_SCC0A_TXERR]	= IO_IRQ_NR(IO_INR_SCC0A_TXERR),
452	[DEC_IRQ_SCC0A_TXDMA]	= IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
453	[DEC_IRQ_AB_RXERR]	= -1,
454	[DEC_IRQ_AB_RXDMA]	= -1,
455	[DEC_IRQ_AB_TXERR]	= -1,
456	[DEC_IRQ_AB_TXDMA]	= -1,
457	[DEC_IRQ_SCC1A_RXERR]	= IO_IRQ_NR(IO_INR_SCC1A_RXERR),
458	[DEC_IRQ_SCC1A_RXDMA]	= IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
459	[DEC_IRQ_SCC1A_TXERR]	= IO_IRQ_NR(IO_INR_SCC1A_TXERR),
460	[DEC_IRQ_SCC1A_TXDMA]	= IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
461};
462
463static int_ptr kn02ba_cpu_mask_nr_tbl[][2] __initdata = {
464	{ { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_CASCADE) },
465		{ .p = kn02xa_io_int } },
466	{ { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC2) },
467		{ .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2) } },
468	{ { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC1) },
469		{ .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1) } },
470	{ { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC0) },
471		{ .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0) } },
472	{ { .i = DEC_CPU_IRQ_ALL },
473		{ .p = cpu_all_int } },
474};
475
476static int_ptr kn02ba_asic_mask_nr_tbl[][2] __initdata = {
477	{ { .i = IO_IRQ_MASK(KN02BA_IO_INR_BUS) },
478		{ .i = IO_IRQ_NR(KN02BA_IO_INR_BUS) } },
479	{ { .i = IO_IRQ_MASK(KN02BA_IO_INR_RTC) },
480		{ .i = IO_IRQ_NR(KN02BA_IO_INR_RTC) } },
481	{ { .i = IO_IRQ_DMA },
482		{ .p = asic_dma_int } },
483	{ { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC0) },
484		{ .i = IO_IRQ_NR(KN02BA_IO_INR_SCC0) } },
485	{ { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC1) },
486		{ .i = IO_IRQ_NR(KN02BA_IO_INR_SCC1) } },
487	{ { .i = IO_IRQ_MASK(KN02BA_IO_INR_ASC) },
488		{ .i = IO_IRQ_NR(KN02BA_IO_INR_ASC) } },
489	{ { .i = IO_IRQ_MASK(KN02BA_IO_INR_LANCE) },
490		{ .i = IO_IRQ_NR(KN02BA_IO_INR_LANCE) } },
491	{ { .i = IO_IRQ_ALL },
492		{ .p = asic_all_int } },
493};
494
495static void __init dec_init_kn02ba(void)
496{
497	/* IRQ routing. */
498	memcpy(&dec_interrupt, &kn02ba_interrupt,
499		sizeof(kn02ba_interrupt));
500
501	/* CPU IRQ priorities. */
502	memcpy(&cpu_mask_nr_tbl, &kn02ba_cpu_mask_nr_tbl,
503		sizeof(kn02ba_cpu_mask_nr_tbl));
504
505	/* I/O ASIC IRQ priorities. */
506	memcpy(&asic_mask_nr_tbl, &kn02ba_asic_mask_nr_tbl,
507		sizeof(kn02ba_asic_mask_nr_tbl));
508
509	mips_cpu_irq_init();
510	init_ioasic_irqs(IO_IRQ_BASE);
511
512}				/* dec_init_kn02ba */
513
514
515/*
516 * Machine-specific initialisation for KN02-CA, aka DS5000/xx,
517 * (xx = 20, 25, 33), aka MAXine.  Also applies to KN04(-CA), aka
518 * DS5000/50, aka 4MAXine.
519 */
520static int kn02ca_interrupt[DEC_NR_INTS] __initdata = {
521	[DEC_IRQ_CASCADE]	= DEC_CPU_IRQ_NR(KN02CA_CPU_INR_CASCADE),
522	[DEC_IRQ_AB_RECV]	= IO_IRQ_NR(KN02CA_IO_INR_AB_RECV),
523	[DEC_IRQ_AB_XMIT]	= IO_IRQ_NR(KN02CA_IO_INR_AB_XMIT),
524	[DEC_IRQ_DZ11]		= -1,
525	[DEC_IRQ_ASC]		= IO_IRQ_NR(KN02CA_IO_INR_ASC),
526	[DEC_IRQ_FLOPPY]	= IO_IRQ_NR(KN02CA_IO_INR_FLOPPY),
527	[DEC_IRQ_FPU]		= DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
528	[DEC_IRQ_HALT]		= DEC_CPU_IRQ_NR(KN02CA_CPU_INR_HALT),
529	[DEC_IRQ_ISDN]		= IO_IRQ_NR(KN02CA_IO_INR_ISDN),
530	[DEC_IRQ_LANCE]		= IO_IRQ_NR(KN02CA_IO_INR_LANCE),
531	[DEC_IRQ_BUS]		= DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS),
532	[DEC_IRQ_PSU]		= -1,
533	[DEC_IRQ_RTC]		= DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC),
534	[DEC_IRQ_SCC0]		= IO_IRQ_NR(KN02CA_IO_INR_SCC0),
535	[DEC_IRQ_SCC1]		= -1,
536	[DEC_IRQ_SII]		= -1,
537	[DEC_IRQ_TC0]		= IO_IRQ_NR(KN02CA_IO_INR_TC0),
538	[DEC_IRQ_TC1]		= IO_IRQ_NR(KN02CA_IO_INR_TC1),
539	[DEC_IRQ_TC2]		= -1,
540	[DEC_IRQ_TIMER]		= DEC_CPU_IRQ_NR(KN02CA_CPU_INR_TIMER),
541	[DEC_IRQ_VIDEO]		= IO_IRQ_NR(KN02CA_IO_INR_VIDEO),
542	[DEC_IRQ_ASC_MERR]	= IO_IRQ_NR(IO_INR_ASC_MERR),
543	[DEC_IRQ_ASC_ERR]	= IO_IRQ_NR(IO_INR_ASC_ERR),
544	[DEC_IRQ_ASC_DMA]	= IO_IRQ_NR(IO_INR_ASC_DMA),
545	[DEC_IRQ_FLOPPY_ERR]	= IO_IRQ_NR(IO_INR_FLOPPY_ERR),
546	[DEC_IRQ_ISDN_ERR]	= IO_IRQ_NR(IO_INR_ISDN_ERR),
547	[DEC_IRQ_ISDN_RXDMA]	= IO_IRQ_NR(IO_INR_ISDN_RXDMA),
548	[DEC_IRQ_ISDN_TXDMA]	= IO_IRQ_NR(IO_INR_ISDN_TXDMA),
549	[DEC_IRQ_LANCE_MERR]	= IO_IRQ_NR(IO_INR_LANCE_MERR),
550	[DEC_IRQ_SCC0A_RXERR]	= IO_IRQ_NR(IO_INR_SCC0A_RXERR),
551	[DEC_IRQ_SCC0A_RXDMA]	= IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
552	[DEC_IRQ_SCC0A_TXERR]	= IO_IRQ_NR(IO_INR_SCC0A_TXERR),
553	[DEC_IRQ_SCC0A_TXDMA]	= IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
554	[DEC_IRQ_AB_RXERR]	= IO_IRQ_NR(IO_INR_AB_RXERR),
555	[DEC_IRQ_AB_RXDMA]	= IO_IRQ_NR(IO_INR_AB_RXDMA),
556	[DEC_IRQ_AB_TXERR]	= IO_IRQ_NR(IO_INR_AB_TXERR),
557	[DEC_IRQ_AB_TXDMA]	= IO_IRQ_NR(IO_INR_AB_TXDMA),
558	[DEC_IRQ_SCC1A_RXERR]	= -1,
559	[DEC_IRQ_SCC1A_RXDMA]	= -1,
560	[DEC_IRQ_SCC1A_TXERR]	= -1,
561	[DEC_IRQ_SCC1A_TXDMA]	= -1,
562};
563
564static int_ptr kn02ca_cpu_mask_nr_tbl[][2] __initdata = {
565	{ { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_BUS) },
566		{ .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS) } },
567	{ { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_RTC) },
568		{ .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC) } },
569	{ { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_CASCADE) },
570		{ .p = kn02xa_io_int } },
571	{ { .i = DEC_CPU_IRQ_ALL },
572		{ .p = cpu_all_int } },
573};
574
575static int_ptr kn02ca_asic_mask_nr_tbl[][2] __initdata = {
576	{ { .i = IO_IRQ_DMA },
577		{ .p = asic_dma_int } },
578	{ { .i = IO_IRQ_MASK(KN02CA_IO_INR_SCC0) },
579		{ .i = IO_IRQ_NR(KN02CA_IO_INR_SCC0) } },
580	{ { .i = IO_IRQ_MASK(KN02CA_IO_INR_ASC) },
581		{ .i = IO_IRQ_NR(KN02CA_IO_INR_ASC) } },
582	{ { .i = IO_IRQ_MASK(KN02CA_IO_INR_LANCE) },
583		{ .i = IO_IRQ_NR(KN02CA_IO_INR_LANCE) } },
584	{ { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC1) },
585		{ .i = IO_IRQ_NR(KN02CA_IO_INR_TC1) } },
586	{ { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC0) },
587		{ .i = IO_IRQ_NR(KN02CA_IO_INR_TC0) } },
588	{ { .i = IO_IRQ_ALL },
589		{ .p = asic_all_int } },
590};
591
592static void __init dec_init_kn02ca(void)
593{
594	/* IRQ routing. */
595	memcpy(&dec_interrupt, &kn02ca_interrupt,
596		sizeof(kn02ca_interrupt));
597
598	/* CPU IRQ priorities. */
599	memcpy(&cpu_mask_nr_tbl, &kn02ca_cpu_mask_nr_tbl,
600		sizeof(kn02ca_cpu_mask_nr_tbl));
601
602	/* I/O ASIC IRQ priorities. */
603	memcpy(&asic_mask_nr_tbl, &kn02ca_asic_mask_nr_tbl,
604		sizeof(kn02ca_asic_mask_nr_tbl));
605
606	mips_cpu_irq_init();
607	init_ioasic_irqs(IO_IRQ_BASE);
608
609}				/* dec_init_kn02ca */
610
611
612/*
613 * Machine-specific initialisation for KN03, aka DS5000/240,
614 * aka 3max+ and DS5900, aka BIGmax.  Also applies to KN05, aka
615 * DS5000/260, aka 4max+ and DS5900/260.
616 */
617static int kn03_interrupt[DEC_NR_INTS] __initdata = {
618	[DEC_IRQ_CASCADE]	= DEC_CPU_IRQ_NR(KN03_CPU_INR_CASCADE),
619	[DEC_IRQ_AB_RECV]	= -1,
620	[DEC_IRQ_AB_XMIT]	= -1,
621	[DEC_IRQ_DZ11]		= -1,
622	[DEC_IRQ_ASC]		= IO_IRQ_NR(KN03_IO_INR_ASC),
623	[DEC_IRQ_FLOPPY]	= -1,
624	[DEC_IRQ_FPU]		= DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
625	[DEC_IRQ_HALT]		= DEC_CPU_IRQ_NR(KN03_CPU_INR_HALT),
626	[DEC_IRQ_ISDN]		= -1,
627	[DEC_IRQ_LANCE]		= IO_IRQ_NR(KN03_IO_INR_LANCE),
628	[DEC_IRQ_BUS]		= DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS),
629	[DEC_IRQ_PSU]		= IO_IRQ_NR(KN03_IO_INR_PSU),
630	[DEC_IRQ_RTC]		= DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC),
631	[DEC_IRQ_SCC0]		= IO_IRQ_NR(KN03_IO_INR_SCC0),
632	[DEC_IRQ_SCC1]		= IO_IRQ_NR(KN03_IO_INR_SCC1),
633	[DEC_IRQ_SII]		= -1,
634	[DEC_IRQ_TC0]		= IO_IRQ_NR(KN03_IO_INR_TC0),
635	[DEC_IRQ_TC1]		= IO_IRQ_NR(KN03_IO_INR_TC1),
636	[DEC_IRQ_TC2]		= IO_IRQ_NR(KN03_IO_INR_TC2),
637	[DEC_IRQ_TIMER]		= -1,
638	[DEC_IRQ_VIDEO]		= -1,
639	[DEC_IRQ_ASC_MERR]	= IO_IRQ_NR(IO_INR_ASC_MERR),
640	[DEC_IRQ_ASC_ERR]	= IO_IRQ_NR(IO_INR_ASC_ERR),
641	[DEC_IRQ_ASC_DMA]	= IO_IRQ_NR(IO_INR_ASC_DMA),
642	[DEC_IRQ_FLOPPY_ERR]	= -1,
643	[DEC_IRQ_ISDN_ERR]	= -1,
644	[DEC_IRQ_ISDN_RXDMA]	= -1,
645	[DEC_IRQ_ISDN_TXDMA]	= -1,
646	[DEC_IRQ_LANCE_MERR]	= IO_IRQ_NR(IO_INR_LANCE_MERR),
647	[DEC_IRQ_SCC0A_RXERR]	= IO_IRQ_NR(IO_INR_SCC0A_RXERR),
648	[DEC_IRQ_SCC0A_RXDMA]	= IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
649	[DEC_IRQ_SCC0A_TXERR]	= IO_IRQ_NR(IO_INR_SCC0A_TXERR),
650	[DEC_IRQ_SCC0A_TXDMA]	= IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
651	[DEC_IRQ_AB_RXERR]	= -1,
652	[DEC_IRQ_AB_RXDMA]	= -1,
653	[DEC_IRQ_AB_TXERR]	= -1,
654	[DEC_IRQ_AB_TXDMA]	= -1,
655	[DEC_IRQ_SCC1A_RXERR]	= IO_IRQ_NR(IO_INR_SCC1A_RXERR),
656	[DEC_IRQ_SCC1A_RXDMA]	= IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
657	[DEC_IRQ_SCC1A_TXERR]	= IO_IRQ_NR(IO_INR_SCC1A_TXERR),
658	[DEC_IRQ_SCC1A_TXDMA]	= IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
659};
660
661static int_ptr kn03_cpu_mask_nr_tbl[][2] __initdata = {
662	{ { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_BUS) },
663		{ .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS) } },
664	{ { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_RTC) },
665		{ .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC) } },
666	{ { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_CASCADE) },
667		{ .p = kn03_io_int } },
668	{ { .i = DEC_CPU_IRQ_ALL },
669		{ .p = cpu_all_int } },
670};
671
672static int_ptr kn03_asic_mask_nr_tbl[][2] __initdata = {
673	{ { .i = IO_IRQ_DMA },
674		{ .p = asic_dma_int } },
675	{ { .i = IO_IRQ_MASK(KN03_IO_INR_SCC0) },
676		{ .i = IO_IRQ_NR(KN03_IO_INR_SCC0) } },
677	{ { .i = IO_IRQ_MASK(KN03_IO_INR_SCC1) },
678		{ .i = IO_IRQ_NR(KN03_IO_INR_SCC1) } },
679	{ { .i = IO_IRQ_MASK(KN03_IO_INR_ASC) },
680		{ .i = IO_IRQ_NR(KN03_IO_INR_ASC) } },
681	{ { .i = IO_IRQ_MASK(KN03_IO_INR_LANCE) },
682		{ .i = IO_IRQ_NR(KN03_IO_INR_LANCE) } },
683	{ { .i = IO_IRQ_MASK(KN03_IO_INR_TC2) },
684		{ .i = IO_IRQ_NR(KN03_IO_INR_TC2) } },
685	{ { .i = IO_IRQ_MASK(KN03_IO_INR_TC1) },
686		{ .i = IO_IRQ_NR(KN03_IO_INR_TC1) } },
687	{ { .i = IO_IRQ_MASK(KN03_IO_INR_TC0) },
688		{ .i = IO_IRQ_NR(KN03_IO_INR_TC0) } },
689	{ { .i = IO_IRQ_ALL },
690		{ .p = asic_all_int } },
691};
692
693static void __init dec_init_kn03(void)
694{
695	/* IRQ routing. */
696	memcpy(&dec_interrupt, &kn03_interrupt,
697		sizeof(kn03_interrupt));
698
699	/* CPU IRQ priorities. */
700	memcpy(&cpu_mask_nr_tbl, &kn03_cpu_mask_nr_tbl,
701		sizeof(kn03_cpu_mask_nr_tbl));
702
703	/* I/O ASIC IRQ priorities. */
704	memcpy(&asic_mask_nr_tbl, &kn03_asic_mask_nr_tbl,
705		sizeof(kn03_asic_mask_nr_tbl));
706
707	mips_cpu_irq_init();
708	init_ioasic_irqs(IO_IRQ_BASE);
709
710}				/* dec_init_kn03 */
711
712
713void __init arch_init_irq(void)
714{
715	switch (mips_machtype) {
716	case MACH_DS23100:	/* DS2100/DS3100 Pmin/Pmax */
717		dec_init_kn01();
718		break;
719	case MACH_DS5100:	/* DS5100 MIPSmate */
720		dec_init_kn230();
721		break;
722	case MACH_DS5000_200:	/* DS5000/200 3max */
723		dec_init_kn02();
724		break;
725	case MACH_DS5000_1XX:	/* DS5000/1xx 3min */
726		dec_init_kn02ba();
727		break;
728	case MACH_DS5000_2X0:	/* DS5000/240 3max+ */
729	case MACH_DS5900:	/* DS5900 bigmax */
730		dec_init_kn03();
731		break;
732	case MACH_DS5000_XX:	/* Personal DS5000/xx */
733		dec_init_kn02ca();
734		break;
735	case MACH_DS5800:	/* DS5800 Isis */
736		panic("Don't know how to set this up!");
737		break;
738	case MACH_DS5400:	/* DS5400 MIPSfair */
739		panic("Don't know how to set this up!");
740		break;
741	case MACH_DS5500:	/* DS5500 MIPSfair-2 */
742		panic("Don't know how to set this up!");
743		break;
744	}
745
746	/* Free the FPU interrupt if the exception is present. */
747	if (!cpu_has_nofpuex) {
748		cpu_fpu_mask = 0;
749		dec_interrupt[DEC_IRQ_FPU] = -1;
750	}
751
752	/* Register board interrupts: FPU and cascade. */
753	if (dec_interrupt[DEC_IRQ_FPU] >= 0)
754		setup_irq(dec_interrupt[DEC_IRQ_FPU], &fpuirq);
755	if (dec_interrupt[DEC_IRQ_CASCADE] >= 0)
756		setup_irq(dec_interrupt[DEC_IRQ_CASCADE], &ioirq);
757
758	/* Register the bus error interrupt. */
759	if (dec_interrupt[DEC_IRQ_BUS] >= 0 && busirq.handler)
760		setup_irq(dec_interrupt[DEC_IRQ_BUS], &busirq);
761
762	/* Register the HALT interrupt. */
763	if (dec_interrupt[DEC_IRQ_HALT] >= 0)
764		setup_irq(dec_interrupt[DEC_IRQ_HALT], &haltirq);
765}
766
767asmlinkage unsigned int dec_irq_dispatch(unsigned int irq)
768{
769	do_IRQ(irq);
770	return 0;
771}