Loading...
1/*
2 * Copyright © 2006 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#ifndef _I830_BIOS_H_
29#define _I830_BIOS_H_
30
31#include "drmP.h"
32
33struct vbt_header {
34 u8 signature[20]; /**< Always starts with 'VBT$' */
35 u16 version; /**< decimal */
36 u16 header_size; /**< in bytes */
37 u16 vbt_size; /**< in bytes */
38 u8 vbt_checksum;
39 u8 reserved0;
40 u32 bdb_offset; /**< from beginning of VBT */
41 u32 aim_offset[4]; /**< from beginning of VBT */
42} __attribute__((packed));
43
44struct bdb_header {
45 u8 signature[16]; /**< Always 'BIOS_DATA_BLOCK' */
46 u16 version; /**< decimal */
47 u16 header_size; /**< in bytes */
48 u16 bdb_size; /**< in bytes */
49};
50
51/* strictly speaking, this is a "skip" block, but it has interesting info */
52struct vbios_data {
53 u8 type; /* 0 == desktop, 1 == mobile */
54 u8 relstage;
55 u8 chipset;
56 u8 lvds_present:1;
57 u8 tv_present:1;
58 u8 rsvd2:6; /* finish byte */
59 u8 rsvd3[4];
60 u8 signon[155];
61 u8 copyright[61];
62 u16 code_segment;
63 u8 dos_boot_mode;
64 u8 bandwidth_percent;
65 u8 rsvd4; /* popup memory size */
66 u8 resize_pci_bios;
67 u8 rsvd5; /* is crt already on ddc2 */
68} __attribute__((packed));
69
70/*
71 * There are several types of BIOS data blocks (BDBs), each block has
72 * an ID and size in the first 3 bytes (ID in first, size in next 2).
73 * Known types are listed below.
74 */
75#define BDB_GENERAL_FEATURES 1
76#define BDB_GENERAL_DEFINITIONS 2
77#define BDB_OLD_TOGGLE_LIST 3
78#define BDB_MODE_SUPPORT_LIST 4
79#define BDB_GENERIC_MODE_TABLE 5
80#define BDB_EXT_MMIO_REGS 6
81#define BDB_SWF_IO 7
82#define BDB_SWF_MMIO 8
83#define BDB_DOT_CLOCK_TABLE 9
84#define BDB_MODE_REMOVAL_TABLE 10
85#define BDB_CHILD_DEVICE_TABLE 11
86#define BDB_DRIVER_FEATURES 12
87#define BDB_DRIVER_PERSISTENCE 13
88#define BDB_EXT_TABLE_PTRS 14
89#define BDB_DOT_CLOCK_OVERRIDE 15
90#define BDB_DISPLAY_SELECT 16
91/* 17 rsvd */
92#define BDB_DRIVER_ROTATION 18
93#define BDB_DISPLAY_REMOVE 19
94#define BDB_OEM_CUSTOM 20
95#define BDB_EFP_LIST 21 /* workarounds for VGA hsync/vsync */
96#define BDB_SDVO_LVDS_OPTIONS 22
97#define BDB_SDVO_PANEL_DTDS 23
98#define BDB_SDVO_LVDS_PNP_IDS 24
99#define BDB_SDVO_LVDS_POWER_SEQ 25
100#define BDB_TV_OPTIONS 26
101#define BDB_EDP 27
102#define BDB_LVDS_OPTIONS 40
103#define BDB_LVDS_LFP_DATA_PTRS 41
104#define BDB_LVDS_LFP_DATA 42
105#define BDB_LVDS_BACKLIGHT 43
106#define BDB_LVDS_POWER 44
107#define BDB_SKIP 254 /* VBIOS private block, ignore */
108
109struct bdb_general_features {
110 /* bits 1 */
111 u8 panel_fitting:2;
112 u8 flexaim:1;
113 u8 msg_enable:1;
114 u8 clear_screen:3;
115 u8 color_flip:1;
116
117 /* bits 2 */
118 u8 download_ext_vbt:1;
119 u8 enable_ssc:1;
120 u8 ssc_freq:1;
121 u8 enable_lfp_on_override:1;
122 u8 disable_ssc_ddt:1;
123 u8 rsvd8:3; /* finish byte */
124
125 /* bits 3 */
126 u8 disable_smooth_vision:1;
127 u8 single_dvi:1;
128 u8 rsvd9:6; /* finish byte */
129
130 /* bits 4 */
131 u8 legacy_monitor_detect;
132
133 /* bits 5 */
134 u8 int_crt_support:1;
135 u8 int_tv_support:1;
136 u8 rsvd11:6; /* finish byte */
137} __attribute__((packed));
138
139/* pre-915 */
140#define GPIO_PIN_DVI_LVDS 0x03 /* "DVI/LVDS DDC GPIO pins" */
141#define GPIO_PIN_ADD_I2C 0x05 /* "ADDCARD I2C GPIO pins" */
142#define GPIO_PIN_ADD_DDC 0x04 /* "ADDCARD DDC GPIO pins" */
143#define GPIO_PIN_ADD_DDC_I2C 0x06 /* "ADDCARD DDC/I2C GPIO pins" */
144
145/* Pre 915 */
146#define DEVICE_TYPE_NONE 0x00
147#define DEVICE_TYPE_CRT 0x01
148#define DEVICE_TYPE_TV 0x09
149#define DEVICE_TYPE_EFP 0x12
150#define DEVICE_TYPE_LFP 0x22
151/* On 915+ */
152#define DEVICE_TYPE_CRT_DPMS 0x6001
153#define DEVICE_TYPE_CRT_DPMS_HOTPLUG 0x4001
154#define DEVICE_TYPE_TV_COMPOSITE 0x0209
155#define DEVICE_TYPE_TV_MACROVISION 0x0289
156#define DEVICE_TYPE_TV_RF_COMPOSITE 0x020c
157#define DEVICE_TYPE_TV_SVIDEO_COMPOSITE 0x0609
158#define DEVICE_TYPE_TV_SCART 0x0209
159#define DEVICE_TYPE_TV_CODEC_HOTPLUG_PWR 0x6009
160#define DEVICE_TYPE_EFP_HOTPLUG_PWR 0x6012
161#define DEVICE_TYPE_EFP_DVI_HOTPLUG_PWR 0x6052
162#define DEVICE_TYPE_EFP_DVI_I 0x6053
163#define DEVICE_TYPE_EFP_DVI_D_DUAL 0x6152
164#define DEVICE_TYPE_EFP_DVI_D_HDCP 0x60d2
165#define DEVICE_TYPE_OPENLDI_HOTPLUG_PWR 0x6062
166#define DEVICE_TYPE_OPENLDI_DUALPIX 0x6162
167#define DEVICE_TYPE_LFP_PANELLINK 0x5012
168#define DEVICE_TYPE_LFP_CMOS_PWR 0x5042
169#define DEVICE_TYPE_LFP_LVDS_PWR 0x5062
170#define DEVICE_TYPE_LFP_LVDS_DUAL 0x5162
171#define DEVICE_TYPE_LFP_LVDS_DUAL_HDCP 0x51e2
172
173#define DEVICE_CFG_NONE 0x00
174#define DEVICE_CFG_12BIT_DVOB 0x01
175#define DEVICE_CFG_12BIT_DVOC 0x02
176#define DEVICE_CFG_24BIT_DVOBC 0x09
177#define DEVICE_CFG_24BIT_DVOCB 0x0a
178#define DEVICE_CFG_DUAL_DVOB 0x11
179#define DEVICE_CFG_DUAL_DVOC 0x12
180#define DEVICE_CFG_DUAL_DVOBC 0x13
181#define DEVICE_CFG_DUAL_LINK_DVOBC 0x19
182#define DEVICE_CFG_DUAL_LINK_DVOCB 0x1a
183
184#define DEVICE_WIRE_NONE 0x00
185#define DEVICE_WIRE_DVOB 0x01
186#define DEVICE_WIRE_DVOC 0x02
187#define DEVICE_WIRE_DVOBC 0x03
188#define DEVICE_WIRE_DVOBB 0x05
189#define DEVICE_WIRE_DVOCC 0x06
190#define DEVICE_WIRE_DVOB_MASTER 0x0d
191#define DEVICE_WIRE_DVOC_MASTER 0x0e
192
193#define DEVICE_PORT_DVOA 0x00 /* none on 845+ */
194#define DEVICE_PORT_DVOB 0x01
195#define DEVICE_PORT_DVOC 0x02
196
197struct child_device_config {
198 u16 handle;
199 u16 device_type;
200 u8 i2c_speed;
201 u8 rsvd[9];
202 u16 addin_offset;
203 u8 dvo_port; /* See Device_PORT_* above */
204 u8 i2c_pin;
205 u8 slave_addr;
206 u8 ddc_pin;
207 u16 edid_ptr;
208 u8 dvo_cfg; /* See DEVICE_CFG_* above */
209 u8 dvo2_port;
210 u8 i2c2_pin;
211 u8 slave2_addr;
212 u8 ddc2_pin;
213 u8 capabilities;
214 u8 dvo_wiring;/* See DEVICE_WIRE_* above */
215 u8 dvo2_wiring;
216 u16 extended_type;
217 u8 dvo_function;
218} __attribute__((packed));
219
220struct bdb_general_definitions {
221 /* DDC GPIO */
222 u8 crt_ddc_gmbus_pin;
223
224 /* DPMS bits */
225 u8 dpms_acpi:1;
226 u8 skip_boot_crt_detect:1;
227 u8 dpms_aim:1;
228 u8 rsvd1:5; /* finish byte */
229
230 /* boot device bits */
231 u8 boot_display[2];
232 u8 child_dev_size;
233
234 /*
235 * Device info:
236 * If TV is present, it'll be at devices[0].
237 * LVDS will be next, either devices[0] or [1], if present.
238 * On some platforms the number of device is 6. But could be as few as
239 * 4 if both TV and LVDS are missing.
240 * And the device num is related with the size of general definition
241 * block. It is obtained by using the following formula:
242 * number = (block_size - sizeof(bdb_general_definitions))/
243 * sizeof(child_device_config);
244 */
245 struct child_device_config devices[0];
246} __attribute__((packed));
247
248struct bdb_lvds_options {
249 u8 panel_type;
250 u8 rsvd1;
251 /* LVDS capabilities, stored in a dword */
252 u8 pfit_mode:2;
253 u8 pfit_text_mode_enhanced:1;
254 u8 pfit_gfx_mode_enhanced:1;
255 u8 pfit_ratio_auto:1;
256 u8 pixel_dither:1;
257 u8 lvds_edid:1;
258 u8 rsvd2:1;
259 u8 rsvd4;
260} __attribute__((packed));
261
262/* LFP pointer table contains entries to the struct below */
263struct bdb_lvds_lfp_data_ptr {
264 u16 fp_timing_offset; /* offsets are from start of bdb */
265 u8 fp_table_size;
266 u16 dvo_timing_offset;
267 u8 dvo_table_size;
268 u16 panel_pnp_id_offset;
269 u8 pnp_table_size;
270} __attribute__((packed));
271
272struct bdb_lvds_lfp_data_ptrs {
273 u8 lvds_entries; /* followed by one or more lvds_data_ptr structs */
274 struct bdb_lvds_lfp_data_ptr ptr[16];
275} __attribute__((packed));
276
277/* LFP data has 3 blocks per entry */
278struct lvds_fp_timing {
279 u16 x_res;
280 u16 y_res;
281 u32 lvds_reg;
282 u32 lvds_reg_val;
283 u32 pp_on_reg;
284 u32 pp_on_reg_val;
285 u32 pp_off_reg;
286 u32 pp_off_reg_val;
287 u32 pp_cycle_reg;
288 u32 pp_cycle_reg_val;
289 u32 pfit_reg;
290 u32 pfit_reg_val;
291 u16 terminator;
292} __attribute__((packed));
293
294struct lvds_dvo_timing {
295 u16 clock; /**< In 10khz */
296 u8 hactive_lo;
297 u8 hblank_lo;
298 u8 hblank_hi:4;
299 u8 hactive_hi:4;
300 u8 vactive_lo;
301 u8 vblank_lo;
302 u8 vblank_hi:4;
303 u8 vactive_hi:4;
304 u8 hsync_off_lo;
305 u8 hsync_pulse_width;
306 u8 vsync_pulse_width:4;
307 u8 vsync_off:4;
308 u8 rsvd0:6;
309 u8 hsync_off_hi:2;
310 u8 h_image;
311 u8 v_image;
312 u8 max_hv;
313 u8 h_border;
314 u8 v_border;
315 u8 rsvd1:3;
316 u8 digital:2;
317 u8 vsync_positive:1;
318 u8 hsync_positive:1;
319 u8 rsvd2:1;
320} __attribute__((packed));
321
322struct lvds_pnp_id {
323 u16 mfg_name;
324 u16 product_code;
325 u32 serial;
326 u8 mfg_week;
327 u8 mfg_year;
328} __attribute__((packed));
329
330struct bdb_lvds_lfp_data_entry {
331 struct lvds_fp_timing fp_timing;
332 struct lvds_dvo_timing dvo_timing;
333 struct lvds_pnp_id pnp_id;
334} __attribute__((packed));
335
336struct bdb_lvds_lfp_data {
337 struct bdb_lvds_lfp_data_entry data[16];
338} __attribute__((packed));
339
340struct aimdb_header {
341 char signature[16];
342 char oem_device[20];
343 u16 aimdb_version;
344 u16 aimdb_header_size;
345 u16 aimdb_size;
346} __attribute__((packed));
347
348struct aimdb_block {
349 u8 aimdb_id;
350 u16 aimdb_size;
351} __attribute__((packed));
352
353struct vch_panel_data {
354 u16 fp_timing_offset;
355 u8 fp_timing_size;
356 u16 dvo_timing_offset;
357 u8 dvo_timing_size;
358 u16 text_fitting_offset;
359 u8 text_fitting_size;
360 u16 graphics_fitting_offset;
361 u8 graphics_fitting_size;
362} __attribute__((packed));
363
364struct vch_bdb_22 {
365 struct aimdb_block aimdb_block;
366 struct vch_panel_data panels[16];
367} __attribute__((packed));
368
369struct bdb_sdvo_lvds_options {
370 u8 panel_backlight;
371 u8 h40_set_panel_type;
372 u8 panel_type;
373 u8 ssc_clk_freq;
374 u16 als_low_trip;
375 u16 als_high_trip;
376 u8 sclalarcoeff_tab_row_num;
377 u8 sclalarcoeff_tab_row_size;
378 u8 coefficient[8];
379 u8 panel_misc_bits_1;
380 u8 panel_misc_bits_2;
381 u8 panel_misc_bits_3;
382 u8 panel_misc_bits_4;
383} __attribute__((packed));
384
385
386#define BDB_DRIVER_FEATURE_NO_LVDS 0
387#define BDB_DRIVER_FEATURE_INT_LVDS 1
388#define BDB_DRIVER_FEATURE_SDVO_LVDS 2
389#define BDB_DRIVER_FEATURE_EDP 3
390
391struct bdb_driver_features {
392 u8 boot_dev_algorithm:1;
393 u8 block_display_switch:1;
394 u8 allow_display_switch:1;
395 u8 hotplug_dvo:1;
396 u8 dual_view_zoom:1;
397 u8 int15h_hook:1;
398 u8 sprite_in_clone:1;
399 u8 primary_lfp_id:1;
400
401 u16 boot_mode_x;
402 u16 boot_mode_y;
403 u8 boot_mode_bpp;
404 u8 boot_mode_refresh;
405
406 u16 enable_lfp_primary:1;
407 u16 selective_mode_pruning:1;
408 u16 dual_frequency:1;
409 u16 render_clock_freq:1; /* 0: high freq; 1: low freq */
410 u16 nt_clone_support:1;
411 u16 power_scheme_ui:1; /* 0: CUI; 1: 3rd party */
412 u16 sprite_display_assign:1; /* 0: secondary; 1: primary */
413 u16 cui_aspect_scaling:1;
414 u16 preserve_aspect_ratio:1;
415 u16 sdvo_device_power_down:1;
416 u16 crt_hotplug:1;
417 u16 lvds_config:2;
418 u16 tv_hotplug:1;
419 u16 hdmi_config:2;
420
421 u8 static_display:1;
422 u8 reserved2:7;
423 u16 legacy_crt_max_x;
424 u16 legacy_crt_max_y;
425 u8 legacy_crt_max_refresh;
426
427 u8 hdmi_termination;
428 u8 custom_vbt_version;
429} __attribute__((packed));
430
431#define EDP_18BPP 0
432#define EDP_24BPP 1
433#define EDP_30BPP 2
434#define EDP_RATE_1_62 0
435#define EDP_RATE_2_7 1
436#define EDP_LANE_1 0
437#define EDP_LANE_2 1
438#define EDP_LANE_4 3
439#define EDP_PREEMPHASIS_NONE 0
440#define EDP_PREEMPHASIS_3_5dB 1
441#define EDP_PREEMPHASIS_6dB 2
442#define EDP_PREEMPHASIS_9_5dB 3
443#define EDP_VSWING_0_4V 0
444#define EDP_VSWING_0_6V 1
445#define EDP_VSWING_0_8V 2
446#define EDP_VSWING_1_2V 3
447
448struct edp_power_seq {
449 u16 t3;
450 u16 t7;
451 u16 t9;
452 u16 t10;
453 u16 t12;
454} __attribute__ ((packed));
455
456struct edp_link_params {
457 u8 rate:4;
458 u8 lanes:4;
459 u8 preemphasis:4;
460 u8 vswing:4;
461} __attribute__ ((packed));
462
463struct bdb_edp {
464 struct edp_power_seq power_seqs[16];
465 u32 color_depth;
466 u32 sdrrs_msa_timing_delay;
467 struct edp_link_params link_params[16];
468} __attribute__ ((packed));
469
470void intel_setup_bios(struct drm_device *dev);
471bool intel_parse_bios(struct drm_device *dev);
472
473/*
474 * Driver<->VBIOS interaction occurs through scratch bits in
475 * GR18 & SWF*.
476 */
477
478/* GR18 bits are set on display switch and hotkey events */
479#define GR18_DRIVER_SWITCH_EN (1<<7) /* 0: VBIOS control, 1: driver control */
480#define GR18_HOTKEY_MASK 0x78 /* See also SWF4 15:0 */
481#define GR18_HK_NONE (0x0<<3)
482#define GR18_HK_LFP_STRETCH (0x1<<3)
483#define GR18_HK_TOGGLE_DISP (0x2<<3)
484#define GR18_HK_DISP_SWITCH (0x4<<3) /* see SWF14 15:0 for what to enable */
485#define GR18_HK_POPUP_DISABLED (0x6<<3)
486#define GR18_HK_POPUP_ENABLED (0x7<<3)
487#define GR18_HK_PFIT (0x8<<3)
488#define GR18_HK_APM_CHANGE (0xa<<3)
489#define GR18_HK_MULTIPLE (0xc<<3)
490#define GR18_USER_INT_EN (1<<2)
491#define GR18_A0000_FLUSH_EN (1<<1)
492#define GR18_SMM_EN (1<<0)
493
494/* Set by driver, cleared by VBIOS */
495#define SWF00_YRES_SHIFT 16
496#define SWF00_XRES_SHIFT 0
497#define SWF00_RES_MASK 0xffff
498
499/* Set by VBIOS at boot time and driver at runtime */
500#define SWF01_TV2_FORMAT_SHIFT 8
501#define SWF01_TV1_FORMAT_SHIFT 0
502#define SWF01_TV_FORMAT_MASK 0xffff
503
504#define SWF10_VBIOS_BLC_I2C_EN (1<<29)
505#define SWF10_GTT_OVERRIDE_EN (1<<28)
506#define SWF10_LFP_DPMS_OVR (1<<27) /* override DPMS on display switch */
507#define SWF10_ACTIVE_TOGGLE_LIST_MASK (7<<24)
508#define SWF10_OLD_TOGGLE 0x0
509#define SWF10_TOGGLE_LIST_1 0x1
510#define SWF10_TOGGLE_LIST_2 0x2
511#define SWF10_TOGGLE_LIST_3 0x3
512#define SWF10_TOGGLE_LIST_4 0x4
513#define SWF10_PANNING_EN (1<<23)
514#define SWF10_DRIVER_LOADED (1<<22)
515#define SWF10_EXTENDED_DESKTOP (1<<21)
516#define SWF10_EXCLUSIVE_MODE (1<<20)
517#define SWF10_OVERLAY_EN (1<<19)
518#define SWF10_PLANEB_HOLDOFF (1<<18)
519#define SWF10_PLANEA_HOLDOFF (1<<17)
520#define SWF10_VGA_HOLDOFF (1<<16)
521#define SWF10_ACTIVE_DISP_MASK 0xffff
522#define SWF10_PIPEB_LFP2 (1<<15)
523#define SWF10_PIPEB_EFP2 (1<<14)
524#define SWF10_PIPEB_TV2 (1<<13)
525#define SWF10_PIPEB_CRT2 (1<<12)
526#define SWF10_PIPEB_LFP (1<<11)
527#define SWF10_PIPEB_EFP (1<<10)
528#define SWF10_PIPEB_TV (1<<9)
529#define SWF10_PIPEB_CRT (1<<8)
530#define SWF10_PIPEA_LFP2 (1<<7)
531#define SWF10_PIPEA_EFP2 (1<<6)
532#define SWF10_PIPEA_TV2 (1<<5)
533#define SWF10_PIPEA_CRT2 (1<<4)
534#define SWF10_PIPEA_LFP (1<<3)
535#define SWF10_PIPEA_EFP (1<<2)
536#define SWF10_PIPEA_TV (1<<1)
537#define SWF10_PIPEA_CRT (1<<0)
538
539#define SWF11_MEMORY_SIZE_SHIFT 16
540#define SWF11_SV_TEST_EN (1<<15)
541#define SWF11_IS_AGP (1<<14)
542#define SWF11_DISPLAY_HOLDOFF (1<<13)
543#define SWF11_DPMS_REDUCED (1<<12)
544#define SWF11_IS_VBE_MODE (1<<11)
545#define SWF11_PIPEB_ACCESS (1<<10) /* 0 here means pipe a */
546#define SWF11_DPMS_MASK 0x07
547#define SWF11_DPMS_OFF (1<<2)
548#define SWF11_DPMS_SUSPEND (1<<1)
549#define SWF11_DPMS_STANDBY (1<<0)
550#define SWF11_DPMS_ON 0
551
552#define SWF14_GFX_PFIT_EN (1<<31)
553#define SWF14_TEXT_PFIT_EN (1<<30)
554#define SWF14_LID_STATUS_CLOSED (1<<29) /* 0 here means open */
555#define SWF14_POPUP_EN (1<<28)
556#define SWF14_DISPLAY_HOLDOFF (1<<27)
557#define SWF14_DISP_DETECT_EN (1<<26)
558#define SWF14_DOCKING_STATUS_DOCKED (1<<25) /* 0 here means undocked */
559#define SWF14_DRIVER_STATUS (1<<24)
560#define SWF14_OS_TYPE_WIN9X (1<<23)
561#define SWF14_OS_TYPE_WINNT (1<<22)
562/* 21:19 rsvd */
563#define SWF14_PM_TYPE_MASK 0x00070000
564#define SWF14_PM_ACPI_VIDEO (0x4 << 16)
565#define SWF14_PM_ACPI (0x3 << 16)
566#define SWF14_PM_APM_12 (0x2 << 16)
567#define SWF14_PM_APM_11 (0x1 << 16)
568#define SWF14_HK_REQUEST_MASK 0x0000ffff /* see GR18 6:3 for event type */
569 /* if GR18 indicates a display switch */
570#define SWF14_DS_PIPEB_LFP2_EN (1<<15)
571#define SWF14_DS_PIPEB_EFP2_EN (1<<14)
572#define SWF14_DS_PIPEB_TV2_EN (1<<13)
573#define SWF14_DS_PIPEB_CRT2_EN (1<<12)
574#define SWF14_DS_PIPEB_LFP_EN (1<<11)
575#define SWF14_DS_PIPEB_EFP_EN (1<<10)
576#define SWF14_DS_PIPEB_TV_EN (1<<9)
577#define SWF14_DS_PIPEB_CRT_EN (1<<8)
578#define SWF14_DS_PIPEA_LFP2_EN (1<<7)
579#define SWF14_DS_PIPEA_EFP2_EN (1<<6)
580#define SWF14_DS_PIPEA_TV2_EN (1<<5)
581#define SWF14_DS_PIPEA_CRT2_EN (1<<4)
582#define SWF14_DS_PIPEA_LFP_EN (1<<3)
583#define SWF14_DS_PIPEA_EFP_EN (1<<2)
584#define SWF14_DS_PIPEA_TV_EN (1<<1)
585#define SWF14_DS_PIPEA_CRT_EN (1<<0)
586 /* if GR18 indicates a panel fitting request */
587#define SWF14_PFIT_EN (1<<0) /* 0 means disable */
588 /* if GR18 indicates an APM change request */
589#define SWF14_APM_HIBERNATE 0x4
590#define SWF14_APM_SUSPEND 0x3
591#define SWF14_APM_STANDBY 0x1
592#define SWF14_APM_RESTORE 0x0
593
594/* Add the device class for LFP, TV, HDMI */
595#define DEVICE_TYPE_INT_LFP 0x1022
596#define DEVICE_TYPE_INT_TV 0x1009
597#define DEVICE_TYPE_HDMI 0x60D2
598#define DEVICE_TYPE_DP 0x68C6
599#define DEVICE_TYPE_eDP 0x78C6
600
601/* define the DVO port for HDMI output type */
602#define DVO_B 1
603#define DVO_C 2
604#define DVO_D 3
605
606/* define the PORT for DP output type */
607#define PORT_IDPB 7
608#define PORT_IDPC 8
609#define PORT_IDPD 9
610
611#endif /* _I830_BIOS_H_ */
1/*
2 * Copyright © 2006 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#ifndef _I830_BIOS_H_
29#define _I830_BIOS_H_
30
31#include <drm/drmP.h>
32
33struct vbt_header {
34 u8 signature[20]; /**< Always starts with 'VBT$' */
35 u16 version; /**< decimal */
36 u16 header_size; /**< in bytes */
37 u16 vbt_size; /**< in bytes */
38 u8 vbt_checksum;
39 u8 reserved0;
40 u32 bdb_offset; /**< from beginning of VBT */
41 u32 aim_offset[4]; /**< from beginning of VBT */
42} __packed;
43
44struct bdb_header {
45 u8 signature[16]; /**< Always 'BIOS_DATA_BLOCK' */
46 u16 version; /**< decimal */
47 u16 header_size; /**< in bytes */
48 u16 bdb_size; /**< in bytes */
49};
50
51/* strictly speaking, this is a "skip" block, but it has interesting info */
52struct vbios_data {
53 u8 type; /* 0 == desktop, 1 == mobile */
54 u8 relstage;
55 u8 chipset;
56 u8 lvds_present:1;
57 u8 tv_present:1;
58 u8 rsvd2:6; /* finish byte */
59 u8 rsvd3[4];
60 u8 signon[155];
61 u8 copyright[61];
62 u16 code_segment;
63 u8 dos_boot_mode;
64 u8 bandwidth_percent;
65 u8 rsvd4; /* popup memory size */
66 u8 resize_pci_bios;
67 u8 rsvd5; /* is crt already on ddc2 */
68} __packed;
69
70/*
71 * There are several types of BIOS data blocks (BDBs), each block has
72 * an ID and size in the first 3 bytes (ID in first, size in next 2).
73 * Known types are listed below.
74 */
75#define BDB_GENERAL_FEATURES 1
76#define BDB_GENERAL_DEFINITIONS 2
77#define BDB_OLD_TOGGLE_LIST 3
78#define BDB_MODE_SUPPORT_LIST 4
79#define BDB_GENERIC_MODE_TABLE 5
80#define BDB_EXT_MMIO_REGS 6
81#define BDB_SWF_IO 7
82#define BDB_SWF_MMIO 8
83#define BDB_DOT_CLOCK_TABLE 9
84#define BDB_MODE_REMOVAL_TABLE 10
85#define BDB_CHILD_DEVICE_TABLE 11
86#define BDB_DRIVER_FEATURES 12
87#define BDB_DRIVER_PERSISTENCE 13
88#define BDB_EXT_TABLE_PTRS 14
89#define BDB_DOT_CLOCK_OVERRIDE 15
90#define BDB_DISPLAY_SELECT 16
91/* 17 rsvd */
92#define BDB_DRIVER_ROTATION 18
93#define BDB_DISPLAY_REMOVE 19
94#define BDB_OEM_CUSTOM 20
95#define BDB_EFP_LIST 21 /* workarounds for VGA hsync/vsync */
96#define BDB_SDVO_LVDS_OPTIONS 22
97#define BDB_SDVO_PANEL_DTDS 23
98#define BDB_SDVO_LVDS_PNP_IDS 24
99#define BDB_SDVO_LVDS_POWER_SEQ 25
100#define BDB_TV_OPTIONS 26
101#define BDB_EDP 27
102#define BDB_LVDS_OPTIONS 40
103#define BDB_LVDS_LFP_DATA_PTRS 41
104#define BDB_LVDS_LFP_DATA 42
105#define BDB_LVDS_BACKLIGHT 43
106#define BDB_LVDS_POWER 44
107#define BDB_MIPI_CONFIG 52
108#define BDB_MIPI_SEQUENCE 53
109#define BDB_SKIP 254 /* VBIOS private block, ignore */
110
111struct bdb_general_features {
112 /* bits 1 */
113 u8 panel_fitting:2;
114 u8 flexaim:1;
115 u8 msg_enable:1;
116 u8 clear_screen:3;
117 u8 color_flip:1;
118
119 /* bits 2 */
120 u8 download_ext_vbt:1;
121 u8 enable_ssc:1;
122 u8 ssc_freq:1;
123 u8 enable_lfp_on_override:1;
124 u8 disable_ssc_ddt:1;
125 u8 rsvd7:1;
126 u8 display_clock_mode:1;
127 u8 rsvd8:1; /* finish byte */
128
129 /* bits 3 */
130 u8 disable_smooth_vision:1;
131 u8 single_dvi:1;
132 u8 rsvd9:1;
133 u8 fdi_rx_polarity_inverted:1;
134 u8 rsvd10:4; /* finish byte */
135
136 /* bits 4 */
137 u8 legacy_monitor_detect;
138
139 /* bits 5 */
140 u8 int_crt_support:1;
141 u8 int_tv_support:1;
142 u8 int_efp_support:1;
143 u8 dp_ssc_enb:1; /* PCH attached eDP supports SSC */
144 u8 dp_ssc_freq:1; /* SSC freq for PCH attached eDP */
145 u8 rsvd11:3; /* finish byte */
146} __packed;
147
148/* pre-915 */
149#define GPIO_PIN_DVI_LVDS 0x03 /* "DVI/LVDS DDC GPIO pins" */
150#define GPIO_PIN_ADD_I2C 0x05 /* "ADDCARD I2C GPIO pins" */
151#define GPIO_PIN_ADD_DDC 0x04 /* "ADDCARD DDC GPIO pins" */
152#define GPIO_PIN_ADD_DDC_I2C 0x06 /* "ADDCARD DDC/I2C GPIO pins" */
153
154/* Pre 915 */
155#define DEVICE_TYPE_NONE 0x00
156#define DEVICE_TYPE_CRT 0x01
157#define DEVICE_TYPE_TV 0x09
158#define DEVICE_TYPE_EFP 0x12
159#define DEVICE_TYPE_LFP 0x22
160/* On 915+ */
161#define DEVICE_TYPE_CRT_DPMS 0x6001
162#define DEVICE_TYPE_CRT_DPMS_HOTPLUG 0x4001
163#define DEVICE_TYPE_TV_COMPOSITE 0x0209
164#define DEVICE_TYPE_TV_MACROVISION 0x0289
165#define DEVICE_TYPE_TV_RF_COMPOSITE 0x020c
166#define DEVICE_TYPE_TV_SVIDEO_COMPOSITE 0x0609
167#define DEVICE_TYPE_TV_SCART 0x0209
168#define DEVICE_TYPE_TV_CODEC_HOTPLUG_PWR 0x6009
169#define DEVICE_TYPE_EFP_HOTPLUG_PWR 0x6012
170#define DEVICE_TYPE_EFP_DVI_HOTPLUG_PWR 0x6052
171#define DEVICE_TYPE_EFP_DVI_I 0x6053
172#define DEVICE_TYPE_EFP_DVI_D_DUAL 0x6152
173#define DEVICE_TYPE_EFP_DVI_D_HDCP 0x60d2
174#define DEVICE_TYPE_OPENLDI_HOTPLUG_PWR 0x6062
175#define DEVICE_TYPE_OPENLDI_DUALPIX 0x6162
176#define DEVICE_TYPE_LFP_PANELLINK 0x5012
177#define DEVICE_TYPE_LFP_CMOS_PWR 0x5042
178#define DEVICE_TYPE_LFP_LVDS_PWR 0x5062
179#define DEVICE_TYPE_LFP_LVDS_DUAL 0x5162
180#define DEVICE_TYPE_LFP_LVDS_DUAL_HDCP 0x51e2
181
182#define DEVICE_CFG_NONE 0x00
183#define DEVICE_CFG_12BIT_DVOB 0x01
184#define DEVICE_CFG_12BIT_DVOC 0x02
185#define DEVICE_CFG_24BIT_DVOBC 0x09
186#define DEVICE_CFG_24BIT_DVOCB 0x0a
187#define DEVICE_CFG_DUAL_DVOB 0x11
188#define DEVICE_CFG_DUAL_DVOC 0x12
189#define DEVICE_CFG_DUAL_DVOBC 0x13
190#define DEVICE_CFG_DUAL_LINK_DVOBC 0x19
191#define DEVICE_CFG_DUAL_LINK_DVOCB 0x1a
192
193#define DEVICE_WIRE_NONE 0x00
194#define DEVICE_WIRE_DVOB 0x01
195#define DEVICE_WIRE_DVOC 0x02
196#define DEVICE_WIRE_DVOBC 0x03
197#define DEVICE_WIRE_DVOBB 0x05
198#define DEVICE_WIRE_DVOCC 0x06
199#define DEVICE_WIRE_DVOB_MASTER 0x0d
200#define DEVICE_WIRE_DVOC_MASTER 0x0e
201
202#define DEVICE_PORT_DVOA 0x00 /* none on 845+ */
203#define DEVICE_PORT_DVOB 0x01
204#define DEVICE_PORT_DVOC 0x02
205
206/* We used to keep this struct but without any version control. We should avoid
207 * using it in the future, but it should be safe to keep using it in the old
208 * code. */
209struct old_child_dev_config {
210 u16 handle;
211 u16 device_type;
212 u8 device_id[10]; /* ascii string */
213 u16 addin_offset;
214 u8 dvo_port; /* See Device_PORT_* above */
215 u8 i2c_pin;
216 u8 slave_addr;
217 u8 ddc_pin;
218 u16 edid_ptr;
219 u8 dvo_cfg; /* See DEVICE_CFG_* above */
220 u8 dvo2_port;
221 u8 i2c2_pin;
222 u8 slave2_addr;
223 u8 ddc2_pin;
224 u8 capabilities;
225 u8 dvo_wiring;/* See DEVICE_WIRE_* above */
226 u8 dvo2_wiring;
227 u16 extended_type;
228 u8 dvo_function;
229} __packed;
230
231/* This one contains field offsets that are known to be common for all BDB
232 * versions. Notice that the meaning of the contents contents may still change,
233 * but at least the offsets are consistent. */
234struct common_child_dev_config {
235 u16 handle;
236 u16 device_type;
237 u8 not_common1[12];
238 u8 dvo_port;
239 u8 not_common2[2];
240 u8 ddc_pin;
241 u16 edid_ptr;
242} __packed;
243
244/* This field changes depending on the BDB version, so the most reliable way to
245 * read it is by checking the BDB version and reading the raw pointer. */
246union child_device_config {
247 /* This one is safe to be used anywhere, but the code should still check
248 * the BDB version. */
249 u8 raw[33];
250 /* This one should only be kept for legacy code. */
251 struct old_child_dev_config old;
252 /* This one should also be safe to use anywhere, even without version
253 * checks. */
254 struct common_child_dev_config common;
255};
256
257struct bdb_general_definitions {
258 /* DDC GPIO */
259 u8 crt_ddc_gmbus_pin;
260
261 /* DPMS bits */
262 u8 dpms_acpi:1;
263 u8 skip_boot_crt_detect:1;
264 u8 dpms_aim:1;
265 u8 rsvd1:5; /* finish byte */
266
267 /* boot device bits */
268 u8 boot_display[2];
269 u8 child_dev_size;
270
271 /*
272 * Device info:
273 * If TV is present, it'll be at devices[0].
274 * LVDS will be next, either devices[0] or [1], if present.
275 * On some platforms the number of device is 6. But could be as few as
276 * 4 if both TV and LVDS are missing.
277 * And the device num is related with the size of general definition
278 * block. It is obtained by using the following formula:
279 * number = (block_size - sizeof(bdb_general_definitions))/
280 * sizeof(child_device_config);
281 */
282 union child_device_config devices[0];
283} __packed;
284
285struct bdb_lvds_options {
286 u8 panel_type;
287 u8 rsvd1;
288 /* LVDS capabilities, stored in a dword */
289 u8 pfit_mode:2;
290 u8 pfit_text_mode_enhanced:1;
291 u8 pfit_gfx_mode_enhanced:1;
292 u8 pfit_ratio_auto:1;
293 u8 pixel_dither:1;
294 u8 lvds_edid:1;
295 u8 rsvd2:1;
296 u8 rsvd4;
297} __packed;
298
299/* LFP pointer table contains entries to the struct below */
300struct bdb_lvds_lfp_data_ptr {
301 u16 fp_timing_offset; /* offsets are from start of bdb */
302 u8 fp_table_size;
303 u16 dvo_timing_offset;
304 u8 dvo_table_size;
305 u16 panel_pnp_id_offset;
306 u8 pnp_table_size;
307} __packed;
308
309struct bdb_lvds_lfp_data_ptrs {
310 u8 lvds_entries; /* followed by one or more lvds_data_ptr structs */
311 struct bdb_lvds_lfp_data_ptr ptr[16];
312} __packed;
313
314/* LFP data has 3 blocks per entry */
315struct lvds_fp_timing {
316 u16 x_res;
317 u16 y_res;
318 u32 lvds_reg;
319 u32 lvds_reg_val;
320 u32 pp_on_reg;
321 u32 pp_on_reg_val;
322 u32 pp_off_reg;
323 u32 pp_off_reg_val;
324 u32 pp_cycle_reg;
325 u32 pp_cycle_reg_val;
326 u32 pfit_reg;
327 u32 pfit_reg_val;
328 u16 terminator;
329} __packed;
330
331struct lvds_dvo_timing {
332 u16 clock; /**< In 10khz */
333 u8 hactive_lo;
334 u8 hblank_lo;
335 u8 hblank_hi:4;
336 u8 hactive_hi:4;
337 u8 vactive_lo;
338 u8 vblank_lo;
339 u8 vblank_hi:4;
340 u8 vactive_hi:4;
341 u8 hsync_off_lo;
342 u8 hsync_pulse_width;
343 u8 vsync_pulse_width:4;
344 u8 vsync_off:4;
345 u8 rsvd0:6;
346 u8 hsync_off_hi:2;
347 u8 h_image;
348 u8 v_image;
349 u8 max_hv;
350 u8 h_border;
351 u8 v_border;
352 u8 rsvd1:3;
353 u8 digital:2;
354 u8 vsync_positive:1;
355 u8 hsync_positive:1;
356 u8 rsvd2:1;
357} __packed;
358
359struct lvds_pnp_id {
360 u16 mfg_name;
361 u16 product_code;
362 u32 serial;
363 u8 mfg_week;
364 u8 mfg_year;
365} __packed;
366
367struct bdb_lvds_lfp_data_entry {
368 struct lvds_fp_timing fp_timing;
369 struct lvds_dvo_timing dvo_timing;
370 struct lvds_pnp_id pnp_id;
371} __packed;
372
373struct bdb_lvds_lfp_data {
374 struct bdb_lvds_lfp_data_entry data[16];
375} __packed;
376
377#define BDB_BACKLIGHT_TYPE_NONE 0
378#define BDB_BACKLIGHT_TYPE_PWM 2
379
380struct bdb_lfp_backlight_data_entry {
381 u8 type:2;
382 u8 active_low_pwm:1;
383 u8 obsolete1:5;
384 u16 pwm_freq_hz;
385 u8 min_brightness;
386 u8 obsolete2;
387 u8 obsolete3;
388} __packed;
389
390struct bdb_lfp_backlight_data {
391 u8 entry_size;
392 struct bdb_lfp_backlight_data_entry data[16];
393 u8 level[16];
394} __packed;
395
396struct aimdb_header {
397 char signature[16];
398 char oem_device[20];
399 u16 aimdb_version;
400 u16 aimdb_header_size;
401 u16 aimdb_size;
402} __packed;
403
404struct aimdb_block {
405 u8 aimdb_id;
406 u16 aimdb_size;
407} __packed;
408
409struct vch_panel_data {
410 u16 fp_timing_offset;
411 u8 fp_timing_size;
412 u16 dvo_timing_offset;
413 u8 dvo_timing_size;
414 u16 text_fitting_offset;
415 u8 text_fitting_size;
416 u16 graphics_fitting_offset;
417 u8 graphics_fitting_size;
418} __packed;
419
420struct vch_bdb_22 {
421 struct aimdb_block aimdb_block;
422 struct vch_panel_data panels[16];
423} __packed;
424
425struct bdb_sdvo_lvds_options {
426 u8 panel_backlight;
427 u8 h40_set_panel_type;
428 u8 panel_type;
429 u8 ssc_clk_freq;
430 u16 als_low_trip;
431 u16 als_high_trip;
432 u8 sclalarcoeff_tab_row_num;
433 u8 sclalarcoeff_tab_row_size;
434 u8 coefficient[8];
435 u8 panel_misc_bits_1;
436 u8 panel_misc_bits_2;
437 u8 panel_misc_bits_3;
438 u8 panel_misc_bits_4;
439} __packed;
440
441
442#define BDB_DRIVER_FEATURE_NO_LVDS 0
443#define BDB_DRIVER_FEATURE_INT_LVDS 1
444#define BDB_DRIVER_FEATURE_SDVO_LVDS 2
445#define BDB_DRIVER_FEATURE_EDP 3
446
447struct bdb_driver_features {
448 u8 boot_dev_algorithm:1;
449 u8 block_display_switch:1;
450 u8 allow_display_switch:1;
451 u8 hotplug_dvo:1;
452 u8 dual_view_zoom:1;
453 u8 int15h_hook:1;
454 u8 sprite_in_clone:1;
455 u8 primary_lfp_id:1;
456
457 u16 boot_mode_x;
458 u16 boot_mode_y;
459 u8 boot_mode_bpp;
460 u8 boot_mode_refresh;
461
462 u16 enable_lfp_primary:1;
463 u16 selective_mode_pruning:1;
464 u16 dual_frequency:1;
465 u16 render_clock_freq:1; /* 0: high freq; 1: low freq */
466 u16 nt_clone_support:1;
467 u16 power_scheme_ui:1; /* 0: CUI; 1: 3rd party */
468 u16 sprite_display_assign:1; /* 0: secondary; 1: primary */
469 u16 cui_aspect_scaling:1;
470 u16 preserve_aspect_ratio:1;
471 u16 sdvo_device_power_down:1;
472 u16 crt_hotplug:1;
473 u16 lvds_config:2;
474 u16 tv_hotplug:1;
475 u16 hdmi_config:2;
476
477 u8 static_display:1;
478 u8 reserved2:7;
479 u16 legacy_crt_max_x;
480 u16 legacy_crt_max_y;
481 u8 legacy_crt_max_refresh;
482
483 u8 hdmi_termination;
484 u8 custom_vbt_version;
485} __packed;
486
487#define EDP_18BPP 0
488#define EDP_24BPP 1
489#define EDP_30BPP 2
490#define EDP_RATE_1_62 0
491#define EDP_RATE_2_7 1
492#define EDP_LANE_1 0
493#define EDP_LANE_2 1
494#define EDP_LANE_4 3
495#define EDP_PREEMPHASIS_NONE 0
496#define EDP_PREEMPHASIS_3_5dB 1
497#define EDP_PREEMPHASIS_6dB 2
498#define EDP_PREEMPHASIS_9_5dB 3
499#define EDP_VSWING_0_4V 0
500#define EDP_VSWING_0_6V 1
501#define EDP_VSWING_0_8V 2
502#define EDP_VSWING_1_2V 3
503
504struct edp_power_seq {
505 u16 t1_t3;
506 u16 t8;
507 u16 t9;
508 u16 t10;
509 u16 t11_t12;
510} __packed;
511
512struct edp_link_params {
513 u8 rate:4;
514 u8 lanes:4;
515 u8 preemphasis:4;
516 u8 vswing:4;
517} __packed;
518
519struct bdb_edp {
520 struct edp_power_seq power_seqs[16];
521 u32 color_depth;
522 struct edp_link_params link_params[16];
523 u32 sdrrs_msa_timing_delay;
524
525 /* ith bit indicates enabled/disabled for (i+1)th panel */
526 u16 edp_s3d_feature;
527 u16 edp_t3_optimization;
528} __packed;
529
530void intel_setup_bios(struct drm_device *dev);
531int intel_parse_bios(struct drm_device *dev);
532
533/*
534 * Driver<->VBIOS interaction occurs through scratch bits in
535 * GR18 & SWF*.
536 */
537
538/* GR18 bits are set on display switch and hotkey events */
539#define GR18_DRIVER_SWITCH_EN (1<<7) /* 0: VBIOS control, 1: driver control */
540#define GR18_HOTKEY_MASK 0x78 /* See also SWF4 15:0 */
541#define GR18_HK_NONE (0x0<<3)
542#define GR18_HK_LFP_STRETCH (0x1<<3)
543#define GR18_HK_TOGGLE_DISP (0x2<<3)
544#define GR18_HK_DISP_SWITCH (0x4<<3) /* see SWF14 15:0 for what to enable */
545#define GR18_HK_POPUP_DISABLED (0x6<<3)
546#define GR18_HK_POPUP_ENABLED (0x7<<3)
547#define GR18_HK_PFIT (0x8<<3)
548#define GR18_HK_APM_CHANGE (0xa<<3)
549#define GR18_HK_MULTIPLE (0xc<<3)
550#define GR18_USER_INT_EN (1<<2)
551#define GR18_A0000_FLUSH_EN (1<<1)
552#define GR18_SMM_EN (1<<0)
553
554/* Set by driver, cleared by VBIOS */
555#define SWF00_YRES_SHIFT 16
556#define SWF00_XRES_SHIFT 0
557#define SWF00_RES_MASK 0xffff
558
559/* Set by VBIOS at boot time and driver at runtime */
560#define SWF01_TV2_FORMAT_SHIFT 8
561#define SWF01_TV1_FORMAT_SHIFT 0
562#define SWF01_TV_FORMAT_MASK 0xffff
563
564#define SWF10_VBIOS_BLC_I2C_EN (1<<29)
565#define SWF10_GTT_OVERRIDE_EN (1<<28)
566#define SWF10_LFP_DPMS_OVR (1<<27) /* override DPMS on display switch */
567#define SWF10_ACTIVE_TOGGLE_LIST_MASK (7<<24)
568#define SWF10_OLD_TOGGLE 0x0
569#define SWF10_TOGGLE_LIST_1 0x1
570#define SWF10_TOGGLE_LIST_2 0x2
571#define SWF10_TOGGLE_LIST_3 0x3
572#define SWF10_TOGGLE_LIST_4 0x4
573#define SWF10_PANNING_EN (1<<23)
574#define SWF10_DRIVER_LOADED (1<<22)
575#define SWF10_EXTENDED_DESKTOP (1<<21)
576#define SWF10_EXCLUSIVE_MODE (1<<20)
577#define SWF10_OVERLAY_EN (1<<19)
578#define SWF10_PLANEB_HOLDOFF (1<<18)
579#define SWF10_PLANEA_HOLDOFF (1<<17)
580#define SWF10_VGA_HOLDOFF (1<<16)
581#define SWF10_ACTIVE_DISP_MASK 0xffff
582#define SWF10_PIPEB_LFP2 (1<<15)
583#define SWF10_PIPEB_EFP2 (1<<14)
584#define SWF10_PIPEB_TV2 (1<<13)
585#define SWF10_PIPEB_CRT2 (1<<12)
586#define SWF10_PIPEB_LFP (1<<11)
587#define SWF10_PIPEB_EFP (1<<10)
588#define SWF10_PIPEB_TV (1<<9)
589#define SWF10_PIPEB_CRT (1<<8)
590#define SWF10_PIPEA_LFP2 (1<<7)
591#define SWF10_PIPEA_EFP2 (1<<6)
592#define SWF10_PIPEA_TV2 (1<<5)
593#define SWF10_PIPEA_CRT2 (1<<4)
594#define SWF10_PIPEA_LFP (1<<3)
595#define SWF10_PIPEA_EFP (1<<2)
596#define SWF10_PIPEA_TV (1<<1)
597#define SWF10_PIPEA_CRT (1<<0)
598
599#define SWF11_MEMORY_SIZE_SHIFT 16
600#define SWF11_SV_TEST_EN (1<<15)
601#define SWF11_IS_AGP (1<<14)
602#define SWF11_DISPLAY_HOLDOFF (1<<13)
603#define SWF11_DPMS_REDUCED (1<<12)
604#define SWF11_IS_VBE_MODE (1<<11)
605#define SWF11_PIPEB_ACCESS (1<<10) /* 0 here means pipe a */
606#define SWF11_DPMS_MASK 0x07
607#define SWF11_DPMS_OFF (1<<2)
608#define SWF11_DPMS_SUSPEND (1<<1)
609#define SWF11_DPMS_STANDBY (1<<0)
610#define SWF11_DPMS_ON 0
611
612#define SWF14_GFX_PFIT_EN (1<<31)
613#define SWF14_TEXT_PFIT_EN (1<<30)
614#define SWF14_LID_STATUS_CLOSED (1<<29) /* 0 here means open */
615#define SWF14_POPUP_EN (1<<28)
616#define SWF14_DISPLAY_HOLDOFF (1<<27)
617#define SWF14_DISP_DETECT_EN (1<<26)
618#define SWF14_DOCKING_STATUS_DOCKED (1<<25) /* 0 here means undocked */
619#define SWF14_DRIVER_STATUS (1<<24)
620#define SWF14_OS_TYPE_WIN9X (1<<23)
621#define SWF14_OS_TYPE_WINNT (1<<22)
622/* 21:19 rsvd */
623#define SWF14_PM_TYPE_MASK 0x00070000
624#define SWF14_PM_ACPI_VIDEO (0x4 << 16)
625#define SWF14_PM_ACPI (0x3 << 16)
626#define SWF14_PM_APM_12 (0x2 << 16)
627#define SWF14_PM_APM_11 (0x1 << 16)
628#define SWF14_HK_REQUEST_MASK 0x0000ffff /* see GR18 6:3 for event type */
629 /* if GR18 indicates a display switch */
630#define SWF14_DS_PIPEB_LFP2_EN (1<<15)
631#define SWF14_DS_PIPEB_EFP2_EN (1<<14)
632#define SWF14_DS_PIPEB_TV2_EN (1<<13)
633#define SWF14_DS_PIPEB_CRT2_EN (1<<12)
634#define SWF14_DS_PIPEB_LFP_EN (1<<11)
635#define SWF14_DS_PIPEB_EFP_EN (1<<10)
636#define SWF14_DS_PIPEB_TV_EN (1<<9)
637#define SWF14_DS_PIPEB_CRT_EN (1<<8)
638#define SWF14_DS_PIPEA_LFP2_EN (1<<7)
639#define SWF14_DS_PIPEA_EFP2_EN (1<<6)
640#define SWF14_DS_PIPEA_TV2_EN (1<<5)
641#define SWF14_DS_PIPEA_CRT2_EN (1<<4)
642#define SWF14_DS_PIPEA_LFP_EN (1<<3)
643#define SWF14_DS_PIPEA_EFP_EN (1<<2)
644#define SWF14_DS_PIPEA_TV_EN (1<<1)
645#define SWF14_DS_PIPEA_CRT_EN (1<<0)
646 /* if GR18 indicates a panel fitting request */
647#define SWF14_PFIT_EN (1<<0) /* 0 means disable */
648 /* if GR18 indicates an APM change request */
649#define SWF14_APM_HIBERNATE 0x4
650#define SWF14_APM_SUSPEND 0x3
651#define SWF14_APM_STANDBY 0x1
652#define SWF14_APM_RESTORE 0x0
653
654/* Add the device class for LFP, TV, HDMI */
655#define DEVICE_TYPE_INT_LFP 0x1022
656#define DEVICE_TYPE_INT_TV 0x1009
657#define DEVICE_TYPE_HDMI 0x60D2
658#define DEVICE_TYPE_DP 0x68C6
659#define DEVICE_TYPE_eDP 0x78C6
660
661#define DEVICE_TYPE_CLASS_EXTENSION (1 << 15)
662#define DEVICE_TYPE_POWER_MANAGEMENT (1 << 14)
663#define DEVICE_TYPE_HOTPLUG_SIGNALING (1 << 13)
664#define DEVICE_TYPE_INTERNAL_CONNECTOR (1 << 12)
665#define DEVICE_TYPE_NOT_HDMI_OUTPUT (1 << 11)
666#define DEVICE_TYPE_MIPI_OUTPUT (1 << 10)
667#define DEVICE_TYPE_COMPOSITE_OUTPUT (1 << 9)
668#define DEVICE_TYPE_DUAL_CHANNEL (1 << 8)
669#define DEVICE_TYPE_HIGH_SPEED_LINK (1 << 6)
670#define DEVICE_TYPE_LVDS_SINGALING (1 << 5)
671#define DEVICE_TYPE_TMDS_DVI_SIGNALING (1 << 4)
672#define DEVICE_TYPE_VIDEO_SIGNALING (1 << 3)
673#define DEVICE_TYPE_DISPLAYPORT_OUTPUT (1 << 2)
674#define DEVICE_TYPE_DIGITAL_OUTPUT (1 << 1)
675#define DEVICE_TYPE_ANALOG_OUTPUT (1 << 0)
676
677/*
678 * Bits we care about when checking for DEVICE_TYPE_eDP
679 * Depending on the system, the other bits may or may not
680 * be set for eDP outputs.
681 */
682#define DEVICE_TYPE_eDP_BITS \
683 (DEVICE_TYPE_INTERNAL_CONNECTOR | \
684 DEVICE_TYPE_NOT_HDMI_OUTPUT | \
685 DEVICE_TYPE_MIPI_OUTPUT | \
686 DEVICE_TYPE_COMPOSITE_OUTPUT | \
687 DEVICE_TYPE_DUAL_CHANNEL | \
688 DEVICE_TYPE_LVDS_SINGALING | \
689 DEVICE_TYPE_TMDS_DVI_SIGNALING | \
690 DEVICE_TYPE_VIDEO_SIGNALING | \
691 DEVICE_TYPE_DISPLAYPORT_OUTPUT | \
692 DEVICE_TYPE_DIGITAL_OUTPUT | \
693 DEVICE_TYPE_ANALOG_OUTPUT)
694
695/* define the DVO port for HDMI output type */
696#define DVO_B 1
697#define DVO_C 2
698#define DVO_D 3
699
700/* define the PORT for DP output type */
701#define PORT_IDPB 7
702#define PORT_IDPC 8
703#define PORT_IDPD 9
704
705/* Possible values for the "DVO Port" field for versions >= 155: */
706#define DVO_PORT_HDMIA 0
707#define DVO_PORT_HDMIB 1
708#define DVO_PORT_HDMIC 2
709#define DVO_PORT_HDMID 3
710#define DVO_PORT_LVDS 4
711#define DVO_PORT_TV 5
712#define DVO_PORT_CRT 6
713#define DVO_PORT_DPB 7
714#define DVO_PORT_DPC 8
715#define DVO_PORT_DPD 9
716#define DVO_PORT_DPA 10
717
718/* Block 52 contains MIPI Panel info
719 * 6 such enteries will there. Index into correct
720 * entery is based on the panel_index in #40 LFP
721 */
722#define MAX_MIPI_CONFIGURATIONS 6
723
724#define MIPI_DSI_UNDEFINED_PANEL_ID 0
725#define MIPI_DSI_GENERIC_PANEL_ID 1
726
727struct mipi_config {
728 u16 panel_id;
729
730 /* General Params */
731 u32 enable_dithering:1;
732 u32 rsvd1:1;
733 u32 is_bridge:1;
734
735 u32 panel_arch_type:2;
736 u32 is_cmd_mode:1;
737
738#define NON_BURST_SYNC_PULSE 0x1
739#define NON_BURST_SYNC_EVENTS 0x2
740#define BURST_MODE 0x3
741 u32 video_transfer_mode:2;
742
743 u32 cabc_supported:1;
744 u32 pwm_blc:1;
745
746 /* Bit 13:10 */
747#define PIXEL_FORMAT_RGB565 0x1
748#define PIXEL_FORMAT_RGB666 0x2
749#define PIXEL_FORMAT_RGB666_LOOSELY_PACKED 0x3
750#define PIXEL_FORMAT_RGB888 0x4
751 u32 videomode_color_format:4;
752
753 /* Bit 15:14 */
754#define ENABLE_ROTATION_0 0x0
755#define ENABLE_ROTATION_90 0x1
756#define ENABLE_ROTATION_180 0x2
757#define ENABLE_ROTATION_270 0x3
758 u32 rotation:2;
759 u32 bta_enabled:1;
760 u32 rsvd2:15;
761
762 /* 2 byte Port Description */
763#define DUAL_LINK_NOT_SUPPORTED 0
764#define DUAL_LINK_FRONT_BACK 1
765#define DUAL_LINK_PIXEL_ALT 2
766 u16 dual_link:2;
767 u16 lane_cnt:2;
768 u16 rsvd3:12;
769
770 u16 rsvd4;
771
772 u8 rsvd5[5];
773 u32 dsi_ddr_clk;
774 u32 bridge_ref_clk;
775
776#define BYTE_CLK_SEL_20MHZ 0
777#define BYTE_CLK_SEL_10MHZ 1
778#define BYTE_CLK_SEL_5MHZ 2
779 u8 byte_clk_sel:2;
780
781 u8 rsvd6:6;
782
783 /* DPHY Flags */
784 u16 dphy_param_valid:1;
785 u16 eot_pkt_disabled:1;
786 u16 enable_clk_stop:1;
787 u16 rsvd7:13;
788
789 u32 hs_tx_timeout;
790 u32 lp_rx_timeout;
791 u32 turn_around_timeout;
792 u32 device_reset_timer;
793 u32 master_init_timer;
794 u32 dbi_bw_timer;
795 u32 lp_byte_clk_val;
796
797 /* 4 byte Dphy Params */
798 u32 prepare_cnt:6;
799 u32 rsvd8:2;
800 u32 clk_zero_cnt:8;
801 u32 trail_cnt:5;
802 u32 rsvd9:3;
803 u32 exit_zero_cnt:6;
804 u32 rsvd10:2;
805
806 u32 clk_lane_switch_cnt;
807 u32 hl_switch_cnt;
808
809 u32 rsvd11[6];
810
811 /* timings based on dphy spec */
812 u8 tclk_miss;
813 u8 tclk_post;
814 u8 rsvd12;
815 u8 tclk_pre;
816 u8 tclk_prepare;
817 u8 tclk_settle;
818 u8 tclk_term_enable;
819 u8 tclk_trail;
820 u16 tclk_prepare_clkzero;
821 u8 rsvd13;
822 u8 td_term_enable;
823 u8 teot;
824 u8 ths_exit;
825 u8 ths_prepare;
826 u16 ths_prepare_hszero;
827 u8 rsvd14;
828 u8 ths_settle;
829 u8 ths_skip;
830 u8 ths_trail;
831 u8 tinit;
832 u8 tlpx;
833 u8 rsvd15[3];
834
835 /* GPIOs */
836 u8 panel_enable;
837 u8 bl_enable;
838 u8 pwm_enable;
839 u8 reset_r_n;
840 u8 pwr_down_r;
841 u8 stdby_r_n;
842
843} __packed;
844
845/* Block 52 contains MIPI configuration block
846 * 6 * bdb_mipi_config, followed by 6 pps data
847 * block below
848 *
849 * all delays has a unit of 100us
850 */
851struct mipi_pps_data {
852 u16 panel_on_delay;
853 u16 bl_enable_delay;
854 u16 bl_disable_delay;
855 u16 panel_off_delay;
856 u16 panel_power_cycle_delay;
857};
858
859struct bdb_mipi_config {
860 struct mipi_config config[MAX_MIPI_CONFIGURATIONS];
861 struct mipi_pps_data pps[MAX_MIPI_CONFIGURATIONS];
862};
863
864/* Block 53 contains MIPI sequences as needed by the panel
865 * for enabling it. This block can be variable in size and
866 * can be maximum of 6 blocks
867 */
868struct bdb_mipi_sequence {
869 u8 version;
870 u8 data[0];
871};
872
873#endif /* _I830_BIOS_H_ */